JP2008166677A - Solid-state imaging device, method of manufacturing same, and camera - Google Patents

Solid-state imaging device, method of manufacturing same, and camera Download PDF

Info

Publication number
JP2008166677A
JP2008166677A JP2007106900A JP2007106900A JP2008166677A JP 2008166677 A JP2008166677 A JP 2008166677A JP 2007106900 A JP2007106900 A JP 2007106900A JP 2007106900 A JP2007106900 A JP 2007106900A JP 2008166677 A JP2008166677 A JP 2008166677A
Authority
JP
Japan
Prior art keywords
solid
imaging device
state imaging
insulating film
recess
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2007106900A
Other languages
Japanese (ja)
Inventor
Yoshitetsu Toumiya
祥哲 東宮
Keiji Taya
圭司 田谷
Haruhiko Ajisawa
治彦 味沢
Yuji Inoue
裕士 井上
Tetsudai Iwashita
哲大 岩下
Hideaki Kato
英明 加藤
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Sony Corp
Original Assignee
Sony Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sony Corp filed Critical Sony Corp
Priority to JP2007106900A priority Critical patent/JP2008166677A/en
Priority to TW096142893A priority patent/TW200834904A/en
Priority to KR20070123033A priority patent/KR101496842B1/en
Priority to EP07023572A priority patent/EP1930950B1/en
Priority to US11/950,680 priority patent/US7973271B2/en
Publication of JP2008166677A publication Critical patent/JP2008166677A/en
Priority to US12/579,593 priority patent/US8003929B2/en
Priority to US13/163,129 priority patent/US8525098B2/en
Priority to US13/181,626 priority patent/US8981275B2/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/1462Coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14632Wafer-level processed structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14636Interconnect structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14683Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
    • H01L27/14685Process for coatings or optical elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14683Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
    • H01L27/14687Wafer level processing

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Electromagnetism (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Solid State Image Pick-Up Elements (AREA)

Abstract

<P>PROBLEM TO BE SOLVED: To provide a solid-state imaging device that is manufactured using a simpler process, even if an optical waveguide is disposed therein, and to provide a method for manufacturing the same, and a camera. <P>SOLUTION: The solid-state imaging device includes a photodiode PD divided by each pixel in a pixel region R<SB>PX</SB>to be a light-sensing surface of a semiconductor substrate (10); a signal reader to read a voltage responsive to a signal charge generated and accumulated therein or a voltage responsive to the signal charge; insulating films (15-17, 20-22, 25-27, 30, 31, 33) formed by film coating the photodiode; and a concave portion H, formed in the insulating film on an upper portion of the photodiode. Furthermore, the device includes a pad electrode 32 on an upper layer of the insulating film in a pad electrode region R<SB>PAD</SB>, a high refractive index passivation film 36, formed on an upper layer formed at a position higher than that of the pad electrode by coating an inner wall of the concave portion, and a high refractive index buried layer 37, that is embedded in the concave portion on the upper layer of the passivation film. <P>COPYRIGHT: (C)2008,JPO&INPIT

Description

本発明は固体撮像装置とその製造方法並びにカメラに関し、特に、受光面にフォトダイオードを有する画素がマトリクス状に並べられてなる固体撮像装置とその製造方法並びに当該固体撮像装置を備えたカメラに関する。   The present invention relates to a solid-state imaging device, a manufacturing method thereof, and a camera, and more particularly to a solid-state imaging device in which pixels having photodiodes on a light receiving surface are arranged in a matrix, a manufacturing method thereof, and a camera including the solid-state imaging device.

例えば、CMOSセンサあるいはCCD素子などの固体撮像装置では、半導体基板の表面に形成されたフォトダイオード(光電変換部)に光を入射させ、そのフォトダイオードで発生した信号電荷によって映像信号を得る構成となっている。   For example, in a solid-state imaging device such as a CMOS sensor or a CCD element, light is incident on a photodiode (photoelectric conversion unit) formed on the surface of a semiconductor substrate, and a video signal is obtained by signal charge generated by the photodiode. It has become.

CMOSセンサでは、例えば、受光面において二次元マトリクス状に並べられた画素ごとにフォトダイオードが設けられ、受光時に各フォトダイオードに発生及び蓄積される信号電荷をCMOS回路の駆動でフローティングディフュージョンに転送し、信号電荷を信号電圧に変換して読み取る構成となっている。   In a CMOS sensor, for example, a photodiode is provided for each pixel arranged in a two-dimensional matrix on the light receiving surface, and signal charges generated and stored in each photodiode during light reception are transferred to a floating diffusion by driving a CMOS circuit. The signal charge is converted into a signal voltage and read.

また、CCD素子では、例えば、CMOSセンサと同様に受光面において二次元マトリクス状に並べられた画素ごとにフォトダイオードが設けられ、受光時に各フォトダイオードに発生及び蓄積される信号電荷をCCD垂直転送路及び水平転送路により転送して読み取る構成となっている。   In the CCD element, for example, a photodiode is provided for each pixel arranged in a two-dimensional matrix on the light receiving surface as in the CMOS sensor, and signal charges generated and accumulated in each photodiode during light reception are transferred vertically to the CCD. It is configured to transfer and read by a path and a horizontal transfer path.

上記のようなCMOSセンサなどの固体撮像装置は、例えば、半導体基板の表面に上述のフォトダイオードが形成されており、その上層を被覆して酸化シリコンなどの絶縁膜が形成されており、フォトダイオードへの光の入射を妨げないようにフォトダイオード領域を除く領域において絶縁膜中に配線層が形成された構成となっている。   In the solid-state imaging device such as the CMOS sensor as described above, for example, the photodiode described above is formed on the surface of a semiconductor substrate, and an insulating film such as silicon oxide is formed so as to cover the upper layer. The wiring layer is formed in the insulating film in the region excluding the photodiode region so as not to prevent the light from entering.

しかしながら、上記のような固体撮像装置において、素子の微細化により受光面の面積が縮小されてきており、これに伴って入射光率が低下して感度特性が悪化するという問題がある。
この対策として、オンチップレンズや層内レンズなどを用いて集光を行う構造が開発されて、特に、フォトダイオードの上方における絶縁膜中に、外部から入射する光をフォトダイオードに導波する光導波路を設けた固体撮像装置が開発された。
However, in the solid-state imaging device as described above, the area of the light receiving surface has been reduced due to the miniaturization of elements, and there is a problem in that the incident light rate is reduced and sensitivity characteristics are deteriorated.
As a countermeasure, a structure for condensing light using an on-chip lens or an in-layer lens has been developed. In particular, an optical waveguide for guiding light incident from the outside into an insulating film above the photodiode. A solid-state imaging device provided with a waveguide has been developed.

特許文献1及び2には、フォトダイオードの上方における絶縁膜に対して凹部が形成され、酸化シリコンより屈折率が高い物質(以降高屈折率物質と称する)である窒化シリコンにより凹部が埋め込まれ、入射する光をフォトダイオードに導波する光導波路が設けられた固体撮像装置が開示されている。   In Patent Documents 1 and 2, a recess is formed in the insulating film above the photodiode, and the recess is embedded by silicon nitride, which is a substance having a higher refractive index than silicon oxide (hereinafter referred to as a high refractive index substance). A solid-state imaging device provided with an optical waveguide for guiding incident light to a photodiode is disclosed.

また、特許文献3には、フォトダイオードの上方における絶縁膜の凹部に、窒化シリコン膜とポリイミド膜が埋め込まれて、光導波路が設けられた固体撮像装置が開示されている。   Patent Document 3 discloses a solid-state imaging device in which a silicon nitride film and a polyimide film are embedded in a recess of an insulating film above a photodiode and an optical waveguide is provided.

また、特許文献4には、層中に拡散防止層を含む絶縁膜に対して、フォトダイオードの上方における部分において、拡散防止層が除去されるようにして凹部が形成され、凹部に酸化シリコン膜が埋め込まれてなる固体撮像装置が開示されている。   Further, in Patent Document 4, a recess is formed in a portion above the photodiode so that the diffusion prevention layer is removed with respect to the insulating film including the diffusion prevention layer in the layer, and the silicon oxide film is formed in the recess. A solid-state imaging device in which is embedded is disclosed.

一方、特許文献5には、フォトダイオードの上方における絶縁膜の凹部に、TiO分散型ポリイミド樹脂が埋め込まれて、光導波路が設けられた固体撮像装置が開示されている。
特開2003−224249号公報 特開2003−324189号公報 特開2004−207433号公報 特開2006−190891号公報 特開2006−222270号公報
On the other hand, Patent Document 5 discloses a solid-state imaging device in which a TiO-dispersed polyimide resin is embedded in a recess of an insulating film above a photodiode and an optical waveguide is provided.
JP 2003-224249 A JP 2003-324189 A JP 2004-207433 A JP 2006-190891 A JP 2006-222270 A

しかしながら、上記のようなフォトダイオードの上方における絶縁膜中に、入射する光をフォトダイオードに導波する光導波路を設けた固体撮像装置において、光導波路を設けることで工程が複雑化してしまうという問題がある。   However, in a solid-state imaging device in which an optical waveguide for guiding incident light to the photodiode is provided in the insulating film above the photodiode as described above, the problem is that the process is complicated by providing the optical waveguide. There is.

また、光導波路を構成する材料によっては、耐熱性が低下するという問題がある。   Further, depending on the material constituting the optical waveguide, there is a problem that heat resistance is lowered.

解決しようとする問題点は、光導波路を設けた固体撮像装置において、光導波路を設けることで製造工程の複雑化が避けられないという点である。   The problem to be solved is that in a solid-state imaging device provided with an optical waveguide, the manufacturing process is inevitably complicated by providing the optical waveguide.

また、高耐熱性と高屈折率とを備えた光導波路を得ることが難しいという点である。   Further, it is difficult to obtain an optical waveguide having high heat resistance and high refractive index.

本発明の固体撮像装置は、受光面に複数の画素が集積されてなる固体撮像装置であって、半導体基板の前記受光面となる画素領域において前記画素ごとに区分して形成されたフォトダイオードと、前記半導体基板に形成され、前記フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部と、前記フォトダイオードを被覆して前記半導体基板上に形成された絶縁膜と、前記フォトダイオードの上方部分において前記絶縁膜に形成された凹部と、パッド電極領域において前記絶縁膜の上層に形成されたパッド電極と、前記凹部の内壁を被覆し、かつ、前記パッド電極よりも上層に形成され、酸化シリコンよりも高い屈折率を有するパッシベーション膜と、前記パッシベーション膜の上層において前記凹部に埋め込まれて形成され、酸化シリコンよりも高い屈折率を有する埋め込み層とを有することを特徴とする。   The solid-state imaging device of the present invention is a solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface, and a photodiode formed separately for each pixel in a pixel region serving as the light receiving surface of a semiconductor substrate; A signal reading unit that is formed on the semiconductor substrate and reads a signal charge generated and accumulated in the photodiode or a voltage corresponding to the signal charge; and an insulation formed on the semiconductor substrate covering the photodiode A film, a recess formed in the insulating film in an upper portion of the photodiode, a pad electrode formed in an upper layer of the insulating film in a pad electrode region, an inner wall of the recess, and the pad electrode A passivation film having a refractive index higher than that of silicon oxide and an upper layer of the passivation film. The formed buried in the recess, and having a buried layer having a refractive index higher than that of silicon oxide.

上記の本発明の固体撮像装置は、受光面に複数の画素が集積されてなる固体撮像装置であって、半導体基板の受光面となる画素領域において画素ごとに区分されたフォトダイオードと、フォトダイオードに生成及び蓄積される信号電荷または信号電荷に応じた電圧を読み取る信号読み取り部が形成されており、フォトダイオードを被覆して半導体基板上に絶縁膜が形成されている。
上記のフォトダイオードの上方部分において絶縁膜に凹部が形成されており、一方、パッド電極領域において絶縁膜の上層にパッド電極が形成されており、凹部の内壁を被覆し、かつ、パッド電極よりも上層に、酸化シリコンよりも高い屈折率を有するパッシベーション膜が形成されている。さらに、パッシベーション膜の上層において凹部に埋め込まれて、酸化シリコンよりも高い屈折率を有する埋め込み層が形成されている。
The solid-state imaging device of the present invention described above is a solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface, and is divided into pixels in a pixel region that is a light receiving surface of a semiconductor substrate, and a photodiode A signal reading portion for reading a signal charge generated or accumulated or a voltage corresponding to the signal charge is formed, and an insulating film is formed on the semiconductor substrate so as to cover the photodiode.
A concave portion is formed in the insulating film in the upper part of the photodiode, and a pad electrode is formed in the upper layer of the insulating film in the pad electrode region, covers the inner wall of the concave portion, and more than the pad electrode. A passivation film having a refractive index higher than that of silicon oxide is formed on the upper layer. Furthermore, a buried layer having a refractive index higher than that of silicon oxide is formed in the recess in the upper layer of the passivation film.

また、本発明の固体撮像装置は、受光面に複数の画素が集積されてなる固体撮像装置であって、半導体基板の前記受光面となる画素領域において前記画素ごとに区分して形成されたフォトダイオードと、前記半導体基板に形成され、前記フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部と、前記フォトダイオードを被覆して前記半導体基板上に形成された絶縁膜と、前記フォトダイオードの上方部分において前記絶縁膜に形成された凹部と、前記凹部に埋め込まれて形成され、TiO分散有機樹脂よりも耐熱性を有する無機物と金属酸化物とを含む埋め込み層とを有することを特徴とする。   The solid-state imaging device of the present invention is a solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface, and is a photo formed separately for each pixel in a pixel region serving as the light receiving surface of a semiconductor substrate. A diode, a signal reading unit that is formed on the semiconductor substrate and reads a signal charge generated and accumulated in the photodiode or a voltage corresponding to the signal charge, and is formed on the semiconductor substrate so as to cover the photodiode. An insulating film, a concave portion formed in the insulating film in an upper portion of the photodiode, and a buried portion formed by being embedded in the concave portion and having a heat resistance higher than that of a TiO-dispersed organic resin and a metal oxide. And a layer.

上記の本発明の固体撮像装置は、受光面に複数の画素が集積されてなる固体撮像装置であって、半導体基板の受光面となる画素領域において画素ごとに区分されたフォトダイオードと、フォトダイオードに生成及び蓄積される信号電荷または信号電荷に応じた電圧を読み取る信号読み取り部が形成されており、フォトダイオードを被覆して半導体基板上に絶縁膜が形成されている。
上記のフォトダイオードの上方部分において絶縁膜に凹部が形成されており、凹部に埋め込まれて、TiO分散有機樹脂よりも耐熱性を有する無機物と金属酸化物とを含む埋め込み層が形成されている。
The solid-state imaging device of the present invention described above is a solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface, and is divided into pixels in a pixel region that is a light receiving surface of a semiconductor substrate, and a photodiode A signal reading portion for reading a signal charge generated or accumulated or a voltage corresponding to the signal charge is formed, and an insulating film is formed on the semiconductor substrate so as to cover the photodiode.
A concave portion is formed in the insulating film in the upper portion of the photodiode, and a buried layer is formed which is embedded in the concave portion and includes an inorganic material and a metal oxide having heat resistance than the TiO-dispersed organic resin.

本発明の固体撮像装置の製造方法は、受光面に複数の画素が集積されてなる固体撮像装置の製造方法であって、半導体基板の前記受光面となる画素領域において前記画素ごとに区分されたフォトダイオードと、前記フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部を形成する工程と、前記フォトダイオードを被覆して前記半導体基板上に絶縁膜を形成する工程と、前記フォトダイオードの上方部分において前記絶縁膜に凹部を形成する工程と、パッド電極領域において前記絶縁膜の上層にパッド電極を形成する工程と、前記凹部の内壁を被覆し、かつ、前記パッド電極よりも上層に、酸化シリコンよりも高い屈折率を有するパッシベーション膜を形成する工程と、前記パッシベーション膜の上層において前記凹部に埋め込んで、酸化シリコンよりも高い屈折率を有する埋め込み層を形成する工程とを有することを特徴とする。   The method for manufacturing a solid-state imaging device according to the present invention is a method for manufacturing a solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface, and is divided for each pixel in a pixel region that becomes the light receiving surface of a semiconductor substrate. Forming a photodiode and a signal reading unit for reading a signal charge generated and accumulated in the photodiode or a voltage corresponding to the signal charge; and forming an insulating film on the semiconductor substrate so as to cover the photodiode Forming a recess in the insulating film in the upper portion of the photodiode; forming a pad electrode on the insulating film in a pad electrode region; and covering an inner wall of the recess; and Forming a passivation film having a refractive index higher than that of silicon oxide on a layer above the pad electrode; and the passivation Embedded in the recess in the upper layer of the emission layer, characterized in that a step of forming a buried layer having a refractive index higher than that of silicon oxide.

上記の本発明の固体撮像装置の製造方法は、受光面に複数の画素が集積されてなる固体撮像装置の製造方法であって、まず、半導体基板の受光面となる画素領域において画素ごとに区分されたフォトダイオードと、フォトダイオードに生成及び蓄積される信号電荷または信号電荷に応じた電圧を読み取る信号読み取り部を形成する。
次に、フォトダイオードを被覆して半導体基板上に絶縁膜を形成し、フォトダイオードの上方部分において絶縁膜に凹部を形成する。また、パッド電極領域において絶縁膜の上層にパッド電極を形成する。
次に、凹部の内壁を被覆し、かつ、パッド電極よりも上層に、酸化シリコンよりも高い屈折率を有するパッシベーション膜を形成し、パッシベーション膜の上層において凹部に埋め込んで、酸化シリコンよりも高い屈折率を有する埋め込み層を形成する。
The above-described method for manufacturing a solid-state imaging device according to the present invention is a method for manufacturing a solid-state imaging device in which a plurality of pixels are integrated on a light-receiving surface. And a signal reading unit that reads a signal charge generated or accumulated in the photodiode or a voltage corresponding to the signal charge.
Next, an insulating film is formed on the semiconductor substrate so as to cover the photodiode, and a recess is formed in the insulating film in an upper portion of the photodiode. In the pad electrode region, a pad electrode is formed on the insulating film.
Next, a passivation film having a higher refractive index than that of silicon oxide is formed on the inner layer of the recess and on the upper layer than the pad electrode, and is embedded in the recess on the upper layer of the passivation film, so that the refractive index is higher than that of silicon oxide. A buried layer having a rate is formed.

また、本発明の固体撮像装置の製造方法は、受光面に複数の画素が集積されてなる固体撮像装置の製造方法であって、半導体基板の前記受光面となる画素領域において前記画素ごとに区分されたフォトダイオードと、前記フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部を形成する工程と、前記フォトダイオードを被覆して前記半導体基板上に絶縁膜を形成する工程と、前記フォトダイオードの上方部分において前記絶縁膜に凹部を形成する工程と、前記凹部に無機物を埋め込んで、TiO分散有機樹脂よりも高い耐熱性を有する埋め込み層を形成する工程と、前記埋め込み層に金属酸化物をイオン注入する工程とを有することを特徴とする。   The method for manufacturing a solid-state imaging device according to the present invention is a method for manufacturing a solid-state imaging device in which a plurality of pixels are integrated on a light-receiving surface, and is divided for each pixel in a pixel region serving as the light-receiving surface of a semiconductor substrate. Forming a photodiode, a signal reading portion that reads or charges a signal charge generated and accumulated in the photodiode, or a voltage corresponding to the signal charge, and covers the photodiode to form an insulating film on the semiconductor substrate Forming a recess in the insulating film in the upper part of the photodiode, and forming an embedded layer having higher heat resistance than that of the TiO-dispersed organic resin by embedding an inorganic substance in the recess. And a step of ion-implanting metal oxide into the buried layer.

上記の本発明の固体撮像装置の製造方法は、受光面に複数の画素が集積されてなる固体撮像装置の製造方法であって、まず、半導体基板の受光面となる画素領域において画素ごとに区分されたフォトダイオードと、フォトダイオードに生成及び蓄積される信号電荷または信号電荷に応じた電圧を読み取る信号読み取り部を形成する。
次に、フォトダイオードを被覆して半導体基板上に絶縁膜を形成し、フォトダイオードの上方部分において絶縁膜に凹部を形成する。
次に、凹部に無機物を埋め込み、金属酸化物をイオン注入して、TiO分散有機樹脂よりも高耐熱性及び高屈折率を有する埋め込み層を形成する。
The above-described method for manufacturing a solid-state imaging device according to the present invention is a method for manufacturing a solid-state imaging device in which a plurality of pixels are integrated on a light-receiving surface. And a signal reading unit that reads a signal charge generated or accumulated in the photodiode or a voltage corresponding to the signal charge.
Next, an insulating film is formed on the semiconductor substrate so as to cover the photodiode, and a recess is formed in the insulating film in an upper portion of the photodiode.
Next, an inorganic material is embedded in the recess, and metal oxide is ion-implanted to form a buried layer having higher heat resistance and higher refractive index than TiO-dispersed organic resin.

本発明のカメラは、受光面に複数の画素が集積されてなる固体撮像装置と、前記固体撮像装置の撮像部に入射光を導く光学系と、前記固体撮像装置の出力信号を処理する信号処理回路とを有し、前記固体撮像装置は、受光面に複数の画素が集積されてなる固体撮像装置であって、半導体基板の前記受光面となる画素領域において前記画素ごとに区分して形成されたフォトダイオードと、前記半導体基板に形成され、前記フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部と、前記フォトダイオードを被覆して前記半導体基板上に形成された絶縁膜と、前記フォトダイオードの上方部分において前記絶縁膜に形成された凹部と、パッド電極領域において前記絶縁膜の上層に形成されたパッド電極と、前記凹部の内壁を被覆し、かつ、前記パッド電極よりも上層に形成され、酸化シリコンよりも高い屈折率を有するパッシベーション膜と、前記パッシベーション膜の上層において前記凹部に埋め込まれて形成され、酸化シリコンよりも高い屈折率を有する埋め込み層とを有することを特徴とする。   The camera according to the present invention includes a solid-state imaging device in which a plurality of pixels are integrated on a light-receiving surface, an optical system that guides incident light to an imaging unit of the solid-state imaging device, and signal processing that processes an output signal of the solid-state imaging device The solid-state imaging device is a solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface, and is formed separately for each pixel in a pixel region that becomes the light receiving surface of a semiconductor substrate. A photodiode formed on the semiconductor substrate and reading a signal charge generated and stored in the photodiode or a voltage corresponding to the signal charge; and covering the photodiode on the semiconductor substrate. A formed insulating film; a recess formed in the insulating film in an upper portion of the photodiode; and a pad formed in an upper layer of the insulating film in a pad electrode region. A passivation film that covers the inner wall of the recess and is formed in an upper layer than the pad electrode and has a refractive index higher than that of silicon oxide, and is embedded in the recess in the upper layer of the passivation film. And a buried layer having a refractive index higher than that of silicon oxide.

上記の本発明のカメラは、受光面に複数の画素が集積されてなる固体撮像装置と、固体撮像装置の撮像部に入射光を導く光学系と、固体撮像装置の出力信号を処理する信号処理回路とを有し、固体撮像装置は上記の構成の固体撮像装置とする。   The camera according to the present invention includes a solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface, an optical system that guides incident light to an imaging unit of the solid-state imaging device, and signal processing that processes an output signal of the solid-state imaging device. The solid-state imaging device is a solid-state imaging device having the above structure.

本発明の固体撮像装置は、フォトダイオードの上層に形成された絶縁膜にフォトダイオードの上方において凹部が形成され、凹部内に高屈折率物質が埋め込まれて光導波路が構成されており、パッド電極の上層に形成されるパッシベーション膜が凹部内に埋め込まれる高屈折率物質としても利用された構成となっており、光導波路を設けても、より簡単な工程で製造可能な構成となっている。   In the solid-state imaging device of the present invention, a recess is formed above the photodiode in an insulating film formed on the upper layer of the photodiode, and a high refractive index material is embedded in the recess to form an optical waveguide. The passivation film formed on the upper layer is also used as a high-refractive-index substance embedded in the recess, and can be manufactured in a simpler process even if an optical waveguide is provided.

また、本発明の固体撮像装置は、高耐熱性と高屈折率とを備えた光導波路を得られる。   In addition, the solid-state imaging device of the present invention can obtain an optical waveguide having high heat resistance and high refractive index.

本発明の固体撮像装置の製造方法は、パッド電極の上層に形成するパッシベーション膜を凹部内に埋め込む高屈折率物質としても利用しており、光導波路を設けても、より簡単な工程で製造することが可能である。   The manufacturing method of the solid-state imaging device of the present invention is also used as a high refractive index material in which a passivation film formed on the upper layer of the pad electrode is embedded in the recess, and can be manufactured by a simpler process even if an optical waveguide is provided. It is possible.

また、本発明の固体撮像装置の製造方法は、高耐熱性と高屈折率とを備えた光導波路を製造することが可能である。   Moreover, the manufacturing method of the solid-state imaging device of the present invention can manufacture an optical waveguide having high heat resistance and high refractive index.

本発明のカメラは、カメラを構成する固体撮像装置において、パッド電極の上層に形成されたパッシベーション膜が凹部内に埋め込まれた高屈折率物質としても利用されており、光導波路を設けても、より簡単な工程で製造可能な構成となっている。   The camera of the present invention is also used as a high refractive index material in which a passivation film formed in an upper layer of a pad electrode is embedded in a recess in a solid-state imaging device constituting the camera. The structure can be manufactured with a simpler process.

以下に、本発明に係る固体撮像装置とその製造方法並びに当該固体撮像装置を備えたカメラの実施の形態について、図面を参照して説明する。   Embodiments of a solid-state imaging device, a manufacturing method thereof, and a camera including the solid-state imaging device according to the present invention will be described below with reference to the drawings.

第1実施形態
図1は、複数の画素が集積されてなり、一実施形態に係る固体撮像装置であるCMOSセンサの模式断面図であり、画素領域RPXとパッド電極領域RPADを示している。
First Embodiment FIG. 1 is a schematic cross-sectional view of a CMOS sensor, which is a solid-state imaging device according to an embodiment, in which a plurality of pixels are integrated, and shows a pixel region RPX and a pad electrode region R PAD . .

例えば、受光面となる画素領域RPXにおいて、半導体基板のpウェル領域10に、画素ごとにn型電荷蓄積層11とその表層のp型表面層12が形成され、pn接合によりフォトダイオードPDが構成されており、さらに、フォトダイオードPDに隣接して半導体基板上にゲート絶縁膜13及びゲート電極14が形成されている。 For example, in the pixel region R PX serving as the light receiving surface, an n-type charge storage layer 11 and a p + -type surface layer 12 of the surface layer are formed for each pixel in the p-well region 10 of the semiconductor substrate, and the photodiode PD is formed by a pn junction. Further, a gate insulating film 13 and a gate electrode 14 are formed on the semiconductor substrate adjacent to the photodiode PD.

例えば、上記の半導体基板には、フローティングディフュージョンやCCD電荷転送路など、フォトダイオードPDに生成及び蓄積される信号電荷または信号電荷に応じた電圧を読み取る信号読み取り部が形成されており、ゲート電極14への電圧の印加によって信号電荷が転送されるように構成されている。   For example, a signal reading unit that reads a signal charge generated and accumulated in the photodiode PD or a voltage corresponding to the signal charge, such as a floating diffusion and a CCD charge transfer path, is formed on the semiconductor substrate, and the gate electrode 14 The signal charges are transferred by applying a voltage to the.

また、フォトダイオードPDを被覆して、半導体基板上に、それぞれ例えば酸化シリコンからなる、第1絶縁膜15、第2絶縁膜16、第3絶縁膜17、第4絶縁膜21、第5絶縁膜22、第6絶縁膜26、第7絶縁膜27及び第8絶縁膜31と、例えば炭化シリコンからなる第1拡散防止膜20及び第2拡散防止膜25、及び、例えば窒化シリコンからなる第3拡散防止膜30が積層して、絶縁膜が構成されている。   Further, the first insulating film 15, the second insulating film 16, the third insulating film 17, the fourth insulating film 21, and the fifth insulating film, which are made of, for example, silicon oxide, are coated on the semiconductor substrate by covering the photodiode PD. 22, the sixth insulating film 26, the seventh insulating film 27, and the eighth insulating film 31, the first diffusion preventing film 20 and the second diffusion preventing film 25 made of, for example, silicon carbide, and the third diffusion made of, for example, silicon nitride. The protective film 30 is laminated to form an insulating film.

上記の第3絶縁膜17には配線用溝17tが形成され、例えばダマシンプロセスで形成された、タンタル/窒化タンタルからなるバリアメタル層18と銅からなる導電層19からなる第1配線層が埋め込まれている。
第5絶縁膜22においても同様に、配線用溝22tにバリアメタル層23と導電層24からなる第2配線層が形成され、第7絶縁膜27には配線用溝27tが形成され、バリアメタル層28と導電層29からなる第3配線層が形成されている。上記の第1〜第3拡散防止膜は、導電層(19,24,29)を構成する銅の拡散を防止するための膜である。
上記のようにして、上記の積層された絶縁膜中に配線層が埋め込まれている。上記の第1〜第3配線は、それぞれ、例えばデュアルダマシンプロセスによる、配線用溝の底面から下層配線への開口部内におけるコンタクト部と一体に形成された配線構造であってもよい。
A wiring trench 17t is formed in the third insulating film 17, and a first wiring layer made of a barrier metal layer 18 made of tantalum / tantalum nitride and a conductive layer 19 made of copper, for example, formed by a damascene process is embedded. It is.
Similarly, in the fifth insulating film 22, a second wiring layer composed of a barrier metal layer 23 and a conductive layer 24 is formed in the wiring groove 22t, and a wiring groove 27t is formed in the seventh insulating film 27. A third wiring layer composed of the layer 28 and the conductive layer 29 is formed. Said 1st-3rd diffusion prevention film is a film | membrane for preventing the spreading | diffusion of the copper which comprises a conductive layer (19,24,29).
As described above, the wiring layer is embedded in the laminated insulating film. Each of the first to third wirings may be a wiring structure formed integrally with a contact portion in an opening from the bottom surface of the wiring groove to the lower layer wiring, for example, by a dual damascene process.

また、パッド電極領域RPADにおいて絶縁膜の上層にパッド電極32が形成されている。パッド電極32は、例えばアルミニウムなどからなり、第8絶縁膜31などに形成された開口部31cなどを介して第3配線などと接続して形成されており、例えば直径が100μm程度の大きさである。
さらに、上記のパッド電極32を被覆して全面に酸化シリコンからなる第9絶縁膜33が形成されている。
In the pad electrode region R PAD , a pad electrode 32 is formed in the upper layer of the insulating film. The pad electrode 32 is made of, for example, aluminum, and is formed by being connected to the third wiring or the like through an opening 31c formed in the eighth insulating film 31 or the like. For example, the pad electrode 32 has a diameter of about 100 μm. is there.
Furthermore, a ninth insulating film 33 made of silicon oxide is formed on the entire surface so as to cover the pad electrode 32.

ここで、例えば、フォトダイオードPDの上方部分において、上記のように積層して形成された第4〜第9絶縁膜及び第1〜第3拡散防止膜に対して凹部Hが形成されている。
上記のように、フォトダイオードPD上に積層された絶縁膜が、配線層の拡散防止膜を含んで構成されており、例えば最下層の拡散防止膜である第1拡散防止膜20が凹部Hの底面を構成している。
Here, for example, in the upper portion of the photodiode PD, a recess H is formed with respect to the fourth to ninth insulating films and the first to third diffusion prevention films formed by stacking as described above.
As described above, the insulating film laminated on the photodiode PD is configured to include the diffusion prevention film of the wiring layer. For example, the first diffusion prevention film 20 that is the lowermost diffusion prevention film is formed in the recess H. It constitutes the bottom.

上記の凹部Hは、フォトダイオードの面積や画素サイズ、プロセスルールなどにもよるが、例えば開口直径が0.8μm程度であり、アスペクト比は1〜2程度もしくはそれ以上である。
また、例えば、凹部Hの内側の壁面は基板の主面に垂直な面となっており、さらに、凹部Hの縁部として第9絶縁膜33の部分において上方ほど広がる順テーパー状の開口形状部33aとなっている。
The concave portion H has an opening diameter of about 0.8 μm and an aspect ratio of about 1 to 2 or more, for example, depending on the area of the photodiode, the pixel size, process rules, and the like.
In addition, for example, the inner wall surface of the recess H is a surface perpendicular to the main surface of the substrate, and further, as an edge of the recess H, a forward-tapered opening shape portion that extends upward in the portion of the ninth insulating film 33. 33a.

上記の凹部Hの内壁を被覆し、かつ、パッド電極32よりも上層に、酸化シリコン(屈折率1.45)よりも高い屈折率を有するパッシベーション膜36が形成されている。パッシベーション膜36は、例えば窒化シリコン(屈折率2.0)などからなり、0.5μm程度の膜厚である。
例えば、開口部の縁部で順テーパー形状となっているが、堆積時の異方性により開口縁部で厚く堆積し、凹部H底部近くで薄くなるようなプロファイルである。
A passivation film 36 that covers the inner wall of the recess H and has a refractive index higher than that of silicon oxide (refractive index 1.45) is formed above the pad electrode 32. The passivation film 36 is made of, for example, silicon nitride (refractive index 2.0) and has a thickness of about 0.5 μm.
For example, it has a forward taper shape at the edge of the opening, but the profile is thick at the opening edge due to anisotropy at the time of deposition and thin near the bottom of the recess H.

また、例えば、パッシベーション膜36の上層において凹部Hに埋め込まれて、酸化シリコンよりも高い屈折率を有する埋め込み層37が形成されている。埋め込み層37は凹部H内を埋め込んでおり、凹部Hの外部での膜厚が0.5μm程度となっている。
埋め込み層37は、例えばシロキサン系樹脂(屈折率1.7)、あるいはポリイミドなどの高屈折率樹脂で構成され、シロキサン系樹脂が特に好ましい。
さらに、上記の樹脂中に例えば酸化チタン、酸化タンタル、酸化ニオブ、酸化タングステン、酸化ジルコニウム、酸化亜鉛、酸化インジウム、酸化ハフニウムなどの金属酸化物微粒子が含有されており、屈折率が高められている。
Further, for example, an embedded layer 37 is formed in the upper layer of the passivation film 36 and embedded in the recess H, and has a higher refractive index than that of silicon oxide. The buried layer 37 fills the recess H, and the film thickness outside the recess H is about 0.5 μm.
The buried layer 37 is made of, for example, a siloxane resin (refractive index 1.7) or a high refractive index resin such as polyimide, and a siloxane resin is particularly preferable.
Further, the above-mentioned resin contains metal oxide fine particles such as titanium oxide, tantalum oxide, niobium oxide, tungsten oxide, zirconium oxide, zinc oxide, indium oxide, hafnium oxide, and the refractive index is increased. .

上記の埋め込み層37の上層に、例えば接着層としても機能する平坦化樹脂層38が形成され、その上層に、例えば青(B)、緑(G)、赤(R)の各色のカラーフィルタ(39a,39b,39c)が画素毎に形成され、その上層に、マイクロレンズ40が形成されている。   A planarizing resin layer 38 that also functions as, for example, an adhesive layer is formed on the buried layer 37, and color filters (for example, blue (B), green (G), and red (R)) are formed on the upper layer. 39a, 39b, 39c) are formed for each pixel, and the microlens 40 is formed on the upper layer.

パッド電極領域RPADにおいてはカラーフィルタは形成されておらず、パッド電極32の上層には第9絶縁膜33、パッシベーション膜36、埋め込み層37、平坦化樹脂層38とマイクロレンズを構成する樹脂層40aが積層し、パッド電極32の上面を露出させるように開口部Pが形成されている。 A color filter is not formed in the pad electrode region R PAD , and a ninth insulating film 33, a passivation film 36, a buried layer 37, a planarizing resin layer 38, and a resin layer constituting a microlens are formed on the pad electrode 32. 40a is laminated, and an opening P is formed so that the upper surface of the pad electrode 32 is exposed.

図2は本実施形態に係る固体撮像装置の画素部の模式的なレイアウト図である。
凹部H内に埋め込まれた高屈折率物質からなるパッシベーション膜36と埋め込み層37は、外部から入射する光をフォトダイオードに導波する光導波路を構成する。
例えば、光導波路は、フォトダイオードPDの領域より小さい領域に形成されているものとする。
FIG. 2 is a schematic layout diagram of the pixel portion of the solid-state imaging device according to the present embodiment.
The passivation film 36 and the buried layer 37 made of a high refractive index material embedded in the recess H constitute an optical waveguide that guides light incident from the outside to the photodiode.
For example, it is assumed that the optical waveguide is formed in a region smaller than the region of the photodiode PD.

また、図1における第1〜第3配線層などの配線層が、絶縁膜中において、凹部Hの周囲を囲むようにメッシュ状に形成されている。メッシュ状とは、例えば配線層と絶縁膜が上下に交互に積層した状態を示す。例えば、垂直方向に延伸する配線層(W1,W2)と水平方向に延伸する配線層(W3,W4)により囲まれた領域内において、凹部Hの領域が設けられている。配線層(W1,W2,W3,W4)のそれぞれが、例えばメッシュ状の構造を有している。   Further, wiring layers such as the first to third wiring layers in FIG. 1 are formed in a mesh shape so as to surround the periphery of the recess H in the insulating film. The mesh shape indicates a state in which, for example, wiring layers and insulating films are alternately stacked one above the other. For example, the region of the recess H is provided in a region surrounded by the wiring layers (W1, W2) extending in the vertical direction and the wiring layers (W3, W4) extending in the horizontal direction. Each of the wiring layers (W1, W2, W3, W4) has, for example, a mesh structure.

図3は本実施形態の固体撮像装置のフォトダイオードへの光入射経路を説明する模式断面図である。
例えば、図3中に示す経路で入射した光Lは、斜めに入射していることから、入射した画素のフォトダイオードPDに入射せず、隣接画素に侵入して混色の原因となってしまう。
しかし、上記のように光導波路の周囲に上記のようなメッシュ状の配線層が形成されている場合、隣接画素にもれそうな光を反射して隣接画素のフォトダイオードへの侵入を防止することが可能となる。
FIG. 3 is a schematic cross-sectional view for explaining a light incident path to the photodiode of the solid-state imaging device of the present embodiment.
For example, since the light L incident through the path shown in FIG. 3 is incident obliquely, the light L does not enter the photodiode PD of the incident pixel, but enters the adjacent pixel and causes color mixing.
However, when the mesh-like wiring layer as described above is formed around the optical waveguide as described above, the light that is likely to leak to the adjacent pixel is reflected to prevent the adjacent pixel from entering the photodiode. It becomes possible.

また、図2に示すように、例えば、上記のように配線層(W1,W2,W3,W4)で囲まれた領域において凹部Hの領域をレイアウトする場合、光の入射効率を高めるためには、配線層(W1,W2,W3,W4)と重ならないような最大の面積を設定することが好ましい。
しかし、上記の配線層(W1,W2,W3,W4)には、通常、凹部Hとなる領域側に突出した領域(W1a,W3a,W4a,W4b)が存在し、凹部Hの領域はこれらを避けなければならない。
In addition, as shown in FIG. 2, for example, in the case where the region of the recess H is laid out in the region surrounded by the wiring layers (W1, W2, W3, W4) as described above, in order to increase the light incident efficiency. It is preferable to set the maximum area so as not to overlap the wiring layers (W1, W2, W3, W4).
However, in the wiring layer (W1, W2, W3, W4), there are usually regions (W1a, W3a, W4a, W4b) that protrude toward the region that becomes the recess H, and the region of the recess H Must be avoided.

本実施形態においては、上記のような配線層の突出した領域を避けた領域において、半導体基板の主面と平行な断面での凹部Hの形状が、外側に対して常に凸となる角形状及び/または曲線のみを有する形状となるようにレイアウトする。
ここで、外側に対して常に凸となる角形状とは、角形状の内角が180度を越えない角のことであり、このような角において先端が丸められたような角形状も含む。
また、外側に対して常に凸となる曲線とは、曲線上の全ての点での接線が形状内を横切らず、当該接点を除いて常に形状外部に存在するような曲線であって、円形や楕円形などが含まれる。
また、上記の外側に対して常に凸となる角形状のみを有する形状の一部と、外側に対して常に凸となる曲線のみを有する形状の一部を組み合わせたような形状であってもよい。
In the present embodiment, in a region avoiding the protruding region of the wiring layer as described above, the shape of the concave portion H in a cross section parallel to the main surface of the semiconductor substrate is an angular shape that is always convex with respect to the outside. Lay out to have a shape with only curves.
Here, the angular shape that is always convex with respect to the outside is an angle in which the internal angle of the angular shape does not exceed 180 degrees, and includes an angular shape in which the tip is rounded at such an angle.
A curve that always protrudes outward is a curve in which tangents at all points on the curve do not cross the shape and always exist outside the shape except for the contact point, Includes ellipses.
Further, the shape may be a combination of a part of a shape having only a square shape that is always convex with respect to the outside and a part of a shape having only a curve that is always convex with respect to the outside. .

本実施形態においては、凹部Hは、上記の外側に対して常に凸となる制約を満たした上で、凹部の周囲を囲むように絶縁膜中に埋め込まれている配線層と重ならないような最大の面積を設定することが好ましい。   In the present embodiment, the concave portion H satisfies the constraint that the convex portion is always convex with respect to the outer side, and is the maximum that does not overlap with the wiring layer embedded in the insulating film so as to surround the concave portion. It is preferable to set the area.

図4(a)〜(g)は、本発明の第1実施形態に係る固体撮像装置の凹部Hの形状の例を示す模式図であり、角形状の内側を斜線で示している。
図4(a)は、内角が180度を超えない45度程度の角形状Aであり、図4(b)は図4(a)の角形状の先端が丸められた角形状Bである。
図4(c)は、内角が180度を超えない90度程度の角形状Cであり、図4(d)は図4(c)の角形状の先端が丸められた角形状Dである。
図4(e)は、内角が180度を超えない135度程度の角形状Eであり、図4(f)は図4(e)の角形状の先端が丸められた角形状Fである。
上記のような外側に対して常に凸とすることができる。
FIGS. 4A to 4G are schematic views showing examples of the shape of the recess H of the solid-state imaging device according to the first embodiment of the present invention, and the inside of the square shape is indicated by diagonal lines.
4A shows an angular shape A having an inner angle of about 45 degrees that does not exceed 180 degrees, and FIG. 4B shows an angular shape B in which the tip of the angular shape shown in FIG. 4A is rounded.
FIG. 4C shows a square shape C having an internal angle of about 90 degrees that does not exceed 180 degrees, and FIG. 4D shows a square shape D in which the tip of the square shape of FIG. 4C is rounded.
FIG. 4 (e) shows an angular shape E having an inner angle of about 135 degrees that does not exceed 180 degrees, and FIG. 4 (f) shows an angular shape F with the tip of the angular shape shown in FIG. 4 (e) rounded.
It can always be convex with respect to the outside as described above.

一方、図4(g)に示す角形状Gは、内角が180度を超えている。このような形状は、外側に対して常に凸ではなく、このような角形状を有する形状は本実施形態では採用しない。   On the other hand, the square shape G shown in FIG. 4G has an internal angle of more than 180 degrees. Such a shape is not always convex with respect to the outside, and a shape having such a square shape is not adopted in this embodiment.

例えば、凹部H内に埋め込まれたシロキサン系樹脂などの高屈折率樹脂は、内側に対して凸となる角形状が存在すると、そのような点からクラックが発生しやすい。
従って、上記のように、凹部Hの形状が、外側に対して常に凸となる角形状及び/または曲線のみを有する形状とすることで、凹部H内に埋め込まれた埋め込み層37にクラックが形成されるのを抑制し、感度の低下やノイズの発生を低減することが可能となる。
For example, if a high refractive index resin such as a siloxane resin embedded in the recess H has an angular shape that is convex toward the inside, cracks are likely to occur from such a point.
Therefore, as described above, cracks are formed in the embedded layer 37 embedded in the recess H by making the recess H have only a square shape and / or a curve that is always convex with respect to the outside. It is possible to suppress the reduction of sensitivity and the occurrence of noise.

上記の本実施形態の固体撮像装置は、フォトダイオードの上層に形成された絶縁膜にフォトダイオードの上方において凹部Hが形成され、凹部H内に高屈折率物質が埋め込まれて光導波路が構成されており、パッド電極の上層に形成されるパッシベーション膜が凹部内に埋め込まれる高屈折率物質としても利用された構成となっており、光導波路を設けても、より簡単な工程で製造可能な構成となっている。   In the solid-state imaging device of the above-described embodiment, the recess H is formed above the photodiode in the insulating film formed in the upper layer of the photodiode, and the optical waveguide is configured by embedding a high refractive index substance in the recess H. The passivation film formed on the upper layer of the pad electrode is also used as a high refractive index material embedded in the recess, and can be manufactured in a simpler process even if an optical waveguide is provided. It has become.

本実施形態の固体撮像装置においては、例えば同一チップ上にロジック回路などが混載された構成とすることも可能である。この場合、上記の光導波路を構成するパッシベーション膜は、ロジックなどの他の領域においてもパッシベーション膜として用いられる膜となっている。   In the solid-state imaging device of the present embodiment, for example, a configuration in which a logic circuit or the like is mixedly mounted on the same chip can be employed. In this case, the passivation film constituting the optical waveguide is a film used as a passivation film in other regions such as logic.

本実施形態の固体撮像装置によれば、上記のように光導波路構造をとることにより、感度が向上し、シェーディングを低減でき、また、配線層を隣接画素への遮光膜パターンとして用いることで混色特性を向上できる。   According to the solid-state imaging device of the present embodiment, the optical waveguide structure as described above improves sensitivity, reduces shading, and uses a wiring layer as a light-shielding film pattern for adjacent pixels to provide color mixing. The characteristics can be improved.

次に、本実施形態に係る固体撮像装置の製造方法について図面を参照して説明する。
まず、図5(a)に示すように、例えば、画素領域RPXにおいて、半導体基板のpウェル領域10にn型電荷蓄積層11とその表層のp型表面層12を形成してpn接合を有するフォトダイオードPDを形成し、フォトダイオードに隣接してゲート絶縁膜13及びゲート電極14、並びにフローティングディフュージョンやCCD電荷転送路など、フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部を形成する。
Next, a method for manufacturing the solid-state imaging device according to the present embodiment will be described with reference to the drawings.
First, as shown in FIG. 5A, for example, in a pixel region RPX , an n-type charge storage layer 11 and a p + -type surface layer 12 as a surface layer thereof are formed in a p-well region 10 of a semiconductor substrate to form a pn junction. The photodiode PD is formed adjacent to the photodiode, the gate insulating film 13 and the gate electrode 14, and the signal charge generated and stored in the photodiode, such as a floating diffusion and a CCD charge transfer path, or the signal charge A signal reading unit for reading the measured voltage is formed.

次に、例えば、CVD(化学気相成長法)などにより、フォトダイオードPDを被覆して画素領域RPXとパッド電極領域RPADの全面に、酸化シリコンを堆積させて、第1絶縁膜15を形成する。
次に、例えば、第1絶縁膜15の上層に酸化シリコンを堆積させて第2絶縁膜16を形成し、さらに酸化シリコンを堆積させて第3絶縁膜17を形成する。
Next, for example, by CVD (Chemical Vapor Deposition), the photodiode PD is covered and silicon oxide is deposited on the entire surface of the pixel region R PX and the pad electrode region R PAD to form the first insulating film 15. Form.
Next, for example, silicon oxide is deposited on the first insulating film 15 to form the second insulating film 16, and silicon oxide is further deposited to form the third insulating film 17.

次に、例えば、エッチング加工により第3絶縁膜17に配線用溝17tを形成し、さらにスパッタリングにより配線用溝17tの内壁を被覆してタンタル/酸化タンタルを成膜してバリアメタル層18を形成し、銅のシード層を形成し、電解メッキ処理により全面に銅を成膜し、CMP(化学機械研磨)法などにより配線用溝17tの外部に形成された銅を除去して導電層19を形成する。このとき、配線用溝17tの外部に形成されたバリアメタル層18も除去される。このようにして、配線用溝17tに埋め込まれたバリアメタル層18と導電層19からなる第1配線層を形成する。   Next, for example, a wiring groove 17t is formed in the third insulating film 17 by etching, and a barrier metal layer 18 is formed by covering the inner wall of the wiring groove 17t by sputtering and forming a tantalum / tantalum oxide film. Then, a copper seed layer is formed, copper is formed on the entire surface by electrolytic plating, and the conductive layer 19 is removed by removing copper formed outside the wiring groove 17t by CMP (chemical mechanical polishing) method or the like. Form. At this time, the barrier metal layer 18 formed outside the wiring groove 17t is also removed. In this way, the first wiring layer composed of the barrier metal layer 18 and the conductive layer 19 embedded in the wiring groove 17t is formed.

次に、例えば第1配線層の上層にCVD法により炭化シリコンを堆積させ、第1拡散防止膜20を形成する。   Next, for example, silicon carbide is deposited on the first wiring layer by a CVD method to form the first diffusion prevention film 20.

次に、図5(b)に示すように、上記の第2絶縁膜16、第3絶縁膜17、配線用溝17t、バリアメタル層18と導電層19からなる第2配線層、第1拡散防止膜20を形成するプロセスを繰り返すことで、例えば、第4絶縁膜21、第5絶縁膜22、配線用溝22t、バリアメタル層23、導電層24及び第2拡散防止膜25を形成し、さらに、第6絶縁膜26、第7絶縁膜27、配線用溝27t、バリアメタル層28と導電層29からなる第3配線層を形成する。さらに、例えばCVD法により窒化シリコンを体積して第3拡散防止膜30を形成する。さらにその上層に第8絶縁膜31を形成する。
以上のようにして、第1絶縁膜15、第2絶縁膜16、第3絶縁膜17、第4絶縁膜21、第5絶縁膜22、第6絶縁膜26、第7絶縁膜27及び第8絶縁膜31と、例えば炭化シリコンからなる第1拡散防止膜20及び第2拡散防止膜25、及び、例えば窒化シリコンからなる第3拡散防止膜30が積層した絶縁膜と、絶縁膜中に埋め込まれてなる第1〜第3配線層を形成する。
ここで、上記の第3配線層は、例えばパッド電極領域RPADまで延伸するように形成する。
Next, as shown in FIG. 5B, the second insulating film 16, the third insulating film 17, the wiring groove 17t, the second wiring layer comprising the barrier metal layer 18 and the conductive layer 19, the first diffusion, as shown in FIG. By repeating the process of forming the prevention film 20, for example, the fourth insulation film 21, the fifth insulation film 22, the wiring groove 22t, the barrier metal layer 23, the conductive layer 24, and the second diffusion prevention film 25 are formed. Further, the sixth insulating film 26, the seventh insulating film 27, the wiring groove 27 t, a third wiring layer composed of the barrier metal layer 28 and the conductive layer 29 is formed. Further, the third diffusion preventing film 30 is formed by volume of silicon nitride by, for example, the CVD method. Further, an eighth insulating film 31 is formed thereon.
As described above, the first insulating film 15, the second insulating film 16, the third insulating film 17, the fourth insulating film 21, the fifth insulating film 22, the sixth insulating film 26, the seventh insulating film 27 and the eighth insulating film. An insulating film 31, an insulating film in which a first diffusion preventing film 20 and a second diffusion preventing film 25 made of, for example, silicon carbide, and a third diffusion preventing film 30 made of, for example, silicon nitride are stacked, and embedded in the insulating film. First to third wiring layers are formed.
Here, the third wiring layer is formed to extend to, for example, the pad electrode region R PAD .

上記の第1〜第3配線としては、それぞれ、例えばデュアルダマシンプロセスにり、配線用溝の底面から下層配線への開口部内におけるコンタクト部と一体に形成された配線構造を形成してもよい。   As the first to third wirings, for example, a dual damascene process may be used to form a wiring structure formed integrally with a contact portion in an opening from the bottom surface of the wiring groove to the lower layer wiring.

次に、図6(a)に示すように、第8絶縁膜31などに第3配線層に達する開口部31cを形成し、例えば成膜温度が300℃程度のスパッタリング法などによりアルミニウムを成膜してパターン加工し、例えば直径が100μm程度のパッド電極32を形成する。
アルミニウムのパッド電極32を形成した後の工程は、全て400℃以下のプロセスとする。
Next, as shown in FIG. 6A, an opening 31c reaching the third wiring layer is formed in the eighth insulating film 31 or the like, and aluminum is formed by sputtering, for example, with a film forming temperature of about 300 ° C. Then, pattern processing is performed to form a pad electrode 32 having a diameter of about 100 μm, for example.
All processes after the formation of the aluminum pad electrode 32 are processes of 400 ° C. or lower.

次に、図6(b)に示すように、例えば、画素領域RPXとパッド電極領域RpADの全面にCVD法によりパッド電極32を被覆して酸化シリコンを堆積させ、第9絶縁膜33を形成する。 Next, as shown in FIG. 6 (b), for example, to cover the pad electrode 32 is deposited a silicon oxide by a CVD method on the entire surface of the pixel region R PX and the pad electrode region R pAD, a ninth insulating film 33 Form.

次に、図7に示すように、例えば、フォトリソグラフィ工程により凹部Hを開口するパターンのレジスト膜34をパターン形成して、ケミカルドライエッチングなどの等方性エッチングあるいは異方性エッチングなどのエッチングを施し、第9絶縁膜33に上方ほど広がる順テーパー状の開口形状部33aを形成する。   Next, as shown in FIG. 7, for example, a resist film 34 having a pattern opening the recess H is formed by a photolithography process, and isotropic etching such as chemical dry etching or etching such as anisotropic etching is performed. Then, a forward taper-shaped opening 33 a that extends upward is formed in the ninth insulating film 33.

次に、上記のレジスト膜34を除去し、図8に示すように、例えば、レジスト膜34と同一のパターンのレジスト膜35をパターン形成して、反応性イオンエッチングなどの異方性エッチングを施し、第4〜第9絶縁膜及び第1〜第3拡散防止膜に対して凹部Hを形成する。   Next, the resist film 34 is removed, and as shown in FIG. 8, for example, a resist film 35 having the same pattern as the resist film 34 is formed, and anisotropic etching such as reactive ion etching is performed. The recesses H are formed in the fourth to ninth insulating films and the first to third diffusion barrier films.

上記の凹部Hの開口では、例えば、酸化シリコンと窒化シリコンや炭化シリコンなどの材料に応じて条件を変更しながらエッチングを進行させ、開口底部が第1拡散防止膜20に到達した時点で速やかにエッチングが停止するようにする。
これによって、第1拡散防止膜20に凹部Hの底面を構成させることができる。
上記のように第1拡散防止膜20を凹部Hの底面とすることで、凹部Hの深さが安定して決定されるので、フォトダイオードと光導波路の距離が一定となり、特性がばらつくのを防止できる。
上記のようにして、例えば開口直径が0.8μm程度であり、アスペクト比は1〜2程度もしくはそれ以上であり、凹部Hの縁部として第9絶縁膜33の部分で順テーパー状の開口形状部33aとなっている凹部Hを開口できる。
In the opening of the recess H described above, for example, the etching is advanced while changing the conditions according to materials such as silicon oxide, silicon nitride, and silicon carbide, and promptly when the bottom of the opening reaches the first diffusion prevention film 20. Let the etching stop.
Thereby, the bottom surface of the recess H can be formed in the first diffusion preventing film 20.
As described above, the depth of the concave portion H is stably determined by using the first diffusion prevention film 20 as the bottom surface of the concave portion H. Therefore, the distance between the photodiode and the optical waveguide becomes constant, and the characteristics vary. Can be prevented.
As described above, for example, the opening diameter is about 0.8 μm, the aspect ratio is about 1 to 2 or more, and the forward tapered opening shape is formed at the portion of the ninth insulating film 33 as the edge of the recess H. The recessed part H used as the part 33a can be opened.

次に、図9に示すように、例えば成膜温度が380℃程度のプラズマCVD法により、凹部Hの内壁を被覆し、かつ、パッド電極32よりも上層に、酸化シリコンよりも高い屈折率を有する窒化シリコンを堆積させて、パッシベーション膜36を0.5μm程度の膜厚で形成する。開口部の縁部で順テーパー形状となっているが、堆積時の異方性により開口縁部で厚く堆積し、凹部H底部近くで薄くなるようなプロファイルとなる。   Next, as shown in FIG. 9, for example, the inner wall of the recess H is covered by a plasma CVD method with a film forming temperature of about 380 ° C., and a refractive index higher than that of silicon oxide is formed on the upper layer than the pad electrode 32. The passivation film 36 is formed to a thickness of about 0.5 μm by depositing silicon nitride. Although it has a forward taper shape at the edge of the opening, it has a profile that is thickly deposited at the edge of the opening due to anisotropy during deposition and thins near the bottom of the recess H.

次に、図10に示すように、例えば成膜温度が400℃程度のスピンコート法により、酸化チタンなどの金属酸化物微粒子を含有するシロキサン系樹脂を0.5μm程度の膜厚で成膜し、パッシベーション膜36の上層において凹部Hに埋め込んで、酸化シリコンよりも高い屈折率を有する埋め込み層37を形成する。塗布後に、必要に応じて例えば300℃程度のポストベーク処理を行う。また、ポリイミド樹脂の場合には、例えば350℃程度の温度で成膜できる。   Next, as shown in FIG. 10, a siloxane-based resin containing metal oxide fine particles such as titanium oxide is formed to a film thickness of about 0.5 μm by, for example, a spin coating method at a film formation temperature of about 400 ° C. Then, an embedded layer 37 having a refractive index higher than that of silicon oxide is formed by being embedded in the recess H in the upper layer of the passivation film 36. After the application, a post-bake treatment at, for example, about 300 ° C. is performed as necessary. In the case of polyimide resin, the film can be formed at a temperature of about 350 ° C., for example.

次に、図11に示すように、埋め込み層37の上層に例えば接着層としても機能する平坦化樹脂層38を形成し、その上層に、例えば青(B)、緑(G)、赤(R)の各色のカラーフィルタ(39a,39b,39c)を画素毎に形成する。
さらに、その上層にマイクロレンズ40を形成する。
Next, as shown in FIG. 11, a planarizing resin layer 38 that also functions as an adhesive layer, for example, is formed on the buried layer 37, and for example, blue (B), green (G), red (R ) Color filters (39a, 39b, 39c) for each color are formed for each pixel.
Further, the microlens 40 is formed on the upper layer.

上記の製造方法において、例えばパッド電極の形成工程の後、樹脂の埋め込み層の形成工程の前までのいずれかにおいて、半導体中のダングリングボンドを終端化するための水素処理(シンタリング)を行うことができる。   In the above manufacturing method, for example, hydrogen treatment (sintering) for terminating dangling bonds in the semiconductor is performed any time after the pad electrode forming step and before the resin embedding layer forming step. be able to.

さらに、図1に示すように、パッド電極領域RPADにおいてパッド電極32の上面を露出させるように開口部Pを形成する。
以上で、図1に示す構成の固体撮像装置を製造することができる。
Further, as shown in FIG. 1, an opening P is formed so as to expose the upper surface of the pad electrode 32 in the pad electrode region R PAD .
As described above, the solid-state imaging device having the configuration shown in FIG. 1 can be manufactured.

本実施形態の固体撮像装置の製造方法は、パッド電極の上層に形成するパッシベーション膜を凹部H内に埋め込む高屈折率物質としても利用しており、光導波路を設けても、より簡単な工程で製造することが可能である。   The manufacturing method of the solid-state imaging device according to the present embodiment is also used as a high refractive index material for embedding a passivation film formed on the upper layer of the pad electrode in the recess H, and even if an optical waveguide is provided, it is a simpler process. It is possible to manufacture.

第2実施形態
図12は、本発明の一実施形態に係る固体撮像装置であるCMOSセンサの構成を示す模式断面図である。
Second Embodiment FIG. 12 is a schematic sectional view showing a configuration of a CMOS sensor which is a solid-state imaging device according to an embodiment of the present invention.

例えば、半導体基板100上に光を光電交換する受光部101とこれを覆う、例えば、酸化シリコンからなる第1絶縁膜109を有するセンサ部102が形成され、このセンサ部102の上に、例えば、酸化シリコンからなる第2絶縁膜120、第3絶縁膜121、第4絶縁膜123、第5絶縁膜125が形成されている。これら第2絶縁膜120、第3絶縁膜121、第4絶縁膜123、第5絶縁膜125内にはそれぞれ、例えば、ダマシンプロセスにより形成されたタンタル/窒化タンタルからなる不図示のバリアメタル層と銅からなる第1配線層131、第2配線層133、第3配線層135が形成されている。また、第1配線層131は、受光部101に、例えば、ダマシンプロセスにより形成されたコンタクトプラグ130により電気的に接続され、各配線は、例えば、ダマシンプロセスにより形成された第1ビアプラグ132、第2ビアプラグ134により電気的に接続されている。また、第3絶縁膜121、第4絶縁膜123、第5絶縁膜125の間には、例えば、膜厚が約50nmである炭化シリコンからなる第1拡散防止膜122、第2拡散防止膜124が形成され、第5絶縁膜125上には、例えば、窒化シリコンからなる第3拡散防止膜126が形成され、第1配線層131、第2配線層133、第3配線層135を形成する銅の拡散を防止している。   For example, a light receiving unit 101 that photoelectrically exchanges light and a sensor unit 102 having a first insulating film 109 made of, for example, silicon oxide are formed on the semiconductor substrate 100. On the sensor unit 102, for example, A second insulating film 120, a third insulating film 121, a fourth insulating film 123, and a fifth insulating film 125 made of silicon oxide are formed. In each of the second insulating film 120, the third insulating film 121, the fourth insulating film 123, and the fifth insulating film 125, for example, a barrier metal layer (not shown) made of tantalum / tantalum nitride formed by a damascene process, for example, A first wiring layer 131, a second wiring layer 133, and a third wiring layer 135 made of copper are formed. Further, the first wiring layer 131 is electrically connected to the light receiving unit 101 by, for example, a contact plug 130 formed by a damascene process, and each wiring has, for example, a first via plug 132 and a first via plug 132 formed by a damascene process. The two via plugs 134 are electrically connected. Further, between the third insulating film 121, the fourth insulating film 123, and the fifth insulating film 125, for example, a first diffusion preventing film 122 and a second diffusion preventing film 124 made of silicon carbide having a film thickness of about 50 nm. On the fifth insulating film 125, a third diffusion prevention film 126 made of, for example, silicon nitride is formed, and copper for forming the first wiring layer 131, the second wiring layer 133, and the third wiring layer 135 is formed. Prevents the spread of

上記の第1〜第3配線(131、133、135)は、それぞれ、例えばデュアルダマシンプロセスによりコンタクトプラグ130、第1ビアプラグ132、第2ビアプラグ134と一体に形成された配線構造であってもよい。   Each of the first to third wirings (131, 133, 135) may have a wiring structure formed integrally with the contact plug 130, the first via plug 132, and the second via plug 134, for example, by a dual damascene process. .

また、受光部101は、例えば、酸化シリコンからなるゲート絶縁膜103、ポリシリコンからなるゲート電極104、及び窒化シリコンからなる絶縁膜(105、106、107、108)により形成されている。   The light receiving unit 101 is formed of, for example, a gate insulating film 103 made of silicon oxide, a gate electrode 104 made of polysilicon, and insulating films (105, 106, 107, 108) made of silicon nitride.

第3拡散防止膜126上には、酸化シリコンからなる第6絶縁膜127、及び、保護膜である第7絶縁膜128が形成されている。
ここで、例えば、受光部101の上方部分において、上記のように積層して形成された第3絶縁膜121、第4絶縁膜123、第5絶縁膜125、第6絶縁膜127、第7絶縁膜128及び、これら絶縁膜の間にある第1拡散防止膜122、第2拡散防止膜124、第3拡散防止膜126に対して凹部Kが形成されている。
On the third diffusion barrier film 126, a sixth insulating film 127 made of silicon oxide and a seventh insulating film 128 that is a protective film are formed.
Here, for example, in the upper part of the light receiving unit 101, the third insulating film 121, the fourth insulating film 123, the fifth insulating film 125, the sixth insulating film 127, and the seventh insulating film, which are stacked as described above. A recess K is formed in the film 128 and the first diffusion barrier film 122, the second diffusion barrier film 124, and the third diffusion barrier film 126 between these insulating films.

上記の凹部Kは、受光部101の面積や画素サイズ、プロセスルールなどにもよるが、例えば、開口直径が0.8μm程度であり、アスペクト比は1〜2程度もしくはそれ以上である。   For example, the concave portion K has an opening diameter of about 0.8 μm and an aspect ratio of about 1 to 2 or more, depending on the area of the light receiving unit 101, the pixel size, process rules, and the like.

また、例えば、凹部Kに埋め込まれて、TiO分散有機樹脂よりも高い耐熱性を有する無機物、及び金属酸化物からなる埋め込み層140が形成されており、埋め込み層140が光導波路となっている。埋め込み層140は凹部K内を埋め込んでいる。   Further, for example, an embedded layer 140 is formed which is embedded in the concave portion K and is made of an inorganic material having higher heat resistance than that of the TiO-dispersed organic resin and a metal oxide, and the embedded layer 140 serves as an optical waveguide. The buried layer 140 fills the recess K.

埋め込み層140は、例えば、酸化シリコンなどの酸化物など高い耐熱性を有する無機物に、例えば、酸化チタン、酸化タンタル、酸化ニオブ、酸化タングステン、酸化ジルコニウム、酸化亜鉛、酸化インジウム、酸化ハフニウムなどの金属酸化物の微粒子がイオン注入により含有されて構成されている。特に、無機物としては酸化シリコンが好ましく、金属酸化物としては酸化チタンが好ましい。   The buried layer 140 is made of an inorganic material having high heat resistance such as an oxide such as silicon oxide, and a metal such as titanium oxide, tantalum oxide, niobium oxide, tungsten oxide, zirconium oxide, zinc oxide, indium oxide, and hafnium oxide. Oxide fine particles are contained by ion implantation. In particular, silicon oxide is preferable as the inorganic substance, and titanium oxide is preferable as the metal oxide.

上記の埋め込み層140の上層に、例えば接着層としても機能するアクリル系熱硬化樹脂などからなる平坦化樹脂層160が形成され、その上層に、カラーフィルタ161が形成され、その上層に、入射光を集光する光学素子であるマイクロレンズ162が形成されている。   A planarizing resin layer 160 made of, for example, an acrylic thermosetting resin that also functions as an adhesive layer is formed on the embedded layer 140, and a color filter 161 is formed on the planarizing resin layer 160. The incident light is incident on the upper layer. A microlens 162 that is an optical element for condensing light is formed.

上記のような構成のCMOSセンサでは、入射光はマイクロレンズ162により集光され、光導波路である、無機物及び金属酸化物からなる埋め込み層140を通って受光部101に照射され、この受光部101により光電変換される。   In the CMOS sensor configured as described above, incident light is collected by the microlens 162 and irradiated to the light receiving unit 101 through the buried layer 140 made of an inorganic material and a metal oxide, which is an optical waveguide. Is photoelectrically converted.

次に本発明の一実施形態における固体撮像装置の製造方法について図面を参照して説明する。
まず、図13に示すように、半導体基板100上に受光部101として、酸化シリコンからなるゲート絶縁膜103とポリシリコンからなるゲート電極104とを形成し、その上方に窒化シリコンからなる絶縁膜(105、106、107、108)を形成する。
Next, a method for manufacturing a solid-state imaging device according to an embodiment of the present invention will be described with reference to the drawings.
First, as shown in FIG. 13, a gate insulating film 103 made of silicon oxide and a gate electrode 104 made of polysilicon are formed on a semiconductor substrate 100 as a light receiving part 101, and an insulating film made of silicon nitride ( 105, 106, 107, 108).

次に、受光部101の上に、例えば、CVDなどにより受光部101の全面に、酸化シリコンを堆積させて第1絶縁膜109を形成し、センサ部102を形成する。   Next, the first insulating film 109 is formed on the entire surface of the light receiving unit 101 by CVD, for example, on the light receiving unit 101 to form the sensor unit 102.

次に、CVDなどにより酸化シリコンを堆積させ、第2絶縁膜120、第3絶縁膜121を形成し、エッチング加工により第2絶縁膜120、第3絶縁膜121にコンタクトプラグ130用溝を形成し、スパッタリングによりコンタクトプラグ130用溝の内壁を被覆して、タンタル/酸化タンタルを成膜して不図示のバリアメタル層を形成し、銅のシード層を形成し、電解メッキ処理により全面に銅を成膜し、コンタクトプラグ130を形成する。   Next, silicon oxide is deposited by CVD or the like to form the second insulating film 120 and the third insulating film 121, and a trench for the contact plug 130 is formed in the second insulating film 120 and the third insulating film 121 by etching. Then, the inner wall of the groove for the contact plug 130 is coated by sputtering, a tantalum / tantalum oxide film is formed to form a barrier metal layer (not shown), a copper seed layer is formed, and copper is deposited on the entire surface by electrolytic plating. A film is formed to form a contact plug 130.

次に、コンタクトプラグ130上に第1配線層131用溝を形成し、さらにスパッタリングにより第1配線層131用溝の内壁を被覆して、タンタル/酸化タンタルを成膜して不図示のバリアメタル層を形成し、銅のシード層を形成し、電気メッキ処理により全面に銅を成膜し、CMP(化学機械研磨)法などにより第1配線層131用溝の外部に形成された銅を除去して第1配線層131を形成する。このようにして、コンタクトプラグ130及び第1配線層131を形成する。   Next, a groove for the first wiring layer 131 is formed on the contact plug 130, and further, an inner wall of the groove for the first wiring layer 131 is coated by sputtering, and tantalum / tantalum oxide is formed to form a barrier metal (not shown). Forming a layer, forming a copper seed layer, depositing copper on the entire surface by electroplating, and removing copper formed outside the groove for the first wiring layer 131 by CMP (chemical mechanical polishing) method or the like Thus, the first wiring layer 131 is formed. In this way, the contact plug 130 and the first wiring layer 131 are formed.

次に、第1配線層131の上層に、例えばCVDにより炭化シリコンを堆積させ、第1拡散防止膜122を形成する。   Next, silicon carbide is deposited on the first wiring layer 131 by, for example, CVD to form the first diffusion prevention film 122.

次に、酸化シリコンを第1拡散防止膜122の全面に、例えば、TEOS(Tetra Ethyl Ortho Silicate)を用いてCVDなどにより堆積させて、第4絶縁膜123を形成する。   Next, silicon oxide is deposited on the entire surface of the first diffusion preventing film 122 by, for example, CVD using TEOS (Tetra Ethyl Ortho Silicate) to form the fourth insulating film 123.

次に、上記の第2絶縁膜120、第3絶縁膜121、第4絶縁膜123、コンタクトプラグ130、第1配線層131、第1拡散防止膜122を形成するプロセスを繰り返し、第1ビアプラグ132、第2配線層133、第2拡散防止膜124を形成し、さらに、第5絶縁膜125、第2ビアプラグ134、第3配線層135、第3拡散防止膜126、第6絶縁膜127を形成する。さらに、そのうえに例えば、CVDなどにより酸化シリコンからなる第7絶縁膜128を形成する。
以上のようにして、第2絶縁膜120、第3絶縁膜121、第4絶縁膜123、第5絶縁膜125、第6絶縁膜127、及び第7絶縁膜128と、絶縁膜の間に、例えば炭化シリコンからなる第1拡散防止膜122、第2拡散防止膜124及び、例えば窒化シリコンからなる第3拡散防止膜126と、絶縁膜中に埋め込まれてなる第1〜第3配線層(131、133、135)、第1ビアプラグ132、及び第2ビアプラグ134を形成する。
Next, the process of forming the second insulating film 120, the third insulating film 121, the fourth insulating film 123, the contact plug 130, the first wiring layer 131, and the first diffusion prevention film 122 is repeated, and the first via plug 132 is repeated. The second wiring layer 133 and the second diffusion preventing film 124 are formed, and the fifth insulating film 125, the second via plug 134, the third wiring layer 135, the third diffusion preventing film 126, and the sixth insulating film 127 are formed. To do. Furthermore, a seventh insulating film 128 made of silicon oxide is formed thereon by CVD, for example.
As described above, the second insulating film 120, the third insulating film 121, the fourth insulating film 123, the fifth insulating film 125, the sixth insulating film 127, the seventh insulating film 128, and the insulating film, For example, the first diffusion prevention film 122 made of silicon carbide, the second diffusion prevention film 124, the third diffusion prevention film 126 made of silicon nitride, for example, and the first to third wiring layers 131 embedded in the insulating film (131). 133, 135), the first via plug 132, and the second via plug 134 are formed.

上記の第1〜第3配線(131、133、135)としては、それぞれ、例えばデュアルダマシンプロセスにより、配線用溝の底面から下層配線への開口部内におけるコンタクトプラグ130、第1ビアプラグ132、第2ビアプラグ134と一体に形成された配線構造を形成してもよい。   As the first to third wirings (131, 133, 135), for example, a contact plug 130, a first via plug 132, a second one in the opening from the bottom surface of the wiring groove to the lower layer wiring by, for example, a dual damascene process. A wiring structure formed integrally with the via plug 134 may be formed.

次に、図14に示すように、例えば、フォトリソグラフィ工程により凹部Kを開口するパターンのレジスト膜150をパターン形成して、レジスト膜150をマスクにして反応性イオンエッチングなどの異方性エッチングを施し、第2〜第7絶縁膜(120、121、123、125、127、128)及び第1〜第3拡散防止膜(131、133、135)に対して凹部Kを形成する。そして、例えば、酸化シリコンと窒化シリコンや炭化シリコンなどの材料に応じて条件を変更しながらエッチングを進行させる。   Next, as shown in FIG. 14, for example, a resist film 150 having a pattern opening the recess K is formed by a photolithography process, and anisotropic etching such as reactive ion etching is performed using the resist film 150 as a mask. Then, recesses K are formed in the second to seventh insulating films (120, 121, 123, 125, 127, 128) and the first to third diffusion barrier films (131, 133, 135). Then, for example, etching is performed while changing the conditions according to materials such as silicon oxide, silicon nitride, and silicon carbide.

次に、図15に示すように、上記のレジスト膜150を除去して、例えば成膜温度が400℃程度のスピンコート法により、TiO分散有機樹脂よりも高い耐熱性を有する無機物を凹部Kに埋め込み、埋め込み層140を形成する。凹部Kに埋め込む無機物としては、例えば、酸化シリコンなどの酸化物などがあげられる。そして、第7絶縁膜128上に堆積した無機物をCMP(化学機械研磨)法などにより研磨し、平坦化する。   Next, as shown in FIG. 15, the resist film 150 is removed, and an inorganic material having higher heat resistance than the TiO-dispersed organic resin is formed in the concave portion K by, for example, a spin coating method with a film forming temperature of about 400 ° C. A buried layer 140 is formed. Examples of the inorganic material embedded in the recess K include oxides such as silicon oxide. Then, the inorganic material deposited on the seventh insulating film 128 is polished and flattened by a CMP (chemical mechanical polishing) method or the like.

次に、図16に示すように、凹部Kのみが露出するように、例えば、フォトリソグラフィ工程により凹部Kを開口するパターンのレジスト膜151をパターン形成して、レジスト膜151をマスクにして、金属酸化物をイオン注入することにより、凹部Kに埋め込まれた無機物のみに金属酸化物を含有させる。   Next, as shown in FIG. 16, for example, a resist film 151 having a pattern opening the recess K is formed by a photolithography process so that only the recess K is exposed, and the resist film 151 is used as a mask to form a metal. By ion-implanting the oxide, only the inorganic material embedded in the recess K contains the metal oxide.

次に、埋め込み層140の上層に例えば、接着層としても機能するアクリル系熱硬化樹脂などからなる平坦化樹脂層160を形成し、その上層に、例えばカラーフィルタ161を形成して、図12に示す構成の固体撮像装置とする。
さらに、その上層にマイクロレンズ162を形成する。
なお、図示してはいないが、半導体基板100上の受光部101はマトリックス状に多数配置されており、カラーフィルタ161は対応する受光部101に応じた色(3原色のひとつ)となっている。
Next, a planarizing resin layer 160 made of, for example, an acrylic thermosetting resin that also functions as an adhesive layer is formed on the embedded layer 140, and a color filter 161 is formed on the upper layer, for example, as shown in FIG. The solid-state imaging device having the configuration shown in FIG.
Further, a microlens 162 is formed on the upper layer.
Although not shown, a large number of light receiving portions 101 on the semiconductor substrate 100 are arranged in a matrix, and the color filter 161 has a color corresponding to the corresponding light receiving portion 101 (one of the three primary colors). .

第3実施形態
図17は、本実施形態に係るカメラの概略構成図である。
複数の画素が集積されてなる固体撮像装置50、光学系51、信号処理回路53を備えている。
本実施形態において、上記の固体撮像装置50は、上記の第1実施形態〜第3実施形態のいずれかに係る固体撮像装置が組み込まれてなる。
Third Embodiment FIG. 17 is a schematic configuration diagram of a camera according to the present embodiment.
A solid-state imaging device 50 in which a plurality of pixels are integrated, an optical system 51, and a signal processing circuit 53 are provided.
In the present embodiment, the solid-state imaging device 50 includes the solid-state imaging device according to any one of the first to third embodiments.

光学系51は被写体からの像光(入射光)を固体撮像装置50の撮像面上に結像させる。これにより、固体撮像装置50の撮像面上の各画素を構成するフォトダイオードにおいて入射光量に応じて信号電荷に変換され、一定期間、該当する信号電荷が蓄積される。
蓄積された信号電荷は、例えばCCD電荷転送路を経て、出力信号Voutとして取り出される。
信号処理回路53は、固体撮像装置50の出力信号Voutに対して種々の信号処理を施して映像信号として出力する。
上記の本実施形態に係るカメラによれば、斜め入射光の集光率低下及び感度低下を招かずに、色シェーディング特性や分光特性を改善でき、さらにマイクロレンズを簡便な方法、工程で形成することが可能である。
The optical system 51 forms image light (incident light) from the subject on the imaging surface of the solid-state imaging device 50. Thereby, in the photodiode which comprises each pixel on the imaging surface of the solid-state imaging device 50, it converts into a signal charge according to incident light quantity, and the corresponding signal charge is accumulate | stored for a fixed period.
The accumulated signal charge is taken out as an output signal Vout through, for example, a CCD charge transfer path.
The signal processing circuit 53 performs various signal processing on the output signal Vout of the solid-state imaging device 50 and outputs it as a video signal.
According to the camera of the present embodiment, color shading characteristics and spectral characteristics can be improved without causing a decrease in light collection rate and sensitivity of oblique incident light, and a microlens is formed by a simple method and process. It is possible.

本発明は上記の説明に限定されない。
例えば、実施形態においてはCMOSセンサとCCD素子のいずれにも適用できる。
その他、本発明の要旨を逸脱しない範囲で、種々の変更が可能である。
The present invention is not limited to the above description.
For example, in the embodiment, the present invention can be applied to both a CMOS sensor and a CCD element.
In addition, various modifications can be made without departing from the scope of the present invention.

本発明の固体撮像装置は、CMOSカメラあるいはCCDカメラに搭載される固体撮像装置に適用できる。
本発明のカメラは、CMOSカメラあるいはCCDカメラなどの固体撮像装置を搭載したカメラに適用できる。
The solid-state imaging device of the present invention can be applied to a solid-state imaging device mounted on a CMOS camera or a CCD camera.
The camera of the present invention can be applied to a camera equipped with a solid-state imaging device such as a CMOS camera or a CCD camera.

図1は本発明の第1実施形態に係る固体撮像装置の断面図である。FIG. 1 is a cross-sectional view of the solid-state imaging device according to the first embodiment of the present invention. 図2は本発明の第1実施形態に係る固体撮像装置の画素部の模式的なレイアウト図である。FIG. 2 is a schematic layout diagram of the pixel portion of the solid-state imaging device according to the first embodiment of the present invention. 図3は本発明の第1実施形態に係る固体撮像装置のフォトダイオードへの光入射経路を説明する模式断面図である。FIG. 3 is a schematic cross-sectional view illustrating the light incident path to the photodiode of the solid-state imaging device according to the first embodiment of the present invention. 図4(a)〜(g)は、本発明の第1実施形態に係る固体撮像装置の凹部の形状の例を示す模式図である。4A to 4G are schematic diagrams illustrating examples of the shape of the recesses of the solid-state imaging device according to the first embodiment of the present invention. 図5(a)及び図5(b)は本発明の第1実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIG. 5A and FIG. 5B are cross-sectional views illustrating manufacturing steps of the method for manufacturing the solid-state imaging device according to the first embodiment of the present invention. 図6(a)及び図6(b)は本発明の第1実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIGS. 6A and 6B are cross-sectional views illustrating manufacturing steps of the method for manufacturing the solid-state imaging device according to the first embodiment of the present invention. 図7は本発明の第1実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIG. 7 is a cross-sectional view showing a manufacturing process of the method for manufacturing the solid-state imaging device according to the first embodiment of the present invention. 図8は本発明の第1実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIG. 8 is a cross-sectional view showing a manufacturing process of the method for manufacturing the solid-state imaging device according to the first embodiment of the present invention. 図9は本発明の第1実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIG. 9 is a cross-sectional view showing a manufacturing process of the manufacturing method of the solid-state imaging device according to the first embodiment of the present invention. 図10は本発明の第1実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIG. 10 is a cross-sectional view showing a manufacturing process of the manufacturing method of the solid-state imaging device according to the first embodiment of the present invention. 図11は本発明の第1実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIG. 11 is a cross-sectional view showing a manufacturing process of the method of manufacturing the solid-state imaging device according to the first embodiment of the present invention. 図12は本発明の第2実施形態に係る固体撮像装置の断面図である。FIG. 12 is a cross-sectional view of a solid-state imaging device according to the second embodiment of the present invention. 図13は本発明の第2実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIG. 13 is a cross-sectional view showing a manufacturing process of a method for manufacturing a solid-state imaging device according to the second embodiment of the present invention. 図14は本発明の第2実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIG. 14 is a cross-sectional view showing a manufacturing process of a method for manufacturing a solid-state imaging device according to the second embodiment of the present invention. 図15は本発明の第2実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIG. 15 is a cross-sectional view showing a manufacturing process of a method for manufacturing a solid-state imaging device according to the second embodiment of the present invention. 図16は本発明の第2実施形態に係る固体撮像装置の製造方法の製造工程を示す断面図である。FIG. 16 is a cross-sectional view showing a manufacturing process of a method for manufacturing a solid-state imaging device according to the second embodiment of the present invention. 図17は本発明の第3実施形態に係るカメラの概略構成図である。FIG. 17 is a schematic configuration diagram of a camera according to the third embodiment of the present invention.

符号の説明Explanation of symbols

10…pウェル領域(半導体基板)、11…n型電荷蓄積層、12…p型表面層、13…ゲート絶縁膜、14…ゲート電極、15…第1絶縁膜、16…第2絶縁膜、17…第3絶縁膜、17t…配線用溝、18…バリアメタル層、19…導電層、20…第1拡散防止膜、21…第4絶縁膜、22…第5絶縁膜、22t…配線用溝、23…バリアメタル層、24…導電層、25…第2拡散防止膜、26…第6絶縁膜、27…第7絶縁膜、27t…配線用溝、28…バリアメタル層、29…導電層、30…第3拡散防止膜、31…第8絶縁膜、31c…開口部、32…パッド電極、33…第9絶縁膜、33a…開口形状部、34…レジスト膜、35…レジスト膜、36…パッシベーション膜、37…埋め込み層、38…平坦化樹脂層、39a,39b,39c…カラーフィルタ、40…マイクロレンズ、40a…樹脂層、50…固体撮像装置、51…光学系、53…信号処理回路、100…半導体基板、101…受光部、102…センサ部、103…ゲート絶縁膜、104…ゲート電極、105、106、107、108…絶縁膜、109…第1絶縁膜、120…第2絶縁膜、121…第3絶縁膜、122…第1拡散防止膜、123…第4絶縁膜、124…第2拡散防止膜、125…第5絶縁膜、126…第3拡散防止膜、127…第6絶縁膜、128…第7絶縁膜、130…コンタクトプラグ、131…第1配線層、132…第1ビアプラグ、133…第2配線層、134…第2ビアプラグ、135…第3配線層、140…埋め込み層、150…レジスト膜、151…レジスト膜、160…平坦化樹脂層、161…カラーフィルタ、162…マイクロレンズ、H…凹部、I…イオン注入、K…凹部、L…光、P…開口部、PD…フォトダイオード、RPAD…パッド電極領域、RPX…画素領域、W1,W2,W3,W4…配線層、W1a,W3a,W4a,W4b…突出した領域 DESCRIPTION OF SYMBOLS 10 ... p well area | region (semiconductor substrate), 11 ... n-type electric charge storage layer, 12 ... p + type surface layer, 13 ... Gate insulating film, 14 ... Gate electrode, 15 ... 1st insulating film, 16 ... 2nd insulating film , 17 ... third insulating film, 17t ... wiring trench, 18 ... barrier metal layer, 19 ... conductive layer, 20 ... first diffusion preventing film, 21 ... fourth insulating film, 22 ... fifth insulating film, 22t ... wiring Groove, 23 ... barrier metal layer, 24 ... conductive layer, 25 ... second diffusion prevention film, 26 ... sixth insulating film, 27 ... seventh insulating film, 27t ... groove for wiring, 28 ... barrier metal layer, 29 ... Conductive layer, 30 ... third diffusion prevention film, 31 ... 8th insulating film, 31c ... opening, 32 ... pad electrode, 33 ... 9th insulating film, 33a ... opening shape part, 34 ... resist film, 35 ... resist film 36 ... Passivation film, 37 ... Buried layer, 38 ... Flattened resin layer, 39a, 39b, 39c ... color filter, 40 ... micro lens, 40a ... resin layer, 50 ... solid-state imaging device, 51 ... optical system, 53 ... signal processing circuit, 100 ... semiconductor substrate, 101 ... light receiving unit, 102 ... sensor unit, 103 DESCRIPTION OF SYMBOLS ... Gate insulating film, 104 ... Gate electrode, 105, 106, 107, 108 ... Insulating film, 109 ... 1st insulating film, 120 ... 2nd insulating film, 121 ... 3rd insulating film, 122 ... 1st diffusion prevention film, 123: Fourth insulating film, 124: Second diffusion preventing film, 125: Fifth insulating film, 126: Third diffusion preventing film, 127: Sixth insulating film, 128: Seventh insulating film, 130: Contact plug, 131 ... 1st wiring layer, 132 ... 1st via plug, 133 ... 2nd wiring layer, 134 ... 2nd via plug, 135 ... 3rd wiring layer, 140 ... Buried layer, 150 ... Resist film, 151 ... Resist film, 60 ... flattening resin layer, 161 ... color filter, 162 ... microlenses, H ... recess, I ... ion implantation, K ... recess, L ... light, P ... opening, PD ... photodiode, R PAD ... pad electrode region , R PX ... Pixel area, W1, W2, W3, W4 ... Wiring layer, W1a, W3a, W4a, W4b ... Projected area

Claims (25)

受光面に複数の画素が集積されてなる固体撮像装置であって、
半導体基板の前記受光面となる画素領域において前記画素ごとに区分して形成されたフォトダイオードと、
前記半導体基板に形成され、前記フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部と、
前記フォトダイオードを被覆して前記半導体基板上に形成された絶縁膜と、
前記フォトダイオードの上方部分において前記絶縁膜に形成された凹部と、
パッド電極領域において前記絶縁膜の上層に形成されたパッド電極と、
前記凹部の内壁を被覆し、かつ、前記パッド電極よりも上層に形成され、酸化シリコンよりも高い屈折率を有するパッシベーション膜と、
前記パッシベーション膜の上層において前記凹部に埋め込まれて形成され、酸化シリコンよりも高い屈折率を有する埋め込み層と
を有することを特徴とする固体撮像装置。
A solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface,
A photodiode formed separately for each pixel in a pixel region to be the light receiving surface of a semiconductor substrate;
A signal reading unit that is formed on the semiconductor substrate and reads a signal charge generated or accumulated in the photodiode or a voltage corresponding to the signal charge; and
An insulating film formed on the semiconductor substrate to cover the photodiode;
A recess formed in the insulating film in an upper portion of the photodiode;
A pad electrode formed in an upper layer of the insulating film in the pad electrode region;
A passivation film that covers the inner wall of the recess and is formed in an upper layer than the pad electrode, and has a higher refractive index than silicon oxide;
A solid-state imaging device comprising: an embedded layer formed in an upper layer of the passivation film and embedded in the recess, and having a higher refractive index than silicon oxide.
前記絶縁膜中に配線層が埋め込まれている
請求項1に記載の固体撮像装置。
The solid-state imaging device according to claim 1, wherein a wiring layer is embedded in the insulating film.
前記絶縁膜が前記配線層の拡散防止膜を含んで形成されており、
前記拡散防止膜が前記凹部の底面を構成している
請求項2に記載の固体撮像装置。
The insulating film is formed including a diffusion prevention film of the wiring layer;
The solid-state imaging device according to claim 2, wherein the diffusion prevention film constitutes a bottom surface of the recess.
前記配線層が前記絶縁膜中において前記凹部の周囲を囲むようにメッシュ状に形成されている
請求項2に記載の固体撮像装置。
The solid-state imaging device according to claim 2, wherein the wiring layer is formed in a mesh shape so as to surround the periphery of the recess in the insulating film.
前記半導体基板の主面と平行な断面での前記凹部の形状が、前記形状の外側に対して常に凸となる角形状及び/または曲線のみを有する形状である
請求項1に記載の固体撮像装置。
2. The solid-state imaging device according to claim 1, wherein a shape of the concave portion in a cross section parallel to the main surface of the semiconductor substrate is a shape having only an angular shape and / or a curve that is always convex with respect to the outside of the shape. .
前記パッシベーション膜が窒化シリコン膜である
請求項1に記載の固体撮像装置。
The solid-state imaging device according to claim 1, wherein the passivation film is a silicon nitride film.
前記埋め込み層が樹脂層である
請求項1に記載の固体撮像装置。
The solid-state imaging device according to claim 1, wherein the embedded layer is a resin layer.
前記埋め込み層がシロキサン系樹脂を含む
請求項7に記載の固体撮像装置。
The solid-state imaging device according to claim 7, wherein the embedded layer includes a siloxane-based resin.
前記凹部の縁部が上方ほど広がる順テーパー状の開口形状となっている
請求項1に記載の固体撮像装置。
The solid-state imaging device according to claim 1, wherein an edge shape of the concave portion has a forward tapered opening shape that spreads upward.
受光面に複数の画素が集積されてなる固体撮像装置であって、
半導体基板の前記受光面となる画素領域において前記画素ごとに区分して形成されたフォトダイオードと、
前記半導体基板に形成され、前記フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部と、
前記フォトダイオードを被覆して前記半導体基板上に形成された絶縁膜と、
前記フォトダイオードの上方部分において前記絶縁膜に形成された凹部と、
前記凹部に埋め込まれて形成され、TiO分散有機樹脂よりも高い耐熱性を有する無機物と金属酸化物とを含む埋め込み層と
を有することを特徴とする固体撮像装置。
A solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface,
A photodiode formed separately for each pixel in a pixel region to be the light receiving surface of a semiconductor substrate;
A signal reading unit that is formed on the semiconductor substrate and reads a signal charge generated or accumulated in the photodiode or a voltage corresponding to the signal charge; and
An insulating film formed on the semiconductor substrate to cover the photodiode;
A recess formed in the insulating film in an upper portion of the photodiode;
A solid-state imaging device comprising: an embedded layer formed by being embedded in the recess and including an inorganic material having higher heat resistance than a TiO-dispersed organic resin and a metal oxide.
前記無機物が、酸化シリコンである
請求項10に記載の固体撮像装置。
The solid-state imaging device according to claim 10, wherein the inorganic substance is silicon oxide.
前記金属酸化物が、酸化チタン、酸化タンタル、酸化ニオブ、酸化タングステン、酸化ジルコニウム、酸化亜鉛、酸化インジウム、酸化ハフニウムである
請求項10に記載の固体撮像装置。
The solid-state imaging device according to claim 10, wherein the metal oxide is titanium oxide, tantalum oxide, niobium oxide, tungsten oxide, zirconium oxide, zinc oxide, indium oxide, or hafnium oxide.
受光面に複数の画素が集積されてなる固体撮像装置の製造方法であって、
半導体基板の前記受光面となる画素領域において前記画素ごとに区分されたフォトダイオードと、前記フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部を形成する工程と、
前記フォトダイオードを被覆して前記半導体基板上に絶縁膜を形成する工程と、
前記フォトダイオードの上方部分において前記絶縁膜に凹部を形成する工程と、
パッド電極領域において前記絶縁膜の上層にパッド電極を形成する工程と、
前記凹部の内壁を被覆し、かつ、前記パッド電極よりも上層に、酸化シリコンよりも高い屈折率を有するパッシベーション膜を形成する工程と、
前記パッシベーション膜の上層において前記凹部に埋め込んで、酸化シリコンよりも高い屈折率を有する埋め込み層を形成する工程と
を有することを特徴とする固体撮像装置の製造方法。
A method of manufacturing a solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface,
Forming a photodiode divided for each pixel in a pixel region serving as the light-receiving surface of a semiconductor substrate, and a signal reading unit that reads a signal charge generated and accumulated in the photodiode or a voltage corresponding to the signal charge; When,
Forming an insulating film on the semiconductor substrate by covering the photodiode;
Forming a recess in the insulating film in an upper portion of the photodiode;
Forming a pad electrode on the insulating film in the pad electrode region; and
Forming a passivation film that covers the inner wall of the recess and has a refractive index higher than that of silicon oxide in an upper layer than the pad electrode;
And a step of forming a buried layer having a higher refractive index than that of silicon oxide so as to be buried in the recess in the upper layer of the passivation film.
前記絶縁膜を形成する工程の途中に配線層を形成する工程をさらに有し、前記絶縁膜中に配線層を埋め込んで形成する
請求項13に記載の固体撮像装置の製造方法。
The method for manufacturing a solid-state imaging device according to claim 13, further comprising a step of forming a wiring layer in the middle of the step of forming the insulating film, wherein the wiring layer is embedded in the insulating film.
前記絶縁膜を形成する工程が、前記配線層の拡散防止膜を形成する工程を含み、
前記凹部を形成する工程において、前記拡散防止膜が前記凹部の底面を構成するように前記凹部を形成する
請求項14に記載の固体撮像装置の製造方法。
Forming the insulating film includes forming a diffusion barrier film of the wiring layer;
The method of manufacturing a solid-state imaging device according to claim 14, wherein in the step of forming the recess, the recess is formed so that the diffusion prevention film forms a bottom surface of the recess.
前記配線層を形成する工程において、前記絶縁膜中において前記凹部の周囲を囲むようにメッシュ状に前記配線層を形成する
請求項14に記載の固体撮像装置の製造方法。
The method of manufacturing a solid-state imaging device according to claim 14, wherein in the step of forming the wiring layer, the wiring layer is formed in a mesh shape so as to surround the recess in the insulating film.
前記凹部を形成する工程において、前記半導体基板の主面と平行な断面での前記凹部の形状が、前記形状の外側に対して常に凸となる角形状及び/または曲線のみを有する形状となるように形成する
請求項13に記載の固体撮像装置の製造方法。
In the step of forming the recess, the shape of the recess in a cross section parallel to the main surface of the semiconductor substrate is a shape having only a square shape and / or a curve that is always convex with respect to the outside of the shape. The method for manufacturing a solid-state imaging device according to claim 13.
前記パッシベーション膜を形成する工程において窒化シリコン膜を形成する
請求項13に記載の固体撮像装置の製造方法。
The method for manufacturing a solid-state imaging device according to claim 13, wherein a silicon nitride film is formed in the step of forming the passivation film.
前記埋め込み層を形成する工程において樹脂層を形成する
請求項13に記載の固体撮像装置の製造方法。
The method for manufacturing a solid-state imaging device according to claim 13, wherein a resin layer is formed in the step of forming the embedded layer.
前記埋め込み層を形成する工程においてシロキサン系樹脂を含む樹脂層を形成する
請求項19に記載の固体撮像装置の製造方法。
The method for manufacturing a solid-state imaging device according to claim 19, wherein a resin layer containing a siloxane-based resin is formed in the step of forming the embedded layer.
前記凹部を形成する工程において、前記凹部の縁部が上方ほど広がる順テーパー状の開口形状となるように形成する
請求項13に記載の固体撮像装置の製造方法。
The method of manufacturing a solid-state imaging device according to claim 13, wherein in the step of forming the recess, the recess is formed so as to have a forward tapered opening shape in which an edge of the recess expands upward.
受光面に複数の画素が集積されてなる固体撮像装置の製造方法であって、
半導体基板の前記受光面となる画素領域において前記画素ごとに区分されたフォトダイオードと、前記フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部を形成する工程と、
前記フォトダイオードを被覆して前記半導体基板上に絶縁膜を形成する工程と、
前記フォトダイオードの上方部分において前記絶縁膜に凹部を形成する工程と、
前記凹部に無機物を埋め込んで、TiO分散有機樹脂よりも高い耐熱性を有する埋め込み層を形成する工程と、
前記埋め込み層に金属酸化物をイオン注入する工程と
を有することを特徴とする固体撮像装置の製造方法。
A method of manufacturing a solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface,
Forming a photodiode divided for each pixel in a pixel region serving as the light-receiving surface of a semiconductor substrate, and a signal reading unit that reads a signal charge generated and accumulated in the photodiode or a voltage corresponding to the signal charge; When,
Forming an insulating film on the semiconductor substrate by covering the photodiode;
Forming a recess in the insulating film in an upper portion of the photodiode;
A step of embedding an inorganic substance in the recess to form a buried layer having higher heat resistance than the TiO-dispersed organic resin;
And a step of ion-implanting metal oxide into the buried layer.
前記埋め込み層を形成する工程において、前記無機物として酸化シリコンを用いる
請求項22に記載の固体撮像装置の製造方法。
The method of manufacturing a solid-state imaging device according to claim 22, wherein silicon oxide is used as the inorganic substance in the step of forming the buried layer.
前記イオン注入する工程において、前記金属酸化物として酸化チタン、酸化タンタル、酸化ニオブ、酸化タングステン、酸化ジルコニウム、酸化亜鉛、酸化インジウム、酸化ハフニウムを用いる
請求項22に記載の固体撮像装置の製造方法。
The method for manufacturing a solid-state imaging device according to claim 22, wherein, in the ion implantation step, titanium oxide, tantalum oxide, niobium oxide, tungsten oxide, zirconium oxide, zinc oxide, indium oxide, or hafnium oxide is used as the metal oxide.
受光面に複数の画素が集積されてなる固体撮像装置と、
前記固体撮像装置の撮像部に入射光を導く光学系と、
前記固体撮像装置の出力信号を処理する信号処理回路と
を有し、
前記固体撮像装置は、
受光面に複数の画素が集積されてなる固体撮像装置であって、
半導体基板の前記受光面となる画素領域において前記画素ごとに区分して形成されたフォトダイオードと、
前記半導体基板に形成され、前記フォトダイオードに生成及び蓄積される信号電荷または前記信号電荷に応じた電圧を読み取る信号読み取り部と、
前記フォトダイオードを被覆して前記半導体基板上に形成された絶縁膜と、
前記フォトダイオードの上方部分において前記絶縁膜に形成された凹部と、
パッド電極領域において前記絶縁膜の上層に形成されたパッド電極と、
前記凹部の内壁を被覆し、かつ、前記パッド電極よりも上層に形成され、酸化シリコンよりも高い屈折率を有するパッシベーション膜と、
前記パッシベーション膜の上層において前記凹部に埋め込まれて形成され、酸化シリコンよりも高い屈折率を有する埋め込み層と
を有する
ことを特徴とするカメラ。
A solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface;
An optical system for guiding incident light to the imaging unit of the solid-state imaging device;
A signal processing circuit for processing an output signal of the solid-state imaging device,
The solid-state imaging device
A solid-state imaging device in which a plurality of pixels are integrated on a light receiving surface,
A photodiode formed separately for each pixel in a pixel region to be the light receiving surface of a semiconductor substrate;
A signal reading unit that is formed on the semiconductor substrate and reads a signal charge generated or accumulated in the photodiode or a voltage corresponding to the signal charge; and
An insulating film formed on the semiconductor substrate to cover the photodiode;
A recess formed in the insulating film in an upper portion of the photodiode;
A pad electrode formed in an upper layer of the insulating film in the pad electrode region;
A passivation film that covers the inner wall of the recess and is formed in an upper layer than the pad electrode, and has a higher refractive index than silicon oxide;
And a buried layer having a refractive index higher than that of silicon oxide, embedded in the recess in the upper layer of the passivation film.
JP2007106900A 2006-12-08 2007-04-16 Solid-state imaging device, method of manufacturing same, and camera Pending JP2008166677A (en)

Priority Applications (8)

Application Number Priority Date Filing Date Title
JP2007106900A JP2008166677A (en) 2006-12-08 2007-04-16 Solid-state imaging device, method of manufacturing same, and camera
TW096142893A TW200834904A (en) 2006-12-08 2007-11-13 Solid-state image pickup device, method for manufacturing solid-state image pickup device, and camera
KR20070123033A KR101496842B1 (en) 2006-12-08 2007-11-29 Solid-state image pickup device, method for manufacturing solid-state image pickup device, and camera
EP07023572A EP1930950B1 (en) 2006-12-08 2007-12-05 Solid-state image pickup device, method for manufacturing solid-state image pickup device, and camera
US11/950,680 US7973271B2 (en) 2006-12-08 2007-12-05 Solid-state image pickup device, method for manufacturing solid-state image pickup device, and camera
US12/579,593 US8003929B2 (en) 2006-12-08 2009-10-15 Solid-state image pickup device with an optical waveguide, method for manufacturing solid-state image pickup device, and camera
US13/163,129 US8525098B2 (en) 2006-12-08 2011-06-17 Solid-state image pickup device, method for manufacturing solid-state image pickup device, and camera
US13/181,626 US8981275B2 (en) 2006-12-08 2011-07-13 Solid-state image pickup device with an optical waveguide, method for manufacturing solid-state image pickup device, and camera

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2006332421 2006-12-08
JP2007106900A JP2008166677A (en) 2006-12-08 2007-04-16 Solid-state imaging device, method of manufacturing same, and camera

Related Child Applications (1)

Application Number Title Priority Date Filing Date
JP2009132561A Division JP5639748B2 (en) 2006-12-08 2009-06-01 Solid-state imaging device and manufacturing method thereof

Publications (1)

Publication Number Publication Date
JP2008166677A true JP2008166677A (en) 2008-07-17

Family

ID=39547642

Family Applications (2)

Application Number Title Priority Date Filing Date
JP2007106900A Pending JP2008166677A (en) 2006-12-08 2007-04-16 Solid-state imaging device, method of manufacturing same, and camera
JP2009132561A Expired - Fee Related JP5639748B2 (en) 2006-12-08 2009-06-01 Solid-state imaging device and manufacturing method thereof

Family Applications After (1)

Application Number Title Priority Date Filing Date
JP2009132561A Expired - Fee Related JP5639748B2 (en) 2006-12-08 2009-06-01 Solid-state imaging device and manufacturing method thereof

Country Status (4)

Country Link
JP (2) JP2008166677A (en)
KR (1) KR101496842B1 (en)
CN (1) CN100587961C (en)
TW (1) TW200834904A (en)

Cited By (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009272597A (en) * 2008-04-09 2009-11-19 Sony Corp Solid-state image pick-up device, manufacturing method therefor, and electronic equipment
JP2010087039A (en) * 2008-09-29 2010-04-15 Sony Corp Solid-state imaging device, method of manufacturing the same, and electronic apparatus
JP2010141020A (en) * 2008-12-10 2010-06-24 Sony Corp Solid-state imaging apparatus and method of manufacturing the same, electronic equipment, and semiconductor device
JP2010182765A (en) * 2009-02-04 2010-08-19 Sony Corp Solid-state image pickup apparatus and electronic apparatus
JP2010199258A (en) * 2009-02-25 2010-09-09 Sony Corp Solid-state image pickup apparatus and production method thereof
JP2010225939A (en) * 2009-03-24 2010-10-07 Toshiba Corp Solid-state imaging device and method of manufacturing the same
JP2010239073A (en) * 2009-03-31 2010-10-21 Sony Corp Solid-state image pickup element, and imaging apparatus
JP2010239074A (en) * 2009-03-31 2010-10-21 Sony Corp Solid-state image pickup element, and imaging apparatus
JP2010287676A (en) * 2009-06-10 2010-12-24 Sony Corp Solid-state imaging element and method of manufacturing the same, and imaging device
US8189083B2 (en) 2008-07-10 2012-05-29 Sony Corporation Solid-state imaging device, method for manufacturing the same and imaging apparatus
EP2487717A2 (en) 2011-02-09 2012-08-15 Canon Kabushiki Kaisha Photoelectric conversion element, photoelectric conversion apparatus and image sensing system
CN102637711A (en) * 2011-02-09 2012-08-15 佳能株式会社 Photoelectric conversion element, and photoelectric conversion device and imaging system using same
JP2012182436A (en) * 2011-02-09 2012-09-20 Canon Inc Photoelectric conversion element, photoelectric conversion device using the same, and imaging system
JP2012182429A (en) * 2011-02-09 2012-09-20 Canon Inc Semiconductor device and method of manufacturing semiconductor device
US8581313B2 (en) 2011-04-22 2013-11-12 Panasonic Corporation Solid-state imaging device
CN103579272A (en) * 2012-08-07 2014-02-12 佳能株式会社 Imaging device, imaging system, and method for manufacturing imaging device
US8679922B2 (en) 2011-02-09 2014-03-25 Canon Kabushiki Kaisha Method of producing semiconductor device and method of producing solid-state image pickup device
JP2014082310A (en) * 2012-10-16 2014-05-08 Canon Inc Solid state image pickup device, method for manufacturing solid state image pickup divide, and image pickup system
US8728852B2 (en) 2008-04-09 2014-05-20 Sony Corporation Solid-state imaging device, production method thereof, and electronic device
US8759933B2 (en) 2009-06-04 2014-06-24 Sony Corporation Solid-state image pickup element, method of manufacturing the same, and electronic apparatus using the same
JP2015005578A (en) * 2013-06-19 2015-01-08 キヤノン株式会社 Solid-state imaging device, method of manufacturing the same, and camera
WO2015063965A1 (en) * 2013-10-31 2015-05-07 パナソニックIpマネジメント株式会社 Solid-state imaging device
US9029176B2 (en) 2011-04-20 2015-05-12 Panasonic Intellectual Property Management Co., Ltd. Solid-state imaging device and method for manufacturing the same
US9129877B2 (en) 2011-02-09 2015-09-08 Canon Kabushiki Kaishi Method of manufacturing a semiconductor device including a plurality of photoelectric conversion portions
JP2016004961A (en) * 2014-06-19 2016-01-12 ルネサスエレクトロニクス株式会社 Imaging device and manufacturing method for the same
JP2016171252A (en) * 2015-03-13 2016-09-23 キヤノン株式会社 Solid state image pickup device manufacturing method
JP2018200955A (en) * 2017-05-26 2018-12-20 キヤノン株式会社 Imaging apparatus, imaging system, and mobile unit
WO2019069752A1 (en) * 2017-10-04 2019-04-11 ソニーセミコンダクタソリューションズ株式会社 Solid state imaging element and electronic device
CN111034400A (en) * 2019-12-23 2020-04-21 塔里木大学 Disk hook tooth rake type film lifting device
US10665734B2 (en) 2016-09-06 2020-05-26 Canon Kabushiki Kaisha Image sensor and image capturing apparatus
CN117497551A (en) * 2023-12-25 2024-02-02 合肥晶合集成电路股份有限公司 Image sensor and method for manufacturing the same

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4788742B2 (en) * 2008-06-27 2011-10-05 ソニー株式会社 Solid-state imaging device and electronic apparatus
JP2010073902A (en) * 2008-09-18 2010-04-02 Sony Corp Ion implantation method, method of manufacturing solid-state imaging apparatus, solid-state imaging apparatus, and electronic equipment
JP5402083B2 (en) * 2008-09-29 2014-01-29 ソニー株式会社 SOLID-STATE IMAGING DEVICE, ITS MANUFACTURING METHOD, AND ELECTRONIC DEVICE
JP5375141B2 (en) * 2009-02-05 2013-12-25 ソニー株式会社 Solid-state imaging device, method for manufacturing solid-state imaging device, driving method for solid-state imaging device, and electronic apparatus
TWI411102B (en) * 2009-03-31 2013-10-01 Sony Corp Solid-state imaging device and imaging apparatus
JP5564847B2 (en) * 2009-07-23 2014-08-06 ソニー株式会社 SOLID-STATE IMAGING DEVICE, ITS MANUFACTURING METHOD, AND ELECTRONIC DEVICE
KR101680899B1 (en) * 2009-09-02 2016-11-29 소니 주식회사 Solid-state image pickup device and fabrication process thereof
JP5974425B2 (en) * 2010-05-20 2016-08-23 ソニー株式会社 Solid-state imaging device, manufacturing method thereof, and electronic apparatus
JP5656484B2 (en) 2010-07-07 2015-01-21 キヤノン株式会社 Solid-state imaging device and imaging system
JP5697371B2 (en) 2010-07-07 2015-04-08 キヤノン株式会社 Solid-state imaging device and imaging system
JP5885401B2 (en) 2010-07-07 2016-03-15 キヤノン株式会社 Solid-state imaging device and imaging system
JP5751766B2 (en) 2010-07-07 2015-07-22 キヤノン株式会社 Solid-state imaging device and imaging system
JP5643555B2 (en) 2010-07-07 2014-12-17 キヤノン株式会社 Solid-state imaging device and imaging system
JP5645513B2 (en) * 2010-07-07 2014-12-24 キヤノン株式会社 Solid-state imaging device and imaging system
JP2012038986A (en) * 2010-08-10 2012-02-23 Sony Corp Solid state image sensor, manufacturing method thereof, and electronic apparatus
JP5372102B2 (en) 2011-02-09 2013-12-18 キヤノン株式会社 Photoelectric conversion device and imaging system
JP5709564B2 (en) * 2011-02-09 2015-04-30 キヤノン株式会社 Manufacturing method of semiconductor device
US8742525B2 (en) * 2011-03-14 2014-06-03 Sony Corporation Solid-state imaging device, method of manufacturing solid-state imaging device, and electronic apparatus
JP2015029011A (en) * 2013-07-30 2015-02-12 ソニー株式会社 Solid-state imaging device, method for manufacturing the same, and electronic apparatus
US10038026B2 (en) 2015-06-25 2018-07-31 Taiwan Semiconductor Manufacturing Co., Ltd. Bond pad structure for bonding improvement
US20170170215A1 (en) * 2015-12-15 2017-06-15 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure with anti-acid layer and method for forming the same
TWI593093B (en) * 2015-12-22 2017-07-21 力晶科技股份有限公司 Semiconductor device and method of manufacturing the same
US10319765B2 (en) * 2016-07-01 2019-06-11 Canon Kabushiki Kaisha Imaging device having an effective pixel region, an optical black region and a dummy region each with pixels including a photoelectric converter
US10256266B2 (en) * 2017-04-05 2019-04-09 Omnivision Technologies, Inc. Chip-scale image sensor package and associated method of making
CN107195646B (en) * 2017-04-06 2020-06-09 上海集成电路研发中心有限公司 Image sensor and manufacturing method thereof
US11031358B2 (en) * 2018-03-01 2021-06-08 Marvell Asia Pte, Ltd. Overhang model for reducing passivation stress and method for producing the same

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2000196053A (en) * 1998-12-22 2000-07-14 Hyundai Electronics Ind Co Ltd Image sensor and its manufacture
JP2003282851A (en) * 2002-03-27 2003-10-03 Sony Corp Method for manufacturing charge-coupled device
JP2004221527A (en) * 2003-01-16 2004-08-05 Samsung Electronics Co Ltd Imaging element and its manufacturing method
JP2006066858A (en) * 2004-08-24 2006-03-09 Dongbuanam Semiconductor Inc Manufacturing method for image sensor
JP2006229200A (en) * 2005-02-17 2006-08-31 Dongbuanam Semiconductor Inc Complementary metal oxide semiconductor image sensor and method for manufacturing the same

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH08139300A (en) * 1994-11-10 1996-05-31 Olympus Optical Co Ltd Solid state image sensor
JP3959734B2 (en) 2001-12-28 2007-08-15 ソニー株式会社 Solid-state imaging device and manufacturing method thereof
JP4120543B2 (en) * 2002-12-25 2008-07-16 ソニー株式会社 Solid-state imaging device and manufacturing method thereof
JP4117545B2 (en) 2002-12-25 2008-07-16 ソニー株式会社 Solid-state imaging device and manufacturing method thereof
KR100524200B1 (en) * 2003-01-16 2005-10-26 삼성전자주식회사 Image device and method of manufacturing the same
JP2006222270A (en) * 2005-02-10 2006-08-24 Sony Corp Solid-state image sensor and its manufacturing method
US7666704B2 (en) * 2005-04-22 2010-02-23 Panasonic Corporation Solid-state image pickup element, method for manufacturing such solid-state image pickup element and optical waveguide forming device

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2000196053A (en) * 1998-12-22 2000-07-14 Hyundai Electronics Ind Co Ltd Image sensor and its manufacture
JP2003282851A (en) * 2002-03-27 2003-10-03 Sony Corp Method for manufacturing charge-coupled device
JP2004221527A (en) * 2003-01-16 2004-08-05 Samsung Electronics Co Ltd Imaging element and its manufacturing method
JP2006066858A (en) * 2004-08-24 2006-03-09 Dongbuanam Semiconductor Inc Manufacturing method for image sensor
JP2006229200A (en) * 2005-02-17 2006-08-31 Dongbuanam Semiconductor Inc Complementary metal oxide semiconductor image sensor and method for manufacturing the same

Cited By (47)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8728852B2 (en) 2008-04-09 2014-05-20 Sony Corporation Solid-state imaging device, production method thereof, and electronic device
JP2009272597A (en) * 2008-04-09 2009-11-19 Sony Corp Solid-state image pick-up device, manufacturing method therefor, and electronic equipment
US8189083B2 (en) 2008-07-10 2012-05-29 Sony Corporation Solid-state imaging device, method for manufacturing the same and imaging apparatus
JP2010087039A (en) * 2008-09-29 2010-04-15 Sony Corp Solid-state imaging device, method of manufacturing the same, and electronic apparatus
JP2010141020A (en) * 2008-12-10 2010-06-24 Sony Corp Solid-state imaging apparatus and method of manufacturing the same, electronic equipment, and semiconductor device
US9171877B2 (en) 2008-12-10 2015-10-27 Sony Corporation Semiconductor imaging device having ligth transmission layers formed relative to a guard ring structure in a predetermined manner
US9985065B2 (en) 2008-12-10 2018-05-29 Sony Corporation Solid-state imaging device
JP2010182765A (en) * 2009-02-04 2010-08-19 Sony Corp Solid-state image pickup apparatus and electronic apparatus
JP2010199258A (en) * 2009-02-25 2010-09-09 Sony Corp Solid-state image pickup apparatus and production method thereof
JP2010225939A (en) * 2009-03-24 2010-10-07 Toshiba Corp Solid-state imaging device and method of manufacturing the same
US8648435B2 (en) 2009-03-24 2014-02-11 Kabushiki Kaisha Toshiba Solid-state imaging device and method for manufacturing same
JP2010239074A (en) * 2009-03-31 2010-10-21 Sony Corp Solid-state image pickup element, and imaging apparatus
JP2010239073A (en) * 2009-03-31 2010-10-21 Sony Corp Solid-state image pickup element, and imaging apparatus
US8759933B2 (en) 2009-06-04 2014-06-24 Sony Corporation Solid-state image pickup element, method of manufacturing the same, and electronic apparatus using the same
JP2010287676A (en) * 2009-06-10 2010-12-24 Sony Corp Solid-state imaging element and method of manufacturing the same, and imaging device
CN102637710A (en) * 2011-02-09 2012-08-15 佳能株式会社 Photoelectric conversion element, photoelectric conversion apparatus and image sensing system
US9129877B2 (en) 2011-02-09 2015-09-08 Canon Kabushiki Kaishi Method of manufacturing a semiconductor device including a plurality of photoelectric conversion portions
RU2497234C2 (en) * 2011-02-09 2013-10-27 Кэнон Кабусики Кайся Photoelectric conversion element, photoelectric conversion device and image reading system
EP2487717A2 (en) 2011-02-09 2012-08-15 Canon Kabushiki Kaisha Photoelectric conversion element, photoelectric conversion apparatus and image sensing system
EP2487717A3 (en) * 2011-02-09 2013-05-01 Canon Kabushiki Kaisha Photoelectric conversion element, photoelectric conversion apparatus and image sensing system
CN102637711A (en) * 2011-02-09 2012-08-15 佳能株式会社 Photoelectric conversion element, and photoelectric conversion device and imaging system using same
US8679922B2 (en) 2011-02-09 2014-03-25 Canon Kabushiki Kaisha Method of producing semiconductor device and method of producing solid-state image pickup device
US9140603B2 (en) 2011-02-09 2015-09-22 Canon Kabushiki Kaisha Photoelectric conversion element, and photoelectric conversion apparatus and image sensing system
JP2012182429A (en) * 2011-02-09 2012-09-20 Canon Inc Semiconductor device and method of manufacturing semiconductor device
JP2012182436A (en) * 2011-02-09 2012-09-20 Canon Inc Photoelectric conversion element, photoelectric conversion device using the same, and imaging system
US8773558B2 (en) 2011-02-09 2014-07-08 Canon Kabushiki Kaisha Photoelectric conversion element, and photoelectric conversion apparatus and image sensing system
US8878115B2 (en) 2011-02-09 2014-11-04 Canon Kabushiki Kaisha Photoelectric conversion element, and photoelectric conversion apparatus and imaging system having a light guide
US9136295B2 (en) 2011-02-09 2015-09-15 Canon Kabushiki Kaisha Semiconductor device and method for manufacturing the same
JP2013165297A (en) * 2011-02-09 2013-08-22 Canon Inc Photoelectric conversion element, photoelectric conversion apparatus including the same, and imaging system
US9029176B2 (en) 2011-04-20 2015-05-12 Panasonic Intellectual Property Management Co., Ltd. Solid-state imaging device and method for manufacturing the same
US8581313B2 (en) 2011-04-22 2013-11-12 Panasonic Corporation Solid-state imaging device
CN103579272A (en) * 2012-08-07 2014-02-12 佳能株式会社 Imaging device, imaging system, and method for manufacturing imaging device
US9239423B2 (en) 2012-08-07 2016-01-19 Canon Kabushiki Kaisha Imaging device, imaging system, and method for manufacturing imaging device
JP2014082310A (en) * 2012-10-16 2014-05-08 Canon Inc Solid state image pickup device, method for manufacturing solid state image pickup divide, and image pickup system
JP2015005578A (en) * 2013-06-19 2015-01-08 キヤノン株式会社 Solid-state imaging device, method of manufacturing the same, and camera
WO2015063965A1 (en) * 2013-10-31 2015-05-07 パナソニックIpマネジメント株式会社 Solid-state imaging device
JP2016004961A (en) * 2014-06-19 2016-01-12 ルネサスエレクトロニクス株式会社 Imaging device and manufacturing method for the same
JP2016171252A (en) * 2015-03-13 2016-09-23 キヤノン株式会社 Solid state image pickup device manufacturing method
US10665734B2 (en) 2016-09-06 2020-05-26 Canon Kabushiki Kaisha Image sensor and image capturing apparatus
JP2018200955A (en) * 2017-05-26 2018-12-20 キヤノン株式会社 Imaging apparatus, imaging system, and mobile unit
WO2019069752A1 (en) * 2017-10-04 2019-04-11 ソニーセミコンダクタソリューションズ株式会社 Solid state imaging element and electronic device
JPWO2019069752A1 (en) * 2017-10-04 2020-11-05 ソニーセミコンダクタソリューションズ株式会社 Solid-state image sensor and electronic device
US11350051B2 (en) 2017-10-04 2022-05-31 Sony Semiconductor Solutions Corporation Solid-state imaging element and electronic device
JP7449695B2 (en) 2017-10-04 2024-03-14 ソニーセミコンダクタソリューションズ株式会社 Solid-state image sensor and electronic device
CN111034400A (en) * 2019-12-23 2020-04-21 塔里木大学 Disk hook tooth rake type film lifting device
CN117497551A (en) * 2023-12-25 2024-02-02 合肥晶合集成电路股份有限公司 Image sensor and method for manufacturing the same
CN117497551B (en) * 2023-12-25 2024-04-30 合肥晶合集成电路股份有限公司 Image sensor and method for manufacturing the same

Also Published As

Publication number Publication date
JP5639748B2 (en) 2014-12-10
CN100587961C (en) 2010-02-03
KR20080053193A (en) 2008-06-12
KR101496842B1 (en) 2015-02-27
CN101197386A (en) 2008-06-11
TW200834904A (en) 2008-08-16
JP2009194402A (en) 2009-08-27
TWI362108B (en) 2012-04-11

Similar Documents

Publication Publication Date Title
JP5639748B2 (en) Solid-state imaging device and manufacturing method thereof
EP1930950B1 (en) Solid-state image pickup device, method for manufacturing solid-state image pickup device, and camera
JP4697258B2 (en) Solid-state imaging device and electronic equipment
JP4939206B2 (en) Image sensor and manufacturing method thereof
JP6060851B2 (en) Method for manufacturing solid-state imaging device
JP5521302B2 (en) SOLID-STATE IMAGING DEVICE, ITS MANUFACTURING METHOD, AND ELECTRONIC DEVICE
JP4923456B2 (en) Solid-state imaging device, manufacturing method thereof, and camera
JP6021439B2 (en) Solid-state imaging device
JP2009021415A (en) Solid-state imaging apparatus and manufacturing method thereof
JP4971616B2 (en) Imaging device
JP2010093081A (en) Solid-state imaging device and method for manufacturing the same
US11031425B2 (en) Image sensor and method of manufacturing the same
JP2006191000A (en) Photoelectric converter
JP2011243885A (en) Solid-state imaging device and method of manufacturing the same
JP5332822B2 (en) Solid-state imaging device, imaging device
JP2008066409A (en) Solid-state imaging apparatus, and its manufacturing method
JP5332823B2 (en) Solid-state imaging device, imaging device
JP2011023455A (en) Solid-state image-capture device
US20230402476A1 (en) Image sensor
JP4751717B2 (en) Manufacturing method of solid-state imaging device
JP7008054B2 (en) Photoelectric converters and equipment
JP2008283070A (en) Imaging device
JP2010067926A (en) Solid-state imaging device and method of manufacturing the same, and electronic apparatus
KR20240133030A (en) Image sensor and method of manufacturing the same
JP2006165329A (en) Solid-state imaging device and its manufacturing method

Legal Events

Date Code Title Description
A977 Report on retrieval

Free format text: JAPANESE INTERMEDIATE CODE: A971007

Effective date: 20090313

A131 Notification of reasons for refusal

Free format text: JAPANESE INTERMEDIATE CODE: A131

Effective date: 20090331

A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20090601

A02 Decision of refusal

Free format text: JAPANESE INTERMEDIATE CODE: A02

Effective date: 20100223

A521 Request for written amendment filed

Free format text: JAPANESE INTERMEDIATE CODE: A523

Effective date: 20100511

A911 Transfer to examiner for re-examination before appeal (zenchi)

Free format text: JAPANESE INTERMEDIATE CODE: A911

Effective date: 20100531

A912 Re-examination (zenchi) completed and case transferred to appeal board

Free format text: JAPANESE INTERMEDIATE CODE: A912

Effective date: 20100730