JP2007048978A - Semiconductor device and method for manufacturing same - Google Patents

Semiconductor device and method for manufacturing same Download PDF

Info

Publication number
JP2007048978A
JP2007048978A JP2005232428A JP2005232428A JP2007048978A JP 2007048978 A JP2007048978 A JP 2007048978A JP 2005232428 A JP2005232428 A JP 2005232428A JP 2005232428 A JP2005232428 A JP 2005232428A JP 2007048978 A JP2007048978 A JP 2007048978A
Authority
JP
Japan
Prior art keywords
plating
lead frame
frame material
semiconductor device
connection terminal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP2005232428A
Other languages
Japanese (ja)
Inventor
Keiji Takai
啓次 高井
Tetsuyuki Hirashima
哲之 平島
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsui High Tec Inc
Original Assignee
Mitsui High Tec Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsui High Tec Inc filed Critical Mitsui High Tec Inc
Priority to JP2005232428A priority Critical patent/JP2007048978A/en
Priority to KR1020087000508A priority patent/KR101089449B1/en
Priority to US11/501,325 priority patent/US8003444B2/en
Priority to EP06782563A priority patent/EP1921674A4/en
Priority to PCT/JP2006/315747 priority patent/WO2007018237A1/en
Priority to CN2006800251662A priority patent/CN101218670B/en
Publication of JP2007048978A publication Critical patent/JP2007048978A/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]

Abstract

<P>PROBLEM TO BE SOLVED: To provide a method for manufacturing a semiconductor device in which defective products are reduced by preventing the occurrence of plating burrs. <P>SOLUTION: In the method for manufacturing a semiconductor device 28 by: forming plating masks 38 and 39 having a noble metal plating layer 35 as an uppermost layer at a predetermined part on the surface or the backside of a lead frame material 10; etching the lead frame material 10 sequentially using the plating masks 38 and 39 as a resist mask and conducting it electrically with a semiconductor element 18 arranged in a sealing resin 21; and then forming a projecting external connection terminal 22 at a lower portion, wherein lowermost layer of the plating masks 38 and 39 includes base metal plating or noble metal plating 33 exhibiting etching liquid resistance. <P>COPYRIGHT: (C)2007,JPO&INPIT

Description

本発明は、例えば、CSP(チップサイズパッケージ)の半導体装置に係り、特に、外部接続端子部が封止樹脂の底面側に突出した半導体装置及びその製造方法に関する。 The present invention relates to, for example, a CSP (chip size package) semiconductor device, and more particularly, to a semiconductor device in which an external connection terminal portion protrudes to the bottom surface side of a sealing resin and a manufacturing method thereof.

半導体装置の小型化の要請から、ポリイミド樹脂テープと半田ボールを用いたテープCSP型の半導体装置や、ベースメタルを使用したBCC(バンプチップキャリア)型の半導体装置が知られている。しかしながら、テープCSP型の半導体装置においては、ポリイミド樹脂テープが高価であり、軟質のためにストリップ搬送に適していないという問題がある。また、BCC型の半導体装置においては、ベースメタルをエッチングによってリムーブすると固片になってしまうので、モールド面を粘着テープで固定する必要があり、コスト高となるという問題がある。そこで、本出願人は、先に特許文献1に記載の半導体装置の製造方法を提案した。 From the demand for miniaturization of semiconductor devices, tape CSP type semiconductor devices using polyimide resin tape and solder balls, and BCC (bump chip carrier) type semiconductor devices using base metal are known. However, in the tape CSP type semiconductor device, there is a problem that the polyimide resin tape is expensive and is not suitable for strip conveyance due to its softness. Further, in the BCC type semiconductor device, when the base metal is removed by etching, it becomes a solid piece, so that there is a problem that it is necessary to fix the mold surface with an adhesive tape and the cost is increased. Therefore, the present applicant has previously proposed a method of manufacturing a semiconductor device described in Patent Document 1.

この半導体装置の製造方法の一例を、図4(A)〜(J)に示すが、Cu、Cu合金、又は鉄ニッケル合金(例えば、42アロイ)材からなるリードフレーム材10の表裏にレジスト膜11を全面塗布した後、所定のリードパターンを露光し、次に現像を行ってめっきマスクのエッチングパターン12を形成する。そして、リードフレーム材10を全面めっきし、レジスト膜11を除去すると表裏にめっきマスク13、14が形成される(以上、A〜D)。
次に、下面(即ち、裏面側)の全面を別のレジスト膜15でコーティングした後、めっきマスク13をレジストマスクとして上面側(即ち、表面側)のハーフエッチングを行う。この場合、リードフレーム材10の表面のめっきマスク13で覆われた部分はエッチングされないので、結局は、レジスト膜で予め形成された素子搭載部16、ワイヤボンディング部17が突出することになる。なお、この素子搭載部16及びワイヤボンディング部17の表面はめっきマスク13で覆われている(以上、E、F)。
An example of the manufacturing method of this semiconductor device is shown in FIGS. 4A to 4J. Resist films are formed on the front and back of the lead frame material 10 made of Cu, Cu alloy, or iron nickel alloy (for example, 42 alloy). After coating 11 on the entire surface, a predetermined lead pattern is exposed and then developed to form an etching pattern 12 for a plating mask. Then, when the lead frame material 10 is entirely plated and the resist film 11 is removed, plating masks 13 and 14 are formed on the front and back surfaces (A to D).
Next, after coating the entire lower surface (that is, the back surface side) with another resist film 15, half etching is performed on the upper surface side (that is, the front surface side) using the plating mask 13 as a resist mask. In this case, since the portion covered with the plating mask 13 on the surface of the lead frame material 10 is not etched, the element mounting portion 16 and the wire bonding portion 17 formed in advance with a resist film will eventually protrude. In addition, the surface of this element mounting part 16 and the wire bonding part 17 is covered with the plating mask 13 (above, E, F).

次に、下面側のレジスト膜15を除去した後、素子搭載部16に半導体素子18を載せ、半導体素子18の各電極パッド部とワイヤボンディング部17とのワイヤボンディングを行った後、半導体素子18、ボンディングワイヤ20及びワイヤボンディング部17の樹脂封止を行う。21は封止樹脂を示す(以上、G、H)。
この後、裏面側をハーフエッチングするが、リードフレーム材10にめっきマスク14が形成された部分は、めっきマスク14がレジストマスクとなってエッチングされないで残ることになり、結果として外部接続端子部22及び素子搭載部16の裏面が突出する。外部接続端子部22とワイヤボンディング部17とは連通しているので、各々の外部接続端子部22(及びこれに連通するワイヤボンディング部17)が独立して半導体素子18の各電極パッド部に電気的に接続される。そして、これらの半導体装置23は一般に格子状に並べて複数同時に製造されるので、切断分離(固片化)して個々の半導体装置23が製造される(以上、I、J)。
Next, after removing the resist film 15 on the lower surface side, the semiconductor element 18 is placed on the element mounting portion 16, and wire bonding between each electrode pad portion of the semiconductor element 18 and the wire bonding portion 17 is performed. Then, the resin sealing of the bonding wire 20 and the wire bonding portion 17 is performed. 21 shows sealing resin (G, H above).
Thereafter, the back side is half-etched, but the portion where the plating mask 14 is formed on the lead frame material 10 remains without being etched with the plating mask 14 serving as a resist mask. As a result, the external connection terminal portion 22 is left. And the back surface of the element mounting part 16 protrudes. Since the external connection terminal portion 22 and the wire bonding portion 17 are in communication with each other, each external connection terminal portion 22 (and the wire bonding portion 17 in communication therewith) is independently connected to each electrode pad portion of the semiconductor element 18. Connected. Since a plurality of these semiconductor devices 23 are generally manufactured in a lattice form and are manufactured simultaneously, the individual semiconductor devices 23 are manufactured by cutting and separating (solidifying) (I, J).

特開2001−24135号公報JP 2001-24135 A

しかしながら、前記した従来の半導体装置においては、めっきマスク13、14が、図5のように構成されている。即ち、めっきマスク13、14は、リードフレーム材10の表面(裏面も含む)に、例えば厚みが1μmのNi下地めっき24を行い、その上に厚みが約0.2μmの貴金属めっき(例えば、Au)25を行っている。勿論、上層側(リードフレーム材10から遠い方の層を上層、近い方の層を下層という)の貴金属めっき25は耐エッチング液性を有するので、エッチング中に浸食されることはないが、銅又は銅合金からなるリードフレーム材10及び下層側のNi下地めっき24は、図6(A)に示すようにエッチング液に浸食されることになり、図6(A)、(B)に示すように、貴金属めっき25の周囲は箔状となって、ワイヤボンディング部17、素子搭載部16、外部接続端子部22の周囲に付着してめっきバリ(めっき箔片)26となる。
このようなめっきバリ26が存在すると、ワイヤボンディング工程、樹脂封止工程(即ち、モールド工程)等で、めっきバリ26が剥離し、ワイヤボンディング不良、端子間ショート等の半導体装置不良の原因となる。
However, in the conventional semiconductor device described above, the plating masks 13 and 14 are configured as shown in FIG. That is, the plating masks 13 and 14 are formed by performing Ni base plating 24 having a thickness of, for example, 1 μm on the front surface (including the back surface) of the lead frame material 10, and precious metal plating having a thickness of approximately 0.2 μm (for example, Au ) 25 is performed. Of course, the noble metal plating 25 on the upper layer side (the layer far from the lead frame material 10 is the upper layer and the closer layer is the lower layer) has etching solution resistance, so it is not eroded during etching. Alternatively, the lead frame material 10 made of a copper alloy and the Ni underlayer plating 24 on the lower layer side are eroded by the etching solution as shown in FIG. 6A, and as shown in FIGS. 6A and 6B. In addition, the periphery of the noble metal plating 25 is formed in a foil shape and adheres to the periphery of the wire bonding portion 17, the element mounting portion 16, and the external connection terminal portion 22 to form a plating burr (plating foil piece) 26.
When such a plating burr 26 is present, the plating burr 26 is peeled off in a wire bonding process, a resin sealing process (that is, a molding process), etc., causing a semiconductor device defect such as a wire bonding defect or a short circuit between terminals. .

本発明はかかる事情に鑑みてなされたもので、めっきバリの発生を抑制して、不良品の少ない半導体装置の製造方法及びこれによって製造された半導体装置を提供することを目的とする。 The present invention has been made in view of such circumstances, and an object of the present invention is to provide a method for manufacturing a semiconductor device with few defective products by suppressing the occurrence of plating burrs and a semiconductor device manufactured thereby.

前記目的に沿う第1の発明に係る半導体装置の製造方法は、リードフレーム材の表面側又は裏面側の所定箇所に、最上層に貴金属めっき層を有するめっきマスクを形成し、次に前記めっきマスクをレジストマスクとして前記リードフレーム材を順次エッチングして、封止樹脂の内部に配置された半導体素子と電気的に連通し、下部に突出する外部接続端子部を形成する半導体装置の製造方法において、前記めっきマスクの最下層に耐エッチング液性を有する卑金属めっき又は貴金属めっきをした。
本発明において、めっきマスクの最下層のめっきとは、リードフレーム材の表面(及び裏面)に直接接しているめっき層をいい、最上層のめっきとはリードフレーム材から一番遠い側のめっき層をいう。
また、本発明に係る半導体装置の製造方法において、めっきマスクの厚みは厚いものが好ましく、例えば、1〜10μmである。この場合、中間部にエッチング液に浸食され易いめっき層(例えば、Niめっき層)等を配置する場合には、このめっき層がエッチング液によって浸食されるので、総厚みの9/10以下(好ましくは、4/5以下)とするのがよい。また、錫めっきはエッチング液に浸食されにくいので、最下層の貴金属めっき層の代わりに使用できる(以下の発明においても同じ)。
また、本発明(即ち、第1〜第5の発明)において、耐エッチング液性を有する卑金属めっきとは、例えば、錫めっき、錫ビスマスめっき、有鉛はんだめっき、無鉛はんだめっき等をいう。
According to a first aspect of the present invention, there is provided a method of manufacturing a semiconductor device, comprising: forming a plating mask having a noble metal plating layer as an uppermost layer at a predetermined position on a front surface side or a back surface side of a lead frame material; In the method of manufacturing a semiconductor device in which the lead frame material is sequentially etched using a resist mask to electrically communicate with a semiconductor element disposed inside a sealing resin, and to form an external connection terminal portion protruding downward. The bottom layer of the plating mask was subjected to base metal plating or noble metal plating having etching solution resistance.
In the present invention, the lowermost plating of the plating mask refers to a plating layer that is in direct contact with the surface (and back surface) of the lead frame material, and the uppermost plating refers to the plating layer farthest from the lead frame material. Say.
In the method for manufacturing a semiconductor device according to the present invention, the plating mask is preferably thick, for example, 1 to 10 μm. In this case, when a plating layer (for example, Ni plating layer) that is easily eroded by the etching solution is disposed in the intermediate portion, the plating layer is eroded by the etching solution, so that the total thickness is 9/10 or less (preferably 4/5 or less). Moreover, since tin plating is hard to be eroded by the etching solution, it can be used in place of the lowermost noble metal plating layer (the same applies to the following inventions).
Moreover, in this invention (namely, 1st-5th invention), base metal plating which has etching-liquid resistance means tin plating, tin bismuth plating, leaded solder plating, lead-free solder plating, etc., for example.

また、第2の発明に係る半導体装置の製造方法は、リードフレーム材の表面側の半導体素子部の周囲に形成されるワイヤボンディング部、及び該ワイヤボンディング部に対応して前記リードフレーム材の裏面側に形成される外部接続端子部に、最上層に貴金属めっき層を有するめっきマスクを形成する第1工程と、前記リードフレーム材の裏面側に耐エッチングレジスト膜を形成した後、表面側に形成された前記めっきマスクをレジストマスクとして表面側から該リードフレーム材に所定深さのエッチング加工を行い、前記ワイヤボンディング部を突出させる第2工程と、前記リードフレーム材に半導体素子を搭載した後、該半導体素子の電極パッド部とそれぞれ対応する前記ワイヤボンディング部との間をボンディングワイヤによって接続し電気的導通回路を形成する第3工程と、前記半導体素子、前記ボンディングワイヤ、及び前記ワイヤボンディング部を含む前記リードフレーム材の表面側を樹脂封止する第4工程と、前記耐エッチングレジスト膜が除去された前記リードフレーム材の裏面側に、形成された前記めっきマスクをレジストマスクとしてエッチング加工を行って、前記外部接続端子部を突出させて独立させる第5工程とを有する半導体装置の製造方法において、
前記めっきマスクの最下層に耐エッチング液性を有する卑金属めっき又は貴金属めっきをした。
According to a second aspect of the present invention, there is provided a method for manufacturing a semiconductor device, comprising: a wire bonding portion formed around a semiconductor element portion on a surface side of a lead frame material; and a back surface of the lead frame material corresponding to the wire bonding portion. A first step of forming a plating mask having a noble metal plating layer as the uppermost layer on the external connection terminal formed on the side, and an etching resistant resist film is formed on the back side of the lead frame material, and then formed on the front side Etching the lead frame material to a predetermined depth from the surface side using the plated mask as a resist mask, a second step of projecting the wire bonding portion, and mounting a semiconductor element on the lead frame material, Connection between the electrode pad portion of the semiconductor element and the corresponding wire bonding portion by a bonding wire A third step of forming an electrically conductive circuit; a fourth step of resin-sealing the surface side of the lead frame material including the semiconductor element, the bonding wire, and the wire bonding portion; and the etching resistant resist film. A method of manufacturing a semiconductor device comprising: a fifth step of performing etching on the rear surface side of the removed lead frame material using the formed plating mask as a resist mask to project the external connection terminal portion independently. In
The bottom layer of the plating mask was subjected to base metal plating or noble metal plating having etching solution resistance.

なお、第1、第2の発明に係る半導体装置の製造方法においては、前記リードフレーム材の中央には、前記外部接続端子部とは別に独立して素子搭載部が形成されている場合もある。また、この半導体装置の製造方法において、前記半導体素子の直下に放熱用の端子が設けられている場合もある。 In the semiconductor device manufacturing method according to the first and second inventions, an element mounting portion may be formed independently of the external connection terminal portion at the center of the lead frame material. . In this method of manufacturing a semiconductor device, a terminal for heat dissipation may be provided immediately below the semiconductor element.

そして、第3の発明に係る半導体装置の製造方法は、リードフレーム材の表裏で、表面側に搭載される半導体素子の下部に配置されている電極パッド部に対応する位置に最上部が貴金属めっき層からなるめっきマスクを形成する第1工程と、前記リードフレーム材の裏面側に耐エッチングレジスト膜を形成した後、表面側に形成された前記めっきマスクをレジストマスクとして表面側から該リードフレーム材に所定深さのエッチング加工を行い、前記電極パッド部と電気的接続を行う内部接続端子部を突出させる第2工程と、前記リードフレーム材に前記半導体素子を搭載して該半導体素子と前記内部接続端子部との電気的導通を図った後、前記半導体素子を含む前記リードフレーム材の表面側を樹脂封止する第3工程と、前記耐エッチングレジスト膜が除去された前記リードフレーム材の裏面側に、形成された前記めっきマスクをレジストマスクとしてエッチング加工を行って、前記内部接続端子部と一体として連通する外部接続端子部を突出させて独立させる第4工程とを有する半導体装置の製造方法において、
前記めっきマスクの最下層に耐エッチング液性を有する卑金属めっき又は貴金属めっきをした。
According to the third aspect of the present invention, there is provided a method for manufacturing a semiconductor device, wherein the uppermost portion is a noble metal plating at a position corresponding to an electrode pad portion disposed at a lower portion of a semiconductor element mounted on the front surface side of the lead frame material. A first step of forming a plating mask comprising layers, and after forming an etching resistant resist film on the back side of the lead frame material, the lead frame material from the surface side using the plating mask formed on the front side as a resist mask. A second step of performing an etching process to a predetermined depth to project an internal connection terminal portion for electrical connection with the electrode pad portion, mounting the semiconductor element on the lead frame material, and the semiconductor element and the internal A third step of resin-sealing the surface side of the lead frame material including the semiconductor element after electrical connection with the connection terminal portion; and the etching resistance Etching is performed using the formed plating mask as a resist mask on the back surface side of the lead frame material from which the dies film has been removed, and the external connection terminal portion that communicates integrally with the internal connection terminal portion is projected to be independent. In the manufacturing method of the semiconductor device which has the 4th process to make
The bottom layer of the plating mask was subjected to base metal plating or noble metal plating having etching solution resistance.

第4の発明に係る半導体装置は、第1〜第3の発明に係る半導体装置の製造方法によって製造される。
そして、第5の発明に係る半導体装置は、樹脂封止された半導体素子に電気的に接続され、裏面側に突出する外部接続端子部を有する半導体装置において、
前記半導体素子の電極パッド部に電気的に連結される接続端子部(ワイヤボンディング部、半導体素子に直接接触する内部接続端子部を含む)、及び前記外部接続端子部は、その最上層が貴金属めっき層によって構成されていると共に、最下層も耐エッチング液性を有する卑金属めっき又は貴金属めっきがなされている。
A semiconductor device according to a fourth invention is manufactured by the method for manufacturing a semiconductor device according to the first to third inventions.
According to a fifth aspect of the present invention, there is provided a semiconductor device having an external connection terminal portion that is electrically connected to a resin-sealed semiconductor element and protrudes to the back surface side.
A connection terminal part (including a wire bonding part and an internal connection terminal part that is in direct contact with the semiconductor element) electrically connected to the electrode pad part of the semiconductor element, and the external connection terminal part are precious metal plated In addition to being composed of layers, the lowermost layer is also subjected to base metal plating or noble metal plating having resistance to etching liquid.

請求項1〜5記載の半導体装置の製造方法においては、めっきマスクの最下層に耐エッチング液性を有する卑金属めっき又は貴金属めっきをしたので、めっきバリの発生が極力抑えられ、バリ取り作業も不要となり、結果として不良率が少ない半導体装置の製造方法を提供できる。
また、請求項6、7記載の半導体装置においては、半導体素子の電極パッド部に電気的に連結される接続端子部及び外部接続端子部は、その最上層が貴金属めっき層によって構成されていると共に、最下層も耐エッチング液性を有する卑金属めっき又は貴金属めっきがなされているので、めっき厚みが確保され、品質及び不良品の少ない半導体装置を提供できる。
In the method for manufacturing a semiconductor device according to any one of claims 1 to 5, since base metal plating or noble metal plating having etching solution resistance is applied to the bottom layer of the plating mask, generation of plating burrs is suppressed as much as possible, and deburring work is unnecessary. As a result, a method for manufacturing a semiconductor device with a low defect rate can be provided.
In the semiconductor device according to any one of claims 6 and 7, the uppermost layer of the connection terminal portion and the external connection terminal portion electrically connected to the electrode pad portion of the semiconductor element is constituted by a noble metal plating layer. Since the base metal plating or the noble metal plating having the etchant resistance is also applied to the lowermost layer, the thickness of the plating is ensured, and a semiconductor device with less quality and defective products can be provided.

続いて、添付した図面を参照しつつ、本発明を具体化した実施の形態につき説明し、本発明の理解に供する。
ここに、図1は本発明の一実施の形態に係る半導体装置の説明図、図2はワイヤボンディング部の詳細を示す断面図、図3(A)〜(C)は本発明の他の実施の形態に係る半導体装置の説明図である。
Next, embodiments of the present invention will be described with reference to the accompanying drawings for understanding of the present invention.
FIG. 1 is an explanatory diagram of a semiconductor device according to an embodiment of the present invention, FIG. 2 is a cross-sectional view showing details of a wire bonding portion, and FIGS. 3A to 3C are other embodiments of the present invention. It is explanatory drawing of the semiconductor device which concerns on a form.

まず、図1に示す半導体装置28について説明するが、図4に示す半導体装置及びその製造方法と同一の構成要素については同一の番号を付してその詳しい説明を省略する。
図1に示すように、本発明の一実施の形態に係る半導体装置28は、中央に半導体素子18を、その周辺にエリアアレー状に、上面側(表面側)がワイヤボンディング部17となって下面側(裏面側)が外部接続端子部22となった導体端子29を配置している。ワイヤボンディング部17と半導体素子18の各電極パッド部30はボンディングワイヤ20で電気的に連結されており、半導体素子18、ボンディングワイヤ20、及び導体端子29の上半分は封止樹脂21で樹脂封止されている。
First, the semiconductor device 28 shown in FIG. 1 will be described. The same components as those in the semiconductor device shown in FIG.
As shown in FIG. 1, a semiconductor device 28 according to an embodiment of the present invention has a semiconductor element 18 at the center, an area array around the semiconductor element 18, and an upper surface side (surface side) as a wire bonding portion 17. A conductor terminal 29 whose lower surface side (back surface side) is the external connection terminal portion 22 is disposed. The wire bonding portion 17 and each electrode pad portion 30 of the semiconductor element 18 are electrically connected by a bonding wire 20, and the upper half of the semiconductor element 18, the bonding wire 20, and the conductor terminal 29 is sealed with a sealing resin 21. It has been stopped.

導体端子29の詳細を図1に示すが、リードフレーム材10(図4(A)参照)をエッチングして形成される棒状の銅導体32の上下にまず耐エッチング液性を有する貴金属めっきの一例である厚み0.15〜0.5μmの金めっき33が、その上に厚み0.5〜2μm程度の下地めっき34が、更にその上に貴金属めっきの一例である厚み0.15〜0.5μmの金めっき35がなされている。この実施の形態では下地めっき34としてはNiめっきがなされている。なお、リードフレーム材10の厚みは0.1〜0.3mm程度であるが、これらの厚みに本発明は限定されない。 Details of the conductor terminal 29 are shown in FIG. 1, but an example of a noble metal plating having resistance to an etching solution is first formed above and below a rod-shaped copper conductor 32 formed by etching the lead frame material 10 (see FIG. 4A). A gold plating 33 having a thickness of 0.15 to 0.5 μm, a base plating 34 having a thickness of about 0.5 to 2 μm thereon, and a thickness of 0.15 to 0.5 μm as an example of a noble metal plating thereon. The gold plating 35 is made. In this embodiment, Ni plating is performed as the base plating 34. In addition, although the thickness of the lead frame material 10 is about 0.1 to 0.3 mm, the present invention is not limited to these thicknesses.

素子搭載部16の構造は、この導体端子29と同一構造のめっきがなされている。そして、素子搭載部16及び導体端子29の下半分は封止樹脂21から突出して外部に露出している。外部接続端子部22には半田濡れ性の良いめっきが下部に設けられ、他の基板36上に設けられたクリーム半田の溶融によって、図1に示すように、他の基板36との電気的な接続が行われている。
半導体素子18の底面側には素子搭載部16が配置され、これによって、半導体素子18からの熱放散を促進している。
The structure of the element mounting portion 16 is plated with the same structure as that of the conductor terminal 29. The lower half of the element mounting portion 16 and the conductor terminal 29 protrudes from the sealing resin 21 and is exposed to the outside. The external connection terminal portion 22 is provided with a plating having good solder wettability at the bottom, and by melting the cream solder provided on the other substrate 36, as shown in FIG. Connection is being made.
An element mounting portion 16 is disposed on the bottom surface side of the semiconductor element 18, thereby promoting heat dissipation from the semiconductor element 18.

続いて、この半導体装置28の製造方法について説明するが、図4に示す従来の半導体装置23の製造方法と異なる点のみを詳細に説明する。図4において、(A)〜(C)までの工程は同じで、(D)の工程で、全面めっきをする場合に、最初に貴金属めっきの一例である厚み0.15〜0.5μmの金めっき33を行い、その上に厚み0.5〜2μm程度の下地めっき34を行う。次に、その上に貴金属めっきの一例である厚み0.15〜0.5μmの金めっき35を行う。
次に、図4(E)に示すようにリードフレーム材10の下面側を耐エッチングレジスト膜15で全部覆い、図4(F)に示すように表側のハーフエッチングを行う。この場合、金めっき33、35はエッチング液によって浸食されないので、ワイヤボンディング部17は図2に示すように形成される。即ち、下側のリードフレーム材10は、所定形状にエッチングされ、更に、それぞれ金めっき35、下地めっき34及び金めっき33からなるめっきマスク38の周囲下側部分までリードフレーム材10が浸食される。従って、ワイヤボンディング部17を構成する銅材の周囲からめっきマスク38が突出するが、その厚みが金めっき33、35と下地めっき34の厚みを有するので、曲がり難く、樹脂封止中にその部分が取れるあるいは脱落する等のめっきバリとはならない。従って、半導体装置28の不良率が著しく減少する。
Subsequently, a method for manufacturing the semiconductor device 28 will be described, but only differences from the method for manufacturing the conventional semiconductor device 23 shown in FIG. 4 will be described in detail. In FIG. 4, the steps from (A) to (C) are the same, and in the step (D), when plating the entire surface, first, gold having a thickness of 0.15 to 0.5 μm, which is an example of noble metal plating, is used. Plating 33 is performed, and base plating 34 having a thickness of about 0.5 to 2 μm is formed thereon. Next, gold plating 35 having a thickness of 0.15 to 0.5 μm, which is an example of noble metal plating, is performed thereon.
Next, as shown in FIG. 4E, the lower surface side of the lead frame material 10 is entirely covered with an etching resistant resist film 15, and front side half etching is performed as shown in FIG. In this case, since the gold platings 33 and 35 are not eroded by the etching solution, the wire bonding portion 17 is formed as shown in FIG. That is, the lower lead frame material 10 is etched into a predetermined shape, and further, the lead frame material 10 is eroded to the lower peripheral portion of the plating mask 38 made of the gold plating 35, the base plating 34, and the gold plating 33, respectively. . Therefore, although the plating mask 38 protrudes from the periphery of the copper material constituting the wire bonding portion 17, the thickness thereof has the thickness of the gold platings 33 and 35 and the base plating 34. It is not a plating burr that can be removed or removed. Therefore, the defect rate of the semiconductor device 28 is significantly reduced.

この後、図4(G)示すように、下面側のレジスト膜15を除去し、素子搭載部16に半導体素子18を載せた後、半導体素子18とワイヤボンディング部17との電気的連結をボンディングワイヤ20で行い、リードフレーム材10の上側を樹脂封止する(図4(H))。
そして、図4(I)に示すように、リードフレーム材10の裏面側のハーフエッチングを行う。この場合も、外部接続端子部22及び素子搭載部16の裏面側は、金めっき35、下地めっき34及び金めっき33からなるめっきマスク39によって覆われているので、全体として比較的厚く構成されためっきマスク39がエッチング液によって浸食されることはない。また、めっきマスク39は一定の厚み(好ましくは1〜10μm、更に好ましくは1.5〜4μm)を有しているので、めっきバリとはならない。
次に、図4(J)に示すように、各半導体装置28を切断分離して、個別の半導体装置を得ることになる。
Thereafter, as shown in FIG. 4G, after the resist film 15 on the lower surface side is removed and the semiconductor element 18 is placed on the element mounting portion 16, the electrical connection between the semiconductor element 18 and the wire bonding portion 17 is bonded. The wire 20 is used, and the upper side of the lead frame material 10 is resin-sealed (FIG. 4H).
Then, as shown in FIG. 4I, half etching on the back surface side of the lead frame material 10 is performed. Also in this case, the external connection terminal portion 22 and the back surface side of the element mounting portion 16 are covered with the plating mask 39 made of the gold plating 35, the base plating 34, and the gold plating 33, so that the entire configuration is relatively thick. The plating mask 39 is not eroded by the etching solution. Moreover, since the plating mask 39 has a certain thickness (preferably 1 to 10 μm, more preferably 1.5 to 4 μm), it does not become a plating burr.
Next, as shown in FIG. 4J, each semiconductor device 28 is cut and separated to obtain individual semiconductor devices.

続いて、図3(A)〜(C)を参照しながら、本発明の半導体装置の製造方法を適用した半導体装置40、42、45について説明する。
図3(A)は、素子搭載部(ダイパッド)が省略されたタイプの半導体装置40であって、半導体素子18の周囲に隙間を有して、導体端子29がグリッドアレイ状に配置され、この導体端子29の上側がワイヤボンディング部17、下側が外部接続端子部22となっている。ワイヤボンディング部17及び外部接続端子部22の表面には、それぞれ金めっき35、下地めっき34及び金めっき33からなるめっきマスク38、39がなされている。
これらのめっきマスク38、39の表面積は、銅導体32の断面積より大きいので、電気的接合効率が向上する。なお、図3(A)〜(C)に示すめっきマスク38は、図1の拡大図に示すように、外側に膨出している。
Next, semiconductor devices 40, 42, and 45 to which the semiconductor device manufacturing method of the present invention is applied will be described with reference to FIGS.
FIG. 3A shows a semiconductor device 40 of a type in which an element mounting portion (die pad) is omitted, with a gap around the semiconductor element 18 and conductor terminals 29 arranged in a grid array. The upper side of the conductor terminal 29 is the wire bonding portion 17, and the lower side is the external connection terminal portion 22. On the surfaces of the wire bonding portion 17 and the external connection terminal portion 22, plating masks 38 and 39 made of a gold plating 35, a base plating 34, and a gold plating 33 are formed, respectively.
Since the surface areas of these plating masks 38 and 39 are larger than the cross-sectional area of the copper conductor 32, the electrical joining efficiency is improved. Note that the plating mask 38 shown in FIGS. 3A to 3C bulges outward as shown in the enlarged view of FIG.

次に、図3(B)は、素子搭載部は省略され、その代わりに半導体素子18の直下には複数の導体端子29(放熱用の端子)が設けられている半導体装置42を示す。半導体素子18の直下に配置されている導体端子29は通電回路を形成するものではなく、半導体素子18からの熱放散を助けるものである。
各導体端子29の上下面には、金めっき35、下地めっき34及び金めっき33からなるめっきマスク38、39がなされ、めっきバリの発生を防止している。
Next, FIG. 3B shows a semiconductor device 42 in which the element mounting portion is omitted, and a plurality of conductor terminals 29 (heat dissipation terminals) are provided directly below the semiconductor element 18 instead. The conductor terminal 29 disposed immediately below the semiconductor element 18 does not form an energization circuit, but assists heat dissipation from the semiconductor element 18.
On the upper and lower surfaces of each conductor terminal 29, plating masks 38 and 39 made of a gold plating 35, a base plating 34 and a gold plating 33 are formed to prevent the occurrence of plating burrs.

図3(C)に示す半導体装置45は、半導体素子43の電極パッド部44をグリッドアレイ状に配置して、しかも電極パッド部44を下側に向けて半導体素子43を配置し、導体端子29の上側に内部接続端子部を設け、直接、半導体素子43の電極パッド部44を接合するフリップチップ(FC)型の半導体装置としている。これによって、半導体装置のより小型化を図ることができる。
なお、この場合も各導体端子29の上下面には、金めっき35、下地めっき34及び金めっき33からなるめっきマスク38、39がなされ、めっきバリの発生を防止している。
In the semiconductor device 45 shown in FIG. 3C, the electrode pads 44 of the semiconductor elements 43 are arranged in a grid array, and the semiconductor elements 43 are arranged with the electrode pads 44 facing downward. A flip chip (FC) type semiconductor device is provided in which an internal connection terminal portion is provided on the upper side of the semiconductor device 43 and the electrode pad portion 44 of the semiconductor element 43 is directly joined. As a result, the semiconductor device can be further downsized.
In this case as well, plating masks 38 and 39 made of gold plating 35, base plating 34 and gold plating 33 are formed on the upper and lower surfaces of each conductor terminal 29 to prevent generation of plating burrs.

前記実施の形態においては、めっきマスク38、39は最下層と最上層に貴金属めっきを行い、中間部に下地めっきとして作用するNiめっきを行っていたが、最下層の貴金属めっきを省略し、下地めっきを厚みの厚い卑金属めっきとすることもできる。この場合、卑金属めっきとしてはエッチング液に浸食されない金属であれば如何なる金属であってもよく、耐エッチング液性を有する錫めっき、錫ビスマスめっき、有鉛はんだめっき、無鉛はんだめっき等を使用するのが好ましい。これらの金属は、エッチング液に浸食されにくいので、表面の薄い貴金属めっきがめっきバリとなることはない。なお、これらの卑金属めっきは、Niめっきより遙に(例えば、エッチング速度が1/10以下)エッチング液によって浸食され難ければ十分で、多少浸食されても、その厚みを厚くする(例えば4〜8μm)ことによってカバーできる。
また、図4(F)、(G)において、一回目のハーフエッチングを行った後に、リードフレーム材10の下面側のレジスト膜15を除去したが、図4(H)で樹脂封止が完了した後に、レジスト膜15の除去を行ってもよい。
In the above embodiment, the plating masks 38 and 39 perform noble metal plating on the lowermost layer and the uppermost layer, and Ni plating which acts as a base plating on the middle portion. The plating can be a thick base metal plating. In this case, the base metal plating may be any metal as long as it is not eroded by the etching solution, and tin plating, tin bismuth plating, leaded solder plating, lead-free solder plating, etc. having etching solution resistance are used. Is preferred. Since these metals are not easily eroded by the etchant, noble metal plating with a thin surface does not become a plating burr. These base metal platings are sufficient if they are harder to be eroded by the etchant than Ni plating (for example, the etching rate is 1/10 or less), and even if they are somewhat eroded, their thickness is increased (for example, 4 to 4). 8 μm).
4 (F) and 4 (G), the resist film 15 on the lower surface side of the lead frame material 10 was removed after the first half etching, but the resin sealing was completed in FIG. 4 (H). After that, the resist film 15 may be removed.

本発明の一実施の形態に係る半導体装置の説明図である。It is explanatory drawing of the semiconductor device which concerns on one embodiment of this invention. ワイヤボンディング部の詳細を示す断面図である。It is sectional drawing which shows the detail of a wire bonding part. (A)〜(C)は本発明の他の実施の形態に係る半導体装置の説明図である。(A)-(C) are explanatory drawings of the semiconductor device which concerns on other embodiment of this invention. (A)〜(J)は従来例に係る半導体装置の製造方法の説明図である。(A)-(J) are explanatory drawings of the manufacturing method of the semiconductor device which concerns on a prior art example. 従来例に係るめっきマスクの説明図である。It is explanatory drawing of the plating mask which concerns on a prior art example. (A)、(B)はめっきバリの発生状況を示す説明図である。(A), (B) is explanatory drawing which shows the generation | occurrence | production situation of a plating burr | flash.

符号の説明Explanation of symbols

10:リードフレーム材、11:レジスト膜、12:エッチングパターン、13、14:めっきマスク、15:耐ヘッチングレジスト膜、16:素子搭載部、17:ワイヤボンディング部、18:半導体素子、20:ボンディングワイヤ、21:封止樹脂、22:外部接続端子部、23:半導体装置、24:Ni下地めっき、25:貴金属めっき、26:めっきバリ、28:半導体装置、29:導体端子、30:電極パッド部、32:銅導体、33:金めっき、34:下地めっき、35:金めっき、36:基板、38、39:めっきマスク、40、42:半導体装置、43:半導体素子、44:電極パッド部、45:半導体装置 10: lead frame material, 11: resist film, 12: etching pattern, 13, 14: plating mask, 15: anti-hatch resist film, 16: element mounting part, 17: wire bonding part, 18: semiconductor element, 20: Bonding wire, 21: sealing resin, 22: external connection terminal, 23: semiconductor device, 24: Ni base plating, 25: noble metal plating, 26: plating burr, 28: semiconductor device, 29: conductor terminal, 30: electrode Pad part, 32: Copper conductor, 33: Gold plating, 34: Base plating, 35: Gold plating, 36: Substrate, 38, 39: Plating mask, 40, 42: Semiconductor device, 43: Semiconductor element, 44: Electrode pad Part, 45: semiconductor device

Claims (7)

リードフレーム材の表面側又は裏面側の所定箇所に、最上層に貴金属めっき層を有するめっきマスクを形成し、次に前記めっきマスクをレジストマスクとして前記リードフレーム材を順次エッチングして、封止樹脂の内部に配置された半導体素子と電気的に連通し、下部に突出する外部接続端子部を形成する半導体装置の製造方法において、
前記めっきマスクの最下層に耐エッチング液性を有する卑金属めっき又は貴金属めっきをしたことを特徴とする半導体装置の製造方法。
Form a plating mask having a noble metal plating layer as the uppermost layer at a predetermined position on the front or back side of the lead frame material, and then sequentially etch the lead frame material using the plating mask as a resist mask to form a sealing resin In a method of manufacturing a semiconductor device that forms an external connection terminal portion that is in electrical communication with a semiconductor element disposed inside and protrudes downward.
A method of manufacturing a semiconductor device, characterized in that base metal plating or noble metal plating having an etchant resistance is applied to a lowermost layer of the plating mask.
リードフレーム材の表面側の半導体素子部の周囲に形成されるワイヤボンディング部、及び該ワイヤボンディング部に対応して前記リードフレーム材の裏面側に形成される外部接続端子部に、最上層に貴金属めっき層を有するめっきマスクを形成する第1工程と、前記リードフレーム材の裏面側に耐エッチングレジスト膜を形成した後、表面側に形成された前記めっきマスクをレジストマスクとして表面側から該リードフレーム材に所定深さのエッチング加工を行い、前記ワイヤボンディング部を突出させる第2工程と、前記リードフレーム材に半導体素子を搭載した後、該半導体素子の電極パッド部とそれぞれ対応する前記ワイヤボンディング部との間をボンディングワイヤによって接続し電気的導通回路を形成する第3工程と、前記半導体素子、前記ボンディングワイヤ、及び前記ワイヤボンディング部を含む前記リードフレーム材の表面側を樹脂封止する第4工程と、前記耐エッチングレジスト膜が除去された前記リードフレーム材の裏面側に、形成された前記めっきマスクをレジストマスクとしてエッチング加工を行って、前記外部接続端子部を突出させて独立させる第5工程とを有する半導体装置の製造方法において、
前記めっきマスクの最下層に耐エッチング液性を有する卑金属めっき又は貴金属めっきをしたことを特徴とする半導体装置の製造方法。
A noble metal on the uppermost layer is formed on the wire bonding portion formed around the semiconductor element portion on the surface side of the lead frame material, and on the external connection terminal portion formed on the back surface side of the lead frame material corresponding to the wire bonding portion. A first step of forming a plating mask having a plating layer; and after forming an etching resistant resist film on the back side of the lead frame material, the lead frame from the front side using the plating mask formed on the front side as a resist mask. A second step of etching the material to a predetermined depth and projecting the wire bonding part; and after mounting the semiconductor element on the lead frame material, the wire bonding part respectively corresponding to the electrode pad part of the semiconductor element A third step of forming an electrically conductive circuit by connecting them with a bonding wire, and the semiconductor A fourth step of resin-sealing the surface side of the lead frame material including the element, the bonding wire, and the wire bonding portion; and a back surface side of the lead frame material from which the etching resistant resist film has been removed. And a fifth step of performing an etching process using the plating mask as a resist mask and causing the external connection terminal portion to protrude and become independent.
A method of manufacturing a semiconductor device, characterized in that base metal plating or noble metal plating having an etchant resistance is applied to a lowermost layer of the plating mask.
請求項1及び2のいずれか1項に記載の半導体装置の製造方法において、前記リードフレーム材の中央には、前記外部接続端子部とは別に独立して素子搭載部が形成されていることを特徴とする半導体装置の製造方法。 3. The method of manufacturing a semiconductor device according to claim 1, wherein an element mounting portion is formed independently of the external connection terminal portion at the center of the lead frame material. A method of manufacturing a semiconductor device. 請求項1及び2のいずれか1項に記載の半導体装置の製造方法において、前記半導体素子の直下には放熱用の端子が設けられていることを特徴とする半導体装置の製造方法。 3. The method of manufacturing a semiconductor device according to claim 1, wherein a terminal for heat dissipation is provided immediately below the semiconductor element. 4. リードフレーム材の表裏で、表面側に搭載される半導体素子の下部に配置されている電極パッド部に対応する位置に最上部が貴金属めっき層からなるめっきマスクを形成する第1工程と、前記リードフレーム材の裏面側に耐エッチングレジスト膜を形成した後、表面側に形成された前記めっきマスクをレジストマスクとして表面側から該リードフレーム材に所定深さのエッチング加工を行い、前記電極パッド部と電気的接続を行う内部接続端子部を突出させる第2工程と、前記リードフレーム材に前記半導体素子を搭載して該半導体素子と前記内部接続端子部との電気的導通を図った後、前記半導体素子を含む前記リードフレーム材の表面側を樹脂封止する第3工程と、前記耐エッチングレジスト膜が除去された前記リードフレーム材の裏面側に、形成された前記めっきマスクをレジストマスクとしてエッチング加工を行って、前記内部接続端子部と一体として連通する外部接続端子部を突出させて独立させる第4工程とを有する半導体装置の製造方法において、
前記めっきマスクの最下層に耐エッチング液性を有する卑金属めっき又は貴金属めっきをしたことを特徴とする半導体装置の製造方法。
A first step of forming a plating mask whose uppermost portion is made of a noble metal plating layer at a position corresponding to an electrode pad portion disposed on a lower surface of a semiconductor element mounted on the front side on the front and back sides of the lead frame material; After forming an etching resistant resist film on the back side of the frame material, the lead frame material is etched to a predetermined depth from the surface side using the plating mask formed on the front side as a resist mask, and the electrode pad portion and A second step of projecting an internal connection terminal portion for electrical connection; and mounting the semiconductor element on the lead frame material to achieve electrical continuity between the semiconductor element and the internal connection terminal portion. A third step of resin-sealing the surface side of the lead frame material including the element, and the back surface of the lead frame material from which the etching resist film has been removed. And a fourth step of performing an etching process using the formed plating mask as a resist mask to project and make the external connection terminal portion communicating with the internal connection terminal portion integral and independent. ,
A method of manufacturing a semiconductor device, characterized in that base metal plating or noble metal plating having an etchant resistance is applied to a lowermost layer of the plating mask.
請求項1〜5のいずれか1項に記載の半導体装置の製造方法によって製造されたことを特徴とする半導体装置。 A semiconductor device manufactured by the method for manufacturing a semiconductor device according to claim 1. 樹脂封止された半導体素子に電気的に接続され、裏面側に突出する外部接続端子部を有する半導体装置において、
前記半導体素子の電極パッド部に電気的に連結される接続端子部、及び前記外部接続端子部は、その最上層が貴金属めっき層によって構成されていると共に、最下層も耐エッチング液性を有する卑金属めっき又は貴金属めっきがなされていることを特徴とする半導体装置。
In a semiconductor device having an external connection terminal portion that is electrically connected to a resin-sealed semiconductor element and protrudes to the back surface side,
The connection terminal portion electrically connected to the electrode pad portion of the semiconductor element, and the external connection terminal portion are composed of a noble metal plating layer at the uppermost layer, and a base metal having an etching solution resistance at the lowermost layer. A semiconductor device that is plated or precious metal plated.
JP2005232428A 2005-08-10 2005-08-10 Semiconductor device and method for manufacturing same Pending JP2007048978A (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
JP2005232428A JP2007048978A (en) 2005-08-10 2005-08-10 Semiconductor device and method for manufacturing same
KR1020087000508A KR101089449B1 (en) 2005-08-10 2006-08-09 Semiconductor device and method for manufacturing same
US11/501,325 US8003444B2 (en) 2005-08-10 2006-08-09 Semiconductor device and manufacturing method thereof
EP06782563A EP1921674A4 (en) 2005-08-10 2006-08-09 Semiconductor device and method for manufacturing same
PCT/JP2006/315747 WO2007018237A1 (en) 2005-08-10 2006-08-09 Semiconductor device and method for manufacturing same
CN2006800251662A CN101218670B (en) 2005-08-10 2006-08-09 Semiconductor device and method for manufacturing same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP2005232428A JP2007048978A (en) 2005-08-10 2005-08-10 Semiconductor device and method for manufacturing same

Publications (1)

Publication Number Publication Date
JP2007048978A true JP2007048978A (en) 2007-02-22

Family

ID=37851554

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2005232428A Pending JP2007048978A (en) 2005-08-10 2005-08-10 Semiconductor device and method for manufacturing same

Country Status (1)

Country Link
JP (1) JP2007048978A (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009049173A (en) * 2007-08-20 2009-03-05 Mitsui High Tec Inc Semiconductor device and its manufacturing method
WO2009084597A1 (en) * 2007-12-28 2009-07-09 Mitsui High-Tec, Inc. Method for manufacturing semiconductor device, semiconductor device, method for manufacturing interim product of semiconductor device, interim product of semiconductor device, and lead frame
JP2009164232A (en) * 2007-12-28 2009-07-23 Mitsui High Tec Inc Semiconductor device and manufacturing method thereof, and lead frame and manufacturing method thereof
US20110201159A1 (en) * 2008-11-05 2011-08-18 Mitsui High-Tec, Inc. Semiconductor package and manufacturing method thereof
JP2012503877A (en) * 2008-09-25 2012-02-09 エルジー イノテック カンパニー リミテッド Multi-row lead frame, semiconductor chip package and manufacturing method thereof
KR101250379B1 (en) 2008-04-04 2013-04-05 엘지이노텍 주식회사 Structure and manufacture method for multi-row lead frame of semiconductor package
JP2014086685A (en) * 2012-10-26 2014-05-12 Sumitomo Metal Mining Co Ltd Semiconductor element mounting substrate and manufacturing method of the same

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2009049173A (en) * 2007-08-20 2009-03-05 Mitsui High Tec Inc Semiconductor device and its manufacturing method
WO2009084597A1 (en) * 2007-12-28 2009-07-09 Mitsui High-Tec, Inc. Method for manufacturing semiconductor device, semiconductor device, method for manufacturing interim product of semiconductor device, interim product of semiconductor device, and lead frame
JP2009164232A (en) * 2007-12-28 2009-07-23 Mitsui High Tec Inc Semiconductor device and manufacturing method thereof, and lead frame and manufacturing method thereof
KR101250379B1 (en) 2008-04-04 2013-04-05 엘지이노텍 주식회사 Structure and manufacture method for multi-row lead frame of semiconductor package
JP2012503877A (en) * 2008-09-25 2012-02-09 エルジー イノテック カンパニー リミテッド Multi-row lead frame, semiconductor chip package and manufacturing method thereof
US8659131B2 (en) 2008-09-25 2014-02-25 Lg Innotek Co., Ltd. Structure for multi-row lead frame and semiconductor package capable of minimizing an under-cut
US20110201159A1 (en) * 2008-11-05 2011-08-18 Mitsui High-Tec, Inc. Semiconductor package and manufacturing method thereof
JP2014086685A (en) * 2012-10-26 2014-05-12 Sumitomo Metal Mining Co Ltd Semiconductor element mounting substrate and manufacturing method of the same

Similar Documents

Publication Publication Date Title
JP4032063B2 (en) Manufacturing method of semiconductor device
US8003444B2 (en) Semiconductor device and manufacturing method thereof
TWI587457B (en) Resin-encapsulated semiconductor device and method of manufacturing the same
TWI591775B (en) Resin-encapsulated semiconductor device and method of manufacturing the same
JP3947750B2 (en) Semiconductor device manufacturing method and semiconductor device
JP6244147B2 (en) Manufacturing method of semiconductor device
US20110201159A1 (en) Semiconductor package and manufacturing method thereof
JPH08148530A (en) Lead frame and manufacture thereof
JP2005057067A (en) Semiconductor device and manufacturing method thereof
JP2005317998A5 (en)
JP7089388B2 (en) Semiconductor devices and methods for manufacturing semiconductor devices
JP2007048978A (en) Semiconductor device and method for manufacturing same
TW201448059A (en) Method of manufacturing resin-encapsulated semiconductor device, and lead frame
US6716675B2 (en) Semiconductor device, method of manufacturing semiconductor device, lead frame, method of manufacturing lead frame, and method of manufacturing semiconductor device with lead frame
JP3786339B2 (en) Manufacturing method of semiconductor device
JP2012049323A (en) Lead frame and semiconductor device using the same and method of manufacturing the same
JP2007157846A (en) Method of manufacturing semiconductor device
JP2017163106A (en) Lead frame assembly substrate and semiconductor device assembly
TW200901422A (en) Pre-plated leadframe having enhanced encapsulation adhesion
JP4137981B2 (en) Manufacturing method of semiconductor device
JP2006303028A (en) Semiconductor device and its fabrication process
JP2012164936A (en) Semiconductor device manufacturing method
JP2021027122A (en) Semiconductor device
WO2009084597A1 (en) Method for manufacturing semiconductor device, semiconductor device, method for manufacturing interim product of semiconductor device, interim product of semiconductor device, and lead frame
JP4549318B2 (en) Semiconductor device and manufacturing method of semiconductor device