IT1320459B1 - Metodo di allineamento di fase di flussi di dati appartenenti a tramea divisione di tempo relativo circuito. - Google Patents
Metodo di allineamento di fase di flussi di dati appartenenti a tramea divisione di tempo relativo circuito.Info
- Publication number
- IT1320459B1 IT1320459B1 IT2000TO000633A ITTO20000633A IT1320459B1 IT 1320459 B1 IT1320459 B1 IT 1320459B1 IT 2000TO000633 A IT2000TO000633 A IT 2000TO000633A IT TO20000633 A ITTO20000633 A IT TO20000633A IT 1320459 B1 IT1320459 B1 IT 1320459B1
- Authority
- IT
- Italy
- Prior art keywords
- din
- phase
- input data
- data flow
- division
- Prior art date
Links
- 230000007704 transition Effects 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
- H03L7/0812—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used
- H03L7/0814—Details of the phase-locked loop provided with an additional controlled phase shifter and where no voltage or current controlled oscillator is used the phase shifting device being digitally controlled
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/0602—Systems characterised by the synchronising information used
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/02—Speed or phase control by the received code signals, the signals containing no special synchronisation information
- H04L7/033—Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
- H04L7/0337—Selecting between two or more discretely delayed clocks or selecting between two or more discretely delayed received code signals
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/04—Speed or phase control by synchronisation signals
- H04L7/041—Speed or phase control by synchronisation signals using special codes as synchronising signal
- H04L7/044—Speed or phase control by synchronisation signals using special codes as synchronising signal using a single bit, e.g. start stop bit
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0016—Arrangements for synchronising receiver with transmitter correction of synchronization errors
- H04L7/0033—Correction by delay
- H04L7/0041—Delay of data signal
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/04—Speed or phase control by synchronisation signals
- H04L7/041—Speed or phase control by synchronisation signals using special codes as synchronising signal
- H04L7/042—Detectors therefor, e.g. correlators, state machines
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Time-Division Multiplex Systems (AREA)
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
IT2000TO000633A IT1320459B1 (it) | 2000-06-27 | 2000-06-27 | Metodo di allineamento di fase di flussi di dati appartenenti a tramea divisione di tempo relativo circuito. |
AT01401565T ATE429097T1 (de) | 2000-06-27 | 2001-06-15 | Verfahren und schaltung zur einphasung von datenströmen in zeitmultiplex-rahmen |
DE60138339T DE60138339D1 (de) | 2000-06-27 | 2001-06-15 | Verfahren und Schaltung zur Einphasung von Datenströmen in Zeitmultiplex-Rahmen |
EP01401565A EP1168706B1 (en) | 2000-06-27 | 2001-06-15 | Method and circuit for aligning data flows in time division frames |
US09/884,226 US20020064175A1 (en) | 2000-06-27 | 2001-06-20 | Method and circuit for aligning data flows in time division frames |
CA002351778A CA2351778A1 (en) | 2000-06-27 | 2001-06-26 | Method and circuit for aligning data flows in time division frames |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
IT2000TO000633A IT1320459B1 (it) | 2000-06-27 | 2000-06-27 | Metodo di allineamento di fase di flussi di dati appartenenti a tramea divisione di tempo relativo circuito. |
Publications (3)
Publication Number | Publication Date |
---|---|
ITTO20000633A0 ITTO20000633A0 (it) | 2000-06-27 |
ITTO20000633A1 ITTO20000633A1 (it) | 2001-12-27 |
IT1320459B1 true IT1320459B1 (it) | 2003-11-26 |
Family
ID=11457861
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
IT2000TO000633A IT1320459B1 (it) | 2000-06-27 | 2000-06-27 | Metodo di allineamento di fase di flussi di dati appartenenti a tramea divisione di tempo relativo circuito. |
Country Status (6)
Country | Link |
---|---|
US (1) | US20020064175A1 (it) |
EP (1) | EP1168706B1 (it) |
AT (1) | ATE429097T1 (it) |
CA (1) | CA2351778A1 (it) |
DE (1) | DE60138339D1 (it) |
IT (1) | IT1320459B1 (it) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7342521B1 (en) * | 2006-06-28 | 2008-03-11 | Chrontel, Inc. | System and method for multi-channel delay cell based clock and data recovery |
US9069042B2 (en) * | 2013-11-05 | 2015-06-30 | Freescale Semiconductor, Inc. | Efficient apparatus and method for testing digital shadow logic around non-logic design structures |
WO2017189796A1 (en) * | 2016-04-29 | 2017-11-02 | Megachips Technology America Corporation | Data transmission method and data transmission system |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3908084A (en) * | 1974-10-07 | 1975-09-23 | Bell Telephone Labor Inc | High frequency character receiver |
US6570944B2 (en) * | 2001-06-25 | 2003-05-27 | Rambus Inc. | Apparatus for data recovery in a synchronous chip-to-chip system |
FR2479620B1 (fr) * | 1980-03-28 | 1988-01-08 | Thomson Csf | Dispositif de synchronisation d'informations numeriques transmises par paquets et recepteur comportant un tel dispositif |
IT1128766B (it) * | 1980-04-04 | 1986-06-04 | Cselt Centro Studi Lab Telecom | Procedimento e dispositivo per la sincronizzazione di trama di un segnale di informazione supplementare trasmesso a divisione di livello |
GB8609499D0 (en) * | 1986-04-18 | 1986-05-21 | Gen Electric Co Plc | Digital transmission system |
JP2531272B2 (ja) * | 1988-08-11 | 1996-09-04 | 日本電気株式会社 | フレ―ム同期制御方式 |
US5034967A (en) * | 1988-11-14 | 1991-07-23 | Datapoint Corporation | Metastable-free digital synchronizer with low phase error |
US4980585A (en) * | 1989-12-01 | 1990-12-25 | Intel Corporation | Method and apparatus for synthesizing digital waveforms |
US5544203A (en) * | 1993-02-17 | 1996-08-06 | Texas Instruments Incorporated | Fine resolution digital delay line with coarse and fine adjustment stages |
FR2704376B1 (fr) * | 1993-04-22 | 1995-06-30 | Rainard Jean Luc | Procédé de récupération d'horloge et de synchronisation pour la réception d'informations transmises par un réseau ATM et dispositif de mise en Óoeuvre du procédé. |
US5533072A (en) * | 1993-11-12 | 1996-07-02 | International Business Machines Corporation | Digital phase alignment and integrated multichannel transceiver employing same |
TW250607B (en) * | 1994-03-17 | 1995-07-01 | Advanced Micro Devices Inc | Precoded waveshaping transmitter for twisted pair which eliminates the need for a filter |
IT1273098B (it) * | 1994-03-31 | 1997-07-04 | Cselt Centro Studi Lab Telecom | Dispositivo per il riallineamento di fase di celle atm in nodi atm ottici |
JPH0818414A (ja) * | 1994-04-26 | 1996-01-19 | Hitachi Ltd | 信号処理用遅延回路 |
US5822386A (en) * | 1995-11-29 | 1998-10-13 | Lucent Technologies Inc. | Phase recovery circuit for high speed and high density applications |
US5870445A (en) * | 1995-12-27 | 1999-02-09 | Raytheon Company | Frequency independent clock synchronizer |
GB2313001B (en) * | 1996-05-07 | 2000-11-01 | Nokia Mobile Phones Ltd | Frequency modulation using a phase-locked loop |
US5920897A (en) * | 1996-08-07 | 1999-07-06 | Seeq Technology, Incorporated | Apparatus and method for providing multiple channel clock-data alignment |
EP0863640A3 (en) * | 1997-03-04 | 2005-09-21 | Texas Instruments Incorporated | Improved physical layer interface device |
GB2326308B (en) * | 1997-06-06 | 2002-06-26 | Nokia Mobile Phones Ltd | Method and apparatus for controlling time diversity in telephony |
US6289068B1 (en) * | 1998-06-22 | 2001-09-11 | Xilinx, Inc. | Delay lock loop with clock phase shifter |
FR2782430B1 (fr) * | 1998-08-13 | 2004-05-28 | Bull Sa | Procede et interface d'interconnection mettant en oeuvre des liaisons serie haut-debit |
US6711227B1 (en) * | 1999-02-05 | 2004-03-23 | Broadcom Corporation | Synchronizing method and apparatus |
JP2000269423A (ja) * | 1999-03-16 | 2000-09-29 | Toshiba Microelectronics Corp | 半導体集積回路 |
US6122335A (en) * | 1999-10-01 | 2000-09-19 | Quantum Bridge Communications, Inc. | Method and apparatus for fast burst mode data recovery |
-
2000
- 2000-06-27 IT IT2000TO000633A patent/IT1320459B1/it active
-
2001
- 2001-06-15 DE DE60138339T patent/DE60138339D1/de not_active Expired - Fee Related
- 2001-06-15 AT AT01401565T patent/ATE429097T1/de not_active IP Right Cessation
- 2001-06-15 EP EP01401565A patent/EP1168706B1/en not_active Expired - Lifetime
- 2001-06-20 US US09/884,226 patent/US20020064175A1/en not_active Abandoned
- 2001-06-26 CA CA002351778A patent/CA2351778A1/en not_active Abandoned
Also Published As
Publication number | Publication date |
---|---|
EP1168706A2 (en) | 2002-01-02 |
EP1168706B1 (en) | 2009-04-15 |
CA2351778A1 (en) | 2001-12-27 |
US20020064175A1 (en) | 2002-05-30 |
DE60138339D1 (de) | 2009-05-28 |
ITTO20000633A1 (it) | 2001-12-27 |
EP1168706A3 (en) | 2005-08-17 |
ATE429097T1 (de) | 2009-05-15 |
ITTO20000633A0 (it) | 2000-06-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE60110281D1 (de) | Auslösung einer Flussmessung | |
TW200735011A (en) | Display system capable of automatic de-skewing and method of driving the same | |
WO2006128069A3 (en) | Digital drive architecture for flat panel displays | |
AU2001259147A1 (en) | Low thermal stress balance bar for a coriolis flowmeter | |
JP2008139877A5 (it) | ||
DE60307548D1 (de) | Wiederverschliessbares System für flexible Verpackungen, mit ineinandergreifendem Profilleistenverschluss | |
HK1070126A1 (en) | A majority component proportion determination of a fluid using a coriolis flowmeter | |
TW200710421A (en) | Exciting coil driving circuit of magnetic sensor | |
IT1320459B1 (it) | Metodo di allineamento di fase di flussi di dati appartenenti a tramea divisione di tempo relativo circuito. | |
JP4837586B2 (ja) | 半導体装置 | |
ATE278553T1 (de) | Druckkopfsubstrat, druckkopf, druckkopfpatrone und drucker | |
DE60118922D1 (de) | Messung der wahrgenommenen sprachqualität während des betriebs durch messung von objektiven fehlergrössen | |
ATE438083T1 (de) | Optische positionsmesseinrichtung | |
JP2009303203A (ja) | ダブル・データ・レートの入力データ・ストリームのためのデータのアライメントおよびスキュー除去のシステムならびに方法 | |
JP2009104333A (ja) | 走行支援システム及び走行支援装置 | |
PL377568A1 (pl) | Sposób określania błędu punktu zerowego w żyroskopie Coriolisa i żyroskop Coriolisa z określeniem błędu punktu zerowego | |
TW200634745A (en) | Phase difference detection circuit, phase difference detecting method, optical disk drive, and optical disk drive controlling method | |
DE60229825D1 (de) | Antriebsmechanismus zum genauen Bildlesen | |
ATE436007T1 (de) | Coriolis durchflussmesser und verfahren zur durchflussmessung | |
DK0518285T3 (da) | Kredsløbsarrangement til en indretning til måling af volumenstrømmen af et medie, som strømmer gennem et rør | |
JP4388149B2 (ja) | パルサのパルス幅測定装置 | |
RU2222827C1 (ru) | Интегрирующее устройство | |
WO2008087854A1 (ja) | 光位相変調評価装置 | |
BR0205084A (pt) | Portadora de registro, dispositivo de registro e/ou reprodução, e, método para fabricar uma portadopa de registro | |
DK0739285T3 (da) | Indretning til punktformet, meget nøjagtig lokalisering af et sporbundet køretøj |