IE20010380A1 - Self-aligned double gate mosfet with separate gates - Google Patents

Self-aligned double gate mosfet with separate gates

Info

Publication number
IE20010380A1
IE20010380A1 IE20010380A IE20010380A IE20010380A1 IE 20010380 A1 IE20010380 A1 IE 20010380A1 IE 20010380 A IE20010380 A IE 20010380A IE 20010380 A IE20010380 A IE 20010380A IE 20010380 A1 IE20010380 A1 IE 20010380A1
Authority
IE
Ireland
Prior art keywords
gate
forming
dielectric
transistor
gate dielectric
Prior art date
Application number
IE20010380A
Inventor
Guy Cohen
Hon-Sum Philip Wong
Original Assignee
Ibm
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US09/612,260 external-priority patent/US6982460B1/en
Application filed by Ibm filed Critical Ibm
Publication of IE20010380A1 publication Critical patent/IE20010380A1/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • H01L27/092Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having at least one potential-jump barrier or surface barrier; including integrated passive circuit elements with at least one potential-jump barrier or surface barrier the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66742Thin film unipolar transistors
    • H01L29/66772Monocristalline silicon transistors on insulating substrates, e.g. quartz substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78645Thin film transistors, i.e. transistors with a channel being at least partly a thin film with multiple gate
    • H01L29/78648Thin film transistors, i.e. transistors with a channel being at least partly a thin film with multiple gate arranged on opposing sides of the channel

Abstract

A structure and method of manufacturing a double-gate integrated circuit which includes forming a laminated structure having a channel layer and first insulating layers on each side of the channel layer, forming openings in the laminated structure, forming drain and source regions in the openings, removing portions of the laminated structure to leave a first portion of the channel layer exposed, forming a first gate dielectric layer on the channel layer, forming a first gate electrode on the first date dielectric layer, removing portions of the laminated structure to leave a second portion of the channel layer exposed, forming a second gate dielectric layer, doping the drain and source regions, using self-aligned ion implantation, wherein the first gate electrode and the second gate electrode are formed independent of each other.

Description

Field of the Invention The present invention generally relates to a self-aligned double-gate metal oxide 5 semiconductor (DG-MOSFET), with electrically separated top and bottom gates. Moreover, with the invention, the top and bottom gates may be formed by different materials.
Description of the Related Art The double-gate metal oxide semiconductor field effect transistor (DG-MOSFET), is a MOSFET having a top and a bottom gate which control the carriers in the channel. The double10 gate MOSFET has several advantages over a conventional single-gate MOSFET: higher transconductance, lower parasitic capacitance, avoidance of dopant fluctuation effects, and superior short-channel characteristics. Moreover, good short- channel characteristics are obtained down to 20 nm channel length with no doping needed in the channel region. This circumvents all the tunneling break-down, dopant quantization, and impurity scattering problems associated with channel doping.
Conventional systems have attempted to make a double-gate structure with both top and bottom gates self-aligned to the channel region. However, there is no satisfactory method of achieving this self-aligned structure. Previous efforts generally fall into the following categories.
WT CL _ JiOl 2-,Wo/ OPEN TO PUBLIC INSPECTION UNDER SECTION 28 AND RULE 23 JNL No. - - - OP A first, category includes etching silicon (Si) into a pillar structure and depositing gates around it (vertical Field Effect Transistor (FET)). A second, category etches a silicon on insulator (SOI) film into a thin bar, makes the source/drain contacts on both ends of the bar, and deposits the gate material on all three surfaces of the thin Si bar. Another way involves making a conventional single-gate MOSFET, then using bond-and-etch back techniques to form the second gate. A fourth conventional method starts with a thin SOI film, patterns a strip and digs a tunnel under it by etching the buried oxide to form a suspended Si bridge. Then, this method deposits the gate material all around the suspended Si bridge.
There are serious drawbacks in all of the above approaches. For example, the first and second require formation of a vertical pillar or Si bar at a thickness of 1 Onm and it is difficult to reach this dimension with good thickness control and prevent Reactive Ion Etching (RIE) damage. While in the vertical ease (first), it is difficult to make a low series resistance contact to the source/drain terminal which is buried under the pillar. In the lateral case (second), the device width is limited by the Si bar height. In the third ease, thickness control and top/bottom gate self-alignment are major problems. In the fourth case, the control over the gate length is poor, and the two gates are electrically connected and must be made of the same material.
A co-pending application by, Κ. K. Chan, G. M. Cohen, Y. Taut, H.S.P. Wong, entitle Self-Aligned Double-Gate MOSFET by Selective Epitaxy and Silicon Wafer Bonding Techniques, 09/272,297, filed March 19,1999 (hereinafter Chan) incorporated herein by reference, utilizes a method for the fabrication of a double-gate MOSFET structure with both top and bottom gates self-aligned to the channel region. The process circumvents most of the YOR9-2000-0174 problems discussed above. Yet, the top and bottom gates are still physically connected. This occurs because the gate material is deposited in one processing step as an all- around the channel gate.
This may not be desirable in some applications for the following reasons. First, from the 5 circuit design point of view, two electrically separated gates are preferable. Second, the bottom gate and top gate are essentially made of the same material, thus only a symmetric DG-MOSFET may be fabricated. Asymmetric DG-MOSFET in which the bottom gate material is different than the top gate cannot be realized.
Chan discloses forming an all-around the channel gate by forming a suspended silicon 10 bridge (the channel) followed by the deposition of the gate material conformally around it. To obtain a good threshold voltage control, the channel thickness should be thinned down to 3-5 nm. It is not clear if such thin bridges can be processed with a high enough yield. Thus, this may impose a limitation on the process suggested in Chan.
Thus, there is a need for a self-aligning DG-MOSFET that is formed by depositing the 15 top and bottom gates independently. Such a structure would produce many advantages. For example, the independent formation of the gates permits the gates to be electrically separated; to be made of varying materials and thickness, and to provide a structure that is planarized, making it easier to connect the device. In addition, there is a need for a DG-MOSFET which permits the formation of a very thin channel.
YOR9-2000-0174 SUMMARY OF THE INVENTION IE ο 1 Ο 3 8 Ο It is, therefore, an object of the present invention to provide a structure and method for manufacturing a double-gate integrated circuit which includes forming a laminated structure having a channel layer and first insulating layers on each side of the channel layer, forming openings in the laminated structure, forming drain and source regions in the openings, removing portions of the laminated structure to leave a first portion of the channel layer exposed, forming a first gate dielectric layer on the channel layer, forming a first gate electrode on the first gate dielectric layer, removing portions of the laminated structure to leave a second portion of the channel layer exposed, forming a second gate dielectric layer on the channel layer, forming a second gate electrode on the second gate dielectric layer, doping the drain and source regions, using self-aligned ion implantation, wherein the first gate electrode and the second gate electrode are formed independently of each other.
The gate dielectric is typically made of SiO2 but it can be made of other dielectric materials.
Also, the gate dielectric associated with the top gate is independent of the gate dielectric associated for the bottom gate. Thus, the gate dielectrics may be of different thicknesses and materials.
BRIEF DESCRIPTION OF THE DRAWINGS YOR9-2000-0174 The foregoing and other objects, aspects and advantages will be better understood from the following detailed description of a preferred embodiment of the invention with reference to the drawings, in which: Figure 1 is a schematic diagram depicting a portion of the depositions and bonding that are used to fabricate a film stack; Figure 2 is a schematic diagram depicting a portion of the depositions and bonding that are used to fabricate a film stack; Figure 3 is a schematic diagram depicting a portion of the depositions and bonding that are used to fabricate a film stack; Figure 4 is a schematic diagram depicting a portion of the depositions and bonding that are used to fabricate a film stack; Figure 5 is a schematic diagram depicting a portion of the depositions and bonding that are used to fabricate a film stack; Figure 6 is a schematic diagram depicting a portion of the depositions and bonding that are used to fabricate a film stack; Figure 7 is a schematic diagram depicting a cross section along line L-L in Figure 8.; Figure 8 is a schematic diagram depicting a top view of the DG-MOSFET fabricated according to this invention; Figure 9 is a schematic diagram depicting a cross section of Figure 10 along line L-L; Figure 10 is a schematic diagram depicting the top view and the of the DG-MOSFET fabricated according to this invention and the extension of the SOI channel into the source and drain regions by epitaxy; YOR9-2000-0174 ίιε? 0 ί π a ο Figure 11 is a schematic diagram depicting the side-wall spacer; Figure 12 is a schematic diagram depicting the filling ofthe source and drain trenches with the source/drain material and its subsequent planarization by CMP; Figure 13 is a schematic diagram depicting the source and drain recesses; Figure 14 is a schematic diagram depicting the source and drain recess regions filled with a dielectric material; Figure 15 is a schematic diagram depicting the etching of the top nitride film; Figure 16 is a schematic diagram depicting side-wall formation; Figure 17 is a schematic diagram depicting the structure after the growth of the top gate dielectric; Figure 18 is a schematic diagram depicting the structure after the deposition of the top gate material and its planarization by CMP; Figure 19 is a schematic diagram depicting the structure with the nitride hard mask that is used to define the device mesa; Figure 20 is a schematic diagram depicting a cross section of Figure 19 along line L-L; Figure 21 is a schematic diagram depicting the structure along line L-L after the mesa etch; Figure 22 is a schematic diagram depicting the structure along line W-W after the mesa etch; Figure 23 is a schematic diagram depicting the side-wall along line L-L; Figure 24 is a schematic diagram depicting the side-wall along line W-W; Figure 25 is a schematic diagram depicting the structure along line L-L after the mesa etch was continued into the box; YQR9-2000-0174 IE 0 1 0 Β 8 0 Figure 26 is a schematic diagram depicting the structure along line L-L after the mesa etch was continued into the box; Figures 27 is a schematic diagram depicting the structure along line L-L and the isolation of the exposed source and drain side-walls by oxidation; Figure 28 is a schematic diagram depicting the structure along line W-W and the isolation of the exposed source and drain side-walls by oxidation; Figure 29 is a schematic diagram depicting the structure along line L-L after the bottom nitride film was removed by wet etching; Figure 30 is a schematic diagram depicting the structure along line W-W after the bottom nitride film was removed by wet etching; Figure 31 is a schematic diagram depicting the structure along line L-L after the growth of the bottom gate dielectric; the deposition of the bottom gate material; and, its planarization by CMP; Figure 32 is a schematic diagram depicting the structure along line W-W after the growth of the bottom gate dielectric; the deposition of the bottom gate material; and, its planarization by CMP; Figure 33 is a schematic diagram depicting the structure along line L-L, after removal of the dielectric from the recessed region of the source drain and the formation of a side-wall; Figure 34 is a schematic diagram depicting the structure along line W-W, after removal of the dielectric from the recessed region of the source drain and the formation of a side-wall; Figure 35 is a schematic diagram depicting, along line L-L, the self-aligned source/drain implant; Figure 36 is a schematic diagram depicting, along line L-L, the self-aligned silicide formation; Figure 37 is a schematic diagram depicting, along line L-L, the self-aligned silicide formation; YOR9-2000-0174 Figure 38 is a schematic diagram depicting, along line L-L, that the recessed source and drain regions are re-filled with a dielectric material; Figures 39 is a schematic diagram depicting the top view and view along line L-L, of the nitride hard mask that is used for the etching of the excess bottom gate material; Figure 40 is a schematic diagram depicting the top view along line W-W of the nitride hard mask that is used for the etching of the excess bottom gate material; Figure 41 is a schematic diagram depicting along line L-L the passivation and planarization of the device by a dielectric deposition and CMP; Figure 42 is a schematic diagram depicting along line W-W the passivation and planarization of the device by a dielectric deposition and CMP; Figure 43 is a schematic diagram depicting along line L-L the passivation and planarization of the device by a dielectric deposition and CMP; Figure 44 is a schematic diagram depicting along line W-W the passivation and planarization of the device by a dielectric deposition and CMP; Figure 45 is a schematic diagram depicting the contact hole (via) opening used to contact the device source, drain and the top and bottom gates; Figure 46 is a schematic diagram depicting the contact hole (via) opening and used to contact the device source, drain and the top and bottom gates; Figure 47 is a schematic diagram depicting the contact hole (via) opening and the metalization used to contact the device source, drain and the top and bottom gates; Figure 48 is a schematic diagram depicting along line W-W the partially completed structure according to the invention; and YQR9-2000-0174 Figure 49 is a schematic top view of the inventive structure.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS OF THE INVENTION The following describes the present invention which is a self-aligned double-gate metal oxide semiconductor (DG-MOSFET), with electrically separated top and bottom gates and method for making the same. Moreover, the top and bottom gates comprise different materials. As depicted in figures 1-6, the invention begins by forming a series of layers. First, the invention forms a thin silicon dioxide 1 (e.g., about 2 nm thick) onto a single crystal wafer 5A, which is referred to as the donor wafer. Second, a layer of silicon nitride 2 (which can be, for example, approximately 100 nm thick) is formed onto the silicon dioxide layer 1. Third, a thick (e.g., approximately 400 nm) silicon dioxide layer 3 is formed onto the nitride layer 2. Fourth, the crystal wafer is bonded to a handle wafer 4. This bonding is performed using standard silicon wafer bonding techniques such as boron etch stop, smartCut, and other techniques well known to those skilled in the art (for a detailed discussion on bonding techniques see Jean-Pierre Colinge, Silicon-On-Insulator Technology, 2nd Ed, Kluwer Academic Publishers, 1997, incorporated herein by reference). Next, the SOI layer 5 is formed to the required thickness for the MOSFET channel. For example, if the smartCut technique is used then a thin Si layer is transferred from the donor wafer 5 A surface onto the handle wafer 4. The transferred Si layer is typically bonded onto an insulating film such as SiO2, and is therefore referred to as silieon-on-insulator (SOI).
The thickness of the transferred SOI film is determined by the depth of the hydrogen implant YOR9-2000-0174 IE 01 η 18 Β which is part of the smartCut technique. Once the SOI film is transferred onto the handle wafer 4 it can he further thinned by oxidation and stripping. The SOI film thickness is typically monitored by ellipsometry or by x-ray diffraction techniques (see G.M. Cohen et. al, Applied Physics Letters, 75(6), p. 787, August 1999, incorporated herein by reference).
Then, a thin silicon dioxide 6 layer (approximately 2 nm) is formed onto the SOI layer 5.
This is followed by the formation of a thick silicon nitride 7 layer (e.g., about 150 nm) onto the silicon dioxide layer 6.
After the first series of layers is completed, the invention etches two regions 8 into the stack of films. As depicted in Figures 7 and 8, etch stops (or other similar control features) are positioned some distance into the buried oxide (BOX) 3. The distance between these two regions will become the length (Lg) of the fabricated MOSFET gate.
This disclosure illustrates the inventive structure and process along different cross- sectional lines for clarity. For example, Figures 7, 9,11-18, 20,21,23,25,27,29, 31, 33-38, 40,41,43, and 47 are schematic diagrams cut along line L-L, of the top view of the structure shown in Figures 8 and 9.
The invention begins a series of steps to reshape the etched regions. First, as depicted in Figures 9 and 10, an epitaxial silicon (epi) extension 9 is grown selectively out of the single crystal SOI 5 channel. The epi extension 9 extends into the etched regions 8 and is grown around the entire perimeter of the etched regions. The size of the epi extension 9 is preferably about 50 nm. The extension may also be realized by growth of other alloys such as SiGe, SiGeC or other suitable materials well known to those skilled in the art.
YOR9-2000-0174 Next, the invention forms side-wall spacers 10 on the side-walls ofthe etched regions 8, as shown in Figure 11. This is performed by depositing a dielectric (not included in the figures) onto the entire structure. The thickness of this dielectric determines the resultant spacer 10 thickness. The dielectric can also be a composite (e.g. subsequent deposition of oxide and nitride layers) to provide etch selectivity. In a preferred embodiment, reactive ion etching is employed to form side wall spacers 10. Also, isotropic etching (reactive ion etching or wet chemical etching) is performed to remove residues of the spacer dielectric from the exposed silicon extension of the SOI channel.
Then, as shown in Figure 12, the invention forms source/drain regions 11. This is done by first depositing amorphous silicon or poly-silicon 11 into the etched regions 8. As depicted in Figure 12, the amorphous silicon is deposited until the level of amorphous silicon is higher than the top surface of nitride 7. Second, chemical- mechanical polishing (CMP) is used to planarize the top surface. The CMP process mainly removes amorphous-Si and is selective to nitride 7. Next, as depicted in Figure 13, reactive-ion-etching is used to recess 12 the silicon in the source/drain regions 11. Finally, as shown in Figure 14, a dielectric 13 (such as oxide) is deposited into the recessed regions 12, such that the dielectric fully conforms to the recessed region 12.
Subsequently, the dielectric is planarized by CMP.
Also, the invention reshapes the top portion of the structure as shown in Figure 15. This is done by, first, removing the top nitride 7 by wet chemical etching (e.g. hot phosphoric acid). Second, side-walls 14 are formed as depicted in Figure 16. The walls are formed by depositing a dielectric conformally onto the entire structure and then etching the dielectric to form side-walls.
The thickness of the dielectric determines the thickness of the side-walls 14. Third, the top YOR9-2000-0174 ΙΕ η 1 η 3 8 Ο sacrificial pad oxide 6 is removed by wet chemical etch (e.g. hydrofluoric acid). Next, a top gate dielectric 15 is grown onto the top surface of the SOI channel 5 as shown in Figure 17. The top gate material 16 (e.g. doped polysilicon or tungsten) is conformally deposited to form the gate electrode as shown in Figure 18. Finally, chemical-mechanical polishing is used to planarize the top surface. The CMP process mainly removes the top gate material using a slurry that is selective to nitride 7.
Subsequently, the invention places a mesa hard mask 17 onto the structure as shown in Figures 19 and 20. The mesa hard mask is comprised of a deposition nitride film which is preferably about 100 nm thick and is subsequently patterned. Figures 22, 24, 26, 28, 30, 32, 42, 44, 46, and 48 are cross-sectional views along line W-W, shown in Figure 19.
More specifically, the invention isolates individual devices using the mesa hard mask 17, The structure is patterned as follows: (1) etching with reactive ion etching (RIE) past the SOI film and stopping on the nitride as shown in Figures 21 and 22; (2) depositing a dielectric such as low temperature oxide (LTO) of preferably about 75 nm conformally on the entire structure and etching the dielectric to form a sidewall 18 as shown in Figures 23 and 24; (3) completing the mesa etch by etching some distance into the BOX 3 as shown in Figures 25 and 26. The sidewall of the bottom nitride 2 is also exposed during this process.
As depicted in Figures 27 and 28, the invention grows a thermal oxide 19 to isolate the exposed source and drain side-wall. Then, as depicted in Figures 29 and 30, the invention removes the bottom nitride 2 and top nitride hard mask 17 by wet chemical etching (e.g., hot phosphoric acid). The removal of the bottom nitride 2 forms a tunnel 20 along the device in the width YQR9-2000-0174 IEO1OH0 dimension and a suspended bridge along the length dimension. Also, the bottom sacrificial pad oxide 1 is removed by wet chemical etch (e.g. hydrofluoric add).
Next, as shown in Figures 31 and 32, the invention forms the bottom gate electrode 22. This is done by first growing bottom gate dielectric 21 on the bottom surface of the SOI channel 5. The bottom gate material 22 (e.g. doped poly- silicon, tungsten, etc.) is conformally deposited to form the bottom gate electrode. Next, CMP is used to planarize the top surface. The CMP process mainly removes the bottom gate material and is selective to the LTO.
As shown in Figure 33, the invention etches the source/drain cap dielectric LTO 13. The invention deposits a dielectric conformally on the entire structure to form side-walls 23, as shown in Figure 34. Once again, the thickness of this dielectric determines the resultant spacer thickness. The dielectric is then etched to form the final side-wall structure 23.
Next the invention, dopes source/drain regions 11 using a self-aligned ion-implantation 24 to heavily dope the silicon 11 as shown in Figure 35. To mask the SOI channel region from the ion implantation, the top poly gate 16 is used as a self-aligned implant mask. The side-wall spacer 23 will offset the source/drain implant from the channel region. The implant is followed by a rapid thermal annealing to activate the dopant.
A self-aligned silicide process is then applied to form the silicide 26 over the source/drain and gates 11, as shown in Figure 37. This is accomplished using any standard process well known to those skilled in the art. For example, in preparation for application of the silicide, a metal 25 such as cobalt (Co) or titanium (Ti) is deposited conformally on the entire structure as shown in Figure 36 and the structure is heated. After the silicide is deposited, a dielectric such as LTO is conformally deposited over the silicide to form an LTO cap 27, shown in Figure 38. This is YOR9-2000-0174 followed by CMP which is used to planarize the top surface. The CMP process mainly removes the dielectric material 27 and is selective to the silicide 26 and/or the gate materials 16 and 22. Due to a finite selectivity of the CMP process some or all ofthe gate silicide 26 may be removed. In this case, the self-aligned silicide process may be repeated to form a new gate silicide.
Next, the bottom gate 22 is finalized. First, a nitride or LTO film 27 of preferably about 100 nm is deposited and subsequently patterned by photolithography to form a hard mask that defines the bottom gate area 28 as shown in top view in Figure 39 and cross-section along line L-L in Figure 40. Second, the excess bottom gate material 22 is etched down to the BOX 3, and a thick passivation dielectric is deposited 29 as shown in Figures 41 and 42. CMP is again used to planarize the top surface. The CMP process mainly removes the dielectric material 29 and is selective to not remove the nitride hard mask 28. A second passivation dielectric is then deposited 30 as shown in Figures 43 and 44.
Next, contact holes 31 are formed on the source, and drain 11, and contact holes 32 are etched over the two gates 16, 22, by photo-lithography patterning and etching as shown in Figures 45 and 46. Metalization 33 is then deposited and subsequently patterned to form electrical contacts to the source, the drain, and the bottom and top gates electrodes as shown in Figures 47 and 48.
If the gate length is very short, two levels of metalization may be applied to allow for more relaxed design rules for the contact of the top gate. Figure 49 shows a top view of the completed structure.
Many benefits over the prior art are realized by the specific improvements of this invention.
First, this invention deposits the top and bottom gates in two separate steps and creates top and bottom gates that are electrically separated, which results in several advantages. For example, the YQR9-2000-0174 ϊ Γ® » »U._ bottom gate may be used to control the threshold voltage, thereby allowing a mix threshold voltage (Vt) circuit for low power applications.
This structure also allows for increases in the circuit density. When gates are electrically separated the double-gate MOSFET comprises a four terminal device with two input gates.
Thus, a single device can be used to implement binary logic operations such as a NOR (nFET) or a NAND (pFET) cell. The implementation of these binary logic functions would typically require two standard MOSFETs per cell. This increase in the circuit density also applies to analog circuits. For example a mixer may be implemented by applying the oscillator voltage to one gate and the signal (data) voltage to the other gate.
Since the invention grows the top and bottom gates and respective gate dielectrics independently, the gates and gate dielectrics may be of different materials and different thicknesses. Also different doping levels and doping species may be incorporated into each gate. Thus, asymmetric gates may be fabricated. The asymmetric double-gate MOSFET is most useful for a mixed application where the gates are tied together to achieve speed and can be used separately to achieve low power and high density e.g. for static random access memory (SRAM).
Also, the invention provides a structure that is planar, making it easier to connect the device. Devices with a very thin channel of about 3 to 5 nm thick may be required to obtain a good threshold voltage behavior. Fabricating suspended silicon bridges with a thin layer may reduce the overall yield. This invention supports the channel with a thick layer 22. Thus, the invention allows devices with a very thin channel to be fabricated and permits such devices to obtain a good threshold voltage behavior. The invention also utilizes a self-aligned silicide process which lowers the series resistance.
YQR9-2000-0174 ΙΕΟ 1 0 58 0 While the invention has been described in terms of preferred embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.

Claims (39)

What is claimed is:
1. A transistor comprising: a channel region; a first gate on top of said channel region; a second gate below said channel region; wherein said first gate and said second gate are electrically separated from each other.
2. The transistor of claim 1, wherein said first gate comprises a different doping concentration that said second gate.
3. The transistor of claim 1, wherein said first gate comprises a different doping species than said second gate.
4. The transistor of claim 1, further comprising a first gate dielectric below said first gate and a second gate dielectric above said second gate.
5. The transistor of claim 1, wherein said first gate has a first conductive contact and said second gate has a second conductive contact and said first conductive contact and said second conductive contact are coplanar.
6. The transistor of claim 1, wherein said first gate comprises a different material than said second gate. YOR9-2000-0174
7. The transistor of claim 1, wherein said first gate comprises a different thickness than said second gate.
8. The transistor of claim 1, wherein said first gate, said second gate and said channel region form a planarized structure. 5
9. The transistor of claim 4, wherein said first gate dielectric comprises a different material than said second gate dielectric.
10. The transistor of claim 4, wherein said first gate dielectric comprises a different thickness than said second gate dielectric.
11. A semiconductor chip having at least one transistor, said transistor comprising: 10 a channel region; a first gate on top of said channel region; a second gate below said channel region; wherein said first gate comprises a different material than said second gate.
12. The semiconductor chip of claim 11, wherein said first gate and said second gate have 15 different dopant concentrations.
13. The semiconductor chip of claim 11, wherein said first gate and said second gate have different dopant species.
14. The semiconductor chip of claim 11, further comprising a first gate dielectric below said first gate and a second gate dielectric above said second gate. 20 15. The semiconductor chip of claim 14, wherein said first gate dielectric comprises a different material than said second gate dielectric. 16. The semiconductor chip of claim 14, wherein said first gate dielectric comprises a YQR9-2000-0174 different thickness than said second gate dielectric. 17. The semiconductor chip of claim 11, wherein said first gate has a first conductive contact and said second gate has a second conductive contact and said first conductive contact and said second conductive contact are coplanar. 5 18. The semiconductor chip of claim 11, wherein said first gate and said second gate are electrically separated. 19. The semiconductor chip of claim 11, wherein said first gate and said second gate have different thicknesses. 20. The semiconductor chip of claim 11, wherein said first gate, said second gate and said 10 channel region form a planarized structure. 21. A method of forming a transistor comprising: forming a laminate structure including a first gate over a channel region; removing portions of said laminate below said channel region; and, forming a second gate below said channel region,
15. Wherein said first gate and said second gate are electrically separated from each other. 22. The method of forming a transistor according to claim 21, wherein said first gate supports said channel region during said removing process. 23. The method of forming a transistor according to claim 21, wherein said first gate comprises a different doping concentration than said second gate.
16. 20 24. The method of forming a transistor according to claim 21, further comprising applying different doping species to said first gate and said second gate. YOR9-2000-0174 IE Ο 1 Ο 3 8 Ο
17. 25. The method of forming a transistor according to claim 21, further comprising forming a first gate dielectric below said first gate and a second gate dielectric above said second gate.
18. 26. The method of forming a transistor according to claim 24, wherein said first gate dielectric comprises a different material than said second gate dielectric. 5
19. 27. The method of forming a transistor according to claim 24, wherein said first gate dielectric comprises a different thickness than said second gate dielectric.
20. 28. The method of forming a transistor according to claim 21, further comprising forming a first gate oxide below said first gate and a second gate oxide above said second gate.
21. 29. The method of forming a transistor according to claim 21, wherein said first gate has a 10 first conductive contact and said second gate has a second conductive contact and said first conductive contact and said second conductive contact are coplanar.
22. 30. The method of forming a transistor according to claim 21, wherein said first gate comprises a different material than said second gate.
23. 31. The method of forming a transistor according to claim 21, wherein said first gate 15 comprises a different thickness than said second gate.
24. 32. The method of forming a transistor according to claim 21, wherein said first gate, said second gate and said channel region form a planarized structure.
25. 33. A method of manufacturing a double-gate transistor comprising: forming a laminated structure having a channel layer and first insulating layers on each 20 side of said channel layer; forming openings in said laminated structure; forming drain and source regions in said openings; YQR9-2000-0174 IE Ο 1 Ο ί 8 Ο removing portions of said laminated structure to leave a first portion of said channel layer exposed; forming a first gate dielectric on said channel layer; forming a first gate electrode on said first gate dielectric layer; 5 removing portions of said laminated structure to leave a second portion of said channel layer exposed; forming a second gate dielectric layer on said channel layer; forming a second gate electrode on said second gate dielectric layer; doping said drain and source regions, wherein said first gate electrode and said second gate electrode are formed independently 10 of each other.
26. 34. The method in claim 33, wherein, said first and second gate electrode are electrically separated.
27. 35. The method in claim 33, wherein said doping of said drain and source regions comprises a self-aligned ion implantation. 15
28. 36. The method in claim 33, wherein said method further comprises forming said first gate electrode to have a thickness and greater than that of said second gate electrode.
29. 37. The method in claim 33, wherein said method further comprises forming said first gate to have a width greater than that of said second gate.
30. 38. The method in claim 33, wherein said method further comprises forming said first gate 20 dielectric to have a width greater than that of said second gate dielectric.
31. 39. The method in claim 33, further comprising forming said first gate from a first material and said second gate from a second material. YQR9-2000-0174
32. 40. The method in claim 33, further comprising forming said first gate dielectric from a first material and said second gate dielectric from a second material.
33. 41. The method in claim 33. wherein said removing portions of said laminate structure leaves a second portion of said channel layer exposed, forms a tunnel in said laminate, and, 5 wherein said tunnel is formed between an upper layer and a lower layer and said lower layer.
34. 42. The method in claim 33, wherein said first gate dielectric comprises a different material than said second gate dielectric.
35. 43. The method of forming a transistor according to claim 33, wherein said first gate 10 dielectric has a different thickness than said second gate dielectric.
36. 44. A transistor, substantially as hereinbefore described with reference to and/or as illustrated in Figures 1 to 49 of the accompanying drawings.
37. 45. A semi-conductor chip, substantially as hereinbefore described with reference to and/or as illustrated in Figures 1 to 49 of the accompanying drawings.
38. 46. A method of forming a transistor, substantially as hereinbefore described with reference to and/or as illustrated in Figures 1 to 49 of the accompanying drawings.
39. 47. A method of manufacturing a double gate transistor, substantially as hereinbefore described with reference to and/or as illustrated in Figures 1 to 49 of the accompanying drawings.
IE20010380A 2000-05-15 2001-04-18 Self-aligned double gate mosfet with separate gates IE20010380A1 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US20413100P 2000-05-15 2000-05-15
US09/612,260 US6982460B1 (en) 2000-07-07 2000-07-07 Self-aligned gate MOSFET with separate gates

Publications (1)

Publication Number Publication Date
IE20010380A1 true IE20010380A1 (en) 2002-02-20

Family

ID=26899213

Family Applications (1)

Application Number Title Priority Date Filing Date
IE20010380A IE20010380A1 (en) 2000-05-15 2001-04-18 Self-aligned double gate mosfet with separate gates

Country Status (8)

Country Link
JP (1) JP3872316B2 (en)
KR (1) KR100503722B1 (en)
CN (2) CN100356526C (en)
DE (1) DE10119411B4 (en)
IE (1) IE20010380A1 (en)
IL (1) IL143013A (en)
SG (1) SG103287A1 (en)
TW (1) TW490745B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7288805B2 (en) 2005-02-24 2007-10-30 International Business Machines Corporation Double gate isolation

Families Citing this family (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100497672B1 (en) * 2002-05-10 2005-07-01 재단법인서울대학교산학협력재단 Dram using aligned soi double gate transistor and process thereof
DE10241945A1 (en) * 2002-09-10 2004-03-18 Infineon Technologies Ag Production of a planar transistor used as a MOSFET comprises forming a semiconductor-on-isolator substrate, forming a gate insulating layer and a gate region on the substrate, forming a second insulating layer, and further processing
DE10245153A1 (en) * 2002-09-27 2004-04-15 Infineon Technologies Ag Integrated field effect transistor with two control areas, use of this field effect transistor and manufacturing process
JP4546021B2 (en) 2002-10-02 2010-09-15 ルネサスエレクトロニクス株式会社 Insulated gate field effect transistor and semiconductor device
WO2004088757A1 (en) * 2003-03-28 2004-10-14 Fujitsu Limited Semiconductor device and method for fabricating the same
FR2853454B1 (en) 2003-04-03 2005-07-15 St Microelectronics Sa TRANSISTOR MOS HIGH DENSITY
CN1322590C (en) * 2003-06-24 2007-06-20 北京大学 A double-grid MOS transistor and method for making same
JP2005174960A (en) * 2003-12-05 2005-06-30 National Institute Of Advanced Industrial & Technology Double-gate field-effect transistor
JP2005167163A (en) * 2003-12-05 2005-06-23 National Institute Of Advanced Industrial & Technology Double gate field-effect transistor
WO2005055326A1 (en) * 2003-12-05 2005-06-16 National Institute Of Advanced Industrial Science And Technology Dual-gate field effect transistor
JP2005174964A (en) * 2003-12-05 2005-06-30 National Institute Of Advanced Industrial & Technology Double-gate field-effect transistor
CN100444405C (en) * 2004-07-02 2008-12-17 中华映管股份有限公司 Double grid film electric crystal and pixel structure and its producing method
KR100679693B1 (en) * 2004-10-29 2007-02-09 한국과학기술원 Non-Volatile Memory Structure for two Bits Cell Operation with Asymmetrical Work Function Double Gate and its Manufacturing
US7202117B2 (en) * 2005-01-31 2007-04-10 Freescale Semiconductor, Inc. Method of making a planar double-gated transistor
KR100745902B1 (en) * 2005-10-24 2007-08-02 주식회사 하이닉스반도체 Nonvolatile ferro-electric memory device
CN101901837A (en) * 2010-06-24 2010-12-01 复旦大学 Grid-controlled PN field effect transistor and control method thereof
CN103022124B (en) * 2011-09-22 2015-08-19 中芯国际集成电路制造(北京)有限公司 Double-gated transistor and manufacture method thereof
US8685823B2 (en) * 2011-11-09 2014-04-01 International Business Machines Corporation Nanowire field effect transistor device

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4378627A (en) * 1980-07-08 1983-04-05 International Business Machines Corporation Self-aligned metal process for field effect transistor integrated circuits using polycrystalline silicon gate electrodes
JPS63308386A (en) * 1987-01-30 1988-12-15 Sony Corp Semiconductor device and manufacture thereof
US5296727A (en) * 1990-08-24 1994-03-22 Fujitsu Limited Double gate FET and process for manufacturing same
US5166084A (en) * 1991-09-03 1992-11-24 Motorola, Inc. Process for fabricating a silicon on insulator field effect transistor
US5273921A (en) * 1991-12-27 1993-12-28 Purdue Research Foundation Methods for fabricating a dual-gated semiconductor-on-insulator field effect transistor
KR960002103B1 (en) * 1993-02-26 1996-02-10 현대전자산업주식회사 Double gate tft and the making method thereof
JP3253808B2 (en) * 1994-07-07 2002-02-04 株式会社半導体エネルギー研究所 Semiconductor device and manufacturing method thereof
US5604368A (en) * 1994-07-15 1997-02-18 International Business Machines Corporation Self-aligned double-gate MOSFET by selective lateral epitaxy
US5773331A (en) * 1996-12-17 1998-06-30 International Business Machines Corporation Method for making single and double gate field effect transistors with sidewall source-drain contacts
JP3699823B2 (en) * 1998-05-19 2005-09-28 株式会社東芝 Semiconductor device
US6331476B1 (en) * 1998-05-26 2001-12-18 Mausushita Electric Industrial Co., Ltd. Thin film transistor and producing method thereof
US6037204A (en) * 1998-08-07 2000-03-14 Taiwan Semiconductor Manufacturing Company Silicon and arsenic double implanted pre-amorphization process for salicide technology
US6365465B1 (en) * 1999-03-19 2002-04-02 International Business Machines Corporation Self-aligned double-gate MOSFET by selective epitaxy and silicon wafer bonding techniques
KR100372820B1 (en) * 1999-06-29 2003-02-20 주식회사 하이닉스반도체 Double silicon mosfet and method of manufacturing the same

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7288805B2 (en) 2005-02-24 2007-10-30 International Business Machines Corporation Double gate isolation
US7537985B2 (en) 2005-02-24 2009-05-26 International Business Machines Corporation Double gate isolation

Also Published As

Publication number Publication date
IL143013A0 (en) 2002-04-21
DE10119411A1 (en) 2001-11-29
CN1219329C (en) 2005-09-14
CN100356526C (en) 2007-12-19
KR20010105160A (en) 2001-11-28
TW490745B (en) 2002-06-11
DE10119411B4 (en) 2015-06-11
IL143013A (en) 2007-06-03
SG103287A1 (en) 2004-04-29
JP3872316B2 (en) 2007-01-24
CN1324113A (en) 2001-11-28
KR100503722B1 (en) 2005-07-26
CN1670929A (en) 2005-09-21
JP2002016255A (en) 2002-01-18

Similar Documents

Publication Publication Date Title
US6982460B1 (en) Self-aligned gate MOSFET with separate gates
US6759710B2 (en) Self-aligned double-gate MOSFET by selective epitaxy and silicon wafer bonding techniques
US6967377B2 (en) Double-gate fet with planarized surfaces and self-aligned silicides
EP0612103B1 (en) Method of manufacturing a silicon-on-insulator semiconductor device
US6762101B2 (en) Damascene double-gate FET
US7700446B2 (en) Virtual body-contacted trigate
US6372559B1 (en) Method for self-aligned vertical double-gate MOSFET
US6767793B2 (en) Strained fin FETs structure and method
US7750405B2 (en) Low-cost high-performance planar back-gate CMOS
IE20010380A1 (en) Self-aligned double gate mosfet with separate gates
US7648880B2 (en) Nitride-encapsulated FET (NNCFET)
US10580900B2 (en) Nanosheet channel post replacement gate process
WO2004088757A1 (en) Semiconductor device and method for fabricating the same
CN105513968B (en) The manufacturing method of fin formula field effect transistor
US11967626B2 (en) Field effect transistors with gate fins and method of making the same
US20230079098A1 (en) Field effect transistors with gate fins and method of making the same
US20230083560A1 (en) Field effect transistors with gate fins and method of making the same
KR100497672B1 (en) Dram using aligned soi double gate transistor and process thereof

Legal Events

Date Code Title Description
MM9A Patent lapsed through non-payment of renewal fee