GB2123251A - Timer-controlled audio component system - Google Patents
Timer-controlled audio component system Download PDFInfo
- Publication number
- GB2123251A GB2123251A GB08315943A GB8315943A GB2123251A GB 2123251 A GB2123251 A GB 2123251A GB 08315943 A GB08315943 A GB 08315943A GB 8315943 A GB8315943 A GB 8315943A GB 2123251 A GB2123251 A GB 2123251A
- Authority
- GB
- United Kingdom
- Prior art keywords
- components
- component
- timer
- priority
- control circuits
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11B—INFORMATION STORAGE BASED ON RELATIVE MOVEMENT BETWEEN RECORD CARRIER AND TRANSDUCER
- G11B31/00—Arrangements for the associated working of recording or reproducing apparatus with related apparatus
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B1/00—Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
- H04B1/06—Receivers
- H04B1/16—Circuits
- H04B1/20—Circuits for coupling gramophone pick-up, recorder output, or microphone to receiver
- H04B1/205—Circuits for coupling gramophone pick-up, recorder output, or microphone to receiver with control bus for exchanging commands between units
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Multimedia (AREA)
- Electronic Switches (AREA)
- Signal Processing Not Specific To The Method Of Recording And Reproducing (AREA)
Abstract
In a multiple-component audio system the components (1,2....m) are connected to a common amplifier (D) and speaker (E) and are arranged in an order of priority. Control circuits in each of the components are linked in a cascade arrangement corresponding to the order of priority. When one of the components is turned on, the associated circuit produces a signal (A1... Am-1, Am) which inhibits the operation of lower-ordered ones of the components. A timer (T) contained in one of the control circuits can reset either the control circuits of all components in the system, or only the control circuit of the highest ordered one of the components. <IMAGE>
Description
SPECIFICATION Timer-controlled audio component system
The present invention pertains to a control system for audio components. More particularly, the invention pertains to a timer-based control device for an audio component system composed of a plurality of components.
Timers for turning on and off audio components have widely been used. Recently, such timers have been applied to mobile audio component systems for controlling the operation pf such systems. Tuners equipped with timers have recently been announced. However, such arrangements are limited to controlling the operation of only the tuner, and are not adaptable for controlling the operation of other components within the system such as a tape deck or the like. Accordingly, such a system suffers a drawback in that, while a specific compo
nent can be controlled with the timer, the other components in the system may still be energized, even though their audio outputs are defeated.
Hence, the power consumption of such systems is
much higher than what it should be. Also, while a tuner is being operated, a tape player may continue to move a tape cassette inserted therein. Thus, when the user wishes to operate the tape player, the tape may not be at the desired starting point.
Also, such a system is disadvantageous in that an audio cutoff circuit must be provided for all components other than the tuner. This is, of course, costly, and the wiring between components needed to effect the scheme is complex.
An object of the present invention is to provide an audio component control system which is controlled by a single timer and in which more than one component is prevented from operating at any one time.
According to the present invention a multiplecomponent audio system comprises a plurality of components being assigned a predetermined order of priority; a plurality of control circuits, each associated with a respective one of the components, the control circuits being cascade connected in the order of priority of the components, and each of the control circuits comprising means for supplying a signal in a state inhibiting operating of components of lower priority when the respective component is actuated; and timer means disposed in one of the control circuits for resetting each of the control circuit means.
Two examples of systems according to the invention will now be described with reference to the accompanying drawings in which:
Figure lisa block circuit diagram of an audio system;
Figure 2 is a circuit diagram of portions of the system of Figure 1 showing the timer control system of the invention; and
Figure 3 is a circuit diagram similar to that of
Figure 2, but showing an alternative embodiment.
Figure 1 is a block diagram illustrating an audio component system constructed in accordance with the invention. This audio component system in cludes components 1, 2 . . ., m, m+1. The audio output from each component is applied to an output signal bus B using a so-called "wired-OR" technique.
The signal present on the output signal bus B is amplified by an output amplifier D and then applied to a speaker E.
Each component is assigned a particular order of priority. In the example here under discussion, the order of priority is assumed to descend from component 1 to component m + 1. That is, component 1 has the highest priority and component m + 1 the lowest priority of the components shown in Figure 1.
Each component is provided with a control circuit.
When the corresponding component is turned on by the user, the control circuit of the corresponding components disables a signal Aa, . . ., Am, Am, Am+1, ... which controls the flow of power to the subsequent components in the prioritized sequence.
For instance, if the highest order components is turned on, the signal A, shuts off the power to the components 2,... Am, Am+i..., A timer T is contained within the control circuit of the component m. An output signal from the timer T is conducted by a line C to reset inputs of control circuits of each of the components 1, . . ., Am, Am+1, .
This signal on the line C is used to turn off all components within the system, thereby permitting the user to selectively turn on any of the components.
The system of Figure 1 will be explained in more detail with reference to Figure 2 which is a detailed circuit diagram illustrating the control circuits and related portions of the system of Figure 1. In Figure 2, like reference numerals identify like components in Figure 1. The component 1, which has the highest priority in this system, is assumed to be a tape deck.
This tape deck includes a motor M for driving the tape, a magnetic head H, an amplifier circuit OP1 and associated components.
Assuming that all control circuits of all components have been reset, when a power supply switch S is operated, a differential circuit composed of a resistor R1, diodes D1 and D2, and a capacitor C1 transmits a pulse to the base of the transistor Q, through a diode D3. The transistor Q, is thereby turned on, actuating the coil L1 of a relay. The contact of the relay is switched from the normally closed (NC) position to the normally opened (NO) position. The power supply voltage Vcc is then applied to the motor M, amplifier Opi, and also to the base of the transistor Qs through resistors R2 and
R4. Thus, the transistor Q1 is made to hold the on state of the relay.The output signal from the amplifier OP1 can then be passed through the diode
D5 to the output signal line B.
On the other hand, if the power switch S, remains in the off state, the relay remains off and the contact of the relay connects the power supply voltage Vcc via the normally closed contact to the line A1.
The control circuit of the second component 2 includes a flip-flop FF1, having an enable switch Sic connected between its trigger input T and the line A1, which supplies power to the component 2 in the case, and only in the case, that the first component 1 is not turned on. The reset input R of the flip-flop FF, is also connected to the line A1 AND gate G1 has one input connected to the Q output from the flip-flop FF and a second input to the line A1. The Q output of the flip-flop FF1 is applied to the base of a transistor Q10, the collector of which receives the signal present on the line A, and the emitter of which is connected to supply power to an amplifier OP2.The output of the amplifier OP2 is connected to the output signal line B through a diode Dlo.
If the component 1 is turned on, no power supply potential will be applied to the line Al. Thus, actuation of the switch S10 in that stage will be ineffective to trigger the flip-flop FF1. Hence, the Q outputfrom the flip-flop FF, remains in a low state, thereby keeping the transistor Q,0 off and denying power to the amplifier OP2. The output of the AND gate G1 will also be low, thereby inhibiting the operation of the lower-priority components in the system. One the other hand, if the component 1 is turned off, the power supply voltage Vcc will be present on the line A1.In that case, actuation of the switch Slo causes the flip-flop FF1 to change states, thereby turning on the transistor Q10 and supplying power to the amplifier OP2. At that time, a low output on the 0 output from the flip-flop FF, will be present, thereby causing the output of the AND gate G1 also to be low. Thus, components of lower priority than component 2 will be prevented from operating.
Further, if both components 1 and 2 are not turned on, the positive voltage on the line Al and the high output from the 0 output terminal of the flip-flop FF, will cause the output of the AND gate G1 to be high.
Thus, a component of lower priority can then be turned on.
The control circuit of the component m, which contains the timer T, includes a flip-flop FF2, the trigger input T of which is connected to the control line Am~1 through a control switch S20. The Q output of the flip-flop FF2, when it is in the high state, closes the contact S21. The contact S23 is closed when the signal on line Am~1 is activated. All of the contacts
S21, S22, and S23 are opened when the timer T runs out and closes a switch S24, thereby applying a positive signal to the line C. The upper contacts of the switches S21 and S22 are applied to a base of the transistor Q20, the connector of which is connected .to Vcc and the emitter of which is connected to supply power to an amplifier OP3.As in the previous cases, the output of the amplifier OP3 is supplied through a diode D20 to the output signal line B. The signal on the upper contacts of the switches S21 and
S22 is applied through an inverter 11 to on input of an
AND gate G2. The other input to the AND gate G2 is supplied by the line Am~1. The output of the AND gate G2 is the control signal Am.
If none of the higher-order components are turned on, Am~1 will be at a high level. In that case, if the switch S20 is closed, the flip-flop FF2 changes stage, thereby setting its Q output in the high state and closing the switch S21, thus supplying power through the transistor Q20 to the amplifier OP3. A low signal is then applied from the output of the inverter Ii to the AND gate G2, thereby placing the control signal Am in the low state. If the component mis not turned on, a high signal will be applied by the inverter Ii to the AND gate G2, thereby setting the control signal Am in the high state.
When the switch S24 is closed by the timer T, all of the control cicuits of all of the components 1 through m + 1 are reset. In the component 1, this is dane by applying a pulse through a differentiator circuit, composed of resistors 5 and R6, a capacitor C2 and a diode 7 to the base of a transistor Q2. This removes the base drive to the transistor Q1, cutting off the current flow through the coil L1 of the relay, and setting the relay contact to the normally closed (NC) position. In the second component 2, the flip-flop FF.
is reset. In the component m, the switches #2i, $22 and S23 are opened.
An alternate embodiment of the invention is shown in the diagram of Figure 3. In this embodiment, the reset line signal C is applied only to the first component 1. With this arrangement, only the first component 1, to which the highest priority has been assigned, can be turned off by actuation of the timer T. After the component 1 has been reset, the other components of lower priority can be actuated as desired.
With the invention, it is possible to operate each component as desired without having to supply power to nonselected components. That is, by assigning priorities to the various components of the system, power which would be wasted in a priqr art system is saved. Moreover, additional components can readily be added to the system without having effect extensive wiring changes.
Claims (5)
1. A multiple-component audio system comprising a plurality of components, the components being assigned a predetermined order of priority; a plurality of control circuits, each associated with. a respective one of the components, the control circuits being cascade connected in the order of priority of the components, and each of the control circuits comprising means for supplying a signal in å state inhibiting operation of components of lower priority when the respective component is actuated; and timer means disposed in one of the control circuits for resetting each of the control circuit means.
2. A system according to claim 1, wherein the timer is coupled to reset all of the contrn.Lcircu,its in the system.
3. A system according to claim 1, wherein the timer is coupled to reset only a control circuit.having a highest priority among said components.
4. A system according to any of claims 1 to 3, wherein audio outputs of all of the components are coupled to a single output signal line.
5. A multiple-component audio system, subataP tially as described with reference to Figures 1 or Figures 1 and 3 of the accompanying drawinRs.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57101678A JPS58219820A (en) | 1982-06-14 | 1982-06-14 | Controlling system of circuit apparatus |
Publications (3)
Publication Number | Publication Date |
---|---|
GB8315943D0 GB8315943D0 (en) | 1983-07-13 |
GB2123251A true GB2123251A (en) | 1984-01-25 |
GB2123251B GB2123251B (en) | 1985-09-25 |
Family
ID=14307005
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB08315943A Expired GB2123251B (en) | 1982-06-14 | 1983-06-10 | Timer-controlled audio component system |
Country Status (4)
Country | Link |
---|---|
JP (1) | JPS58219820A (en) |
DE (1) | DE3321450C2 (en) |
FR (1) | FR2528651B1 (en) |
GB (1) | GB2123251B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5170381A (en) * | 1989-11-22 | 1992-12-08 | Eldon Taylor | Method for mixing audio subliminal recordings |
EP1300830A1 (en) * | 2000-07-10 | 2003-04-09 | Matsushita Electric Industrial Co., Ltd. | Priority determination apparatus, priority determination method, and priority determination program |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3013364B2 (en) * | 1989-10-23 | 2000-02-28 | ソニー株式会社 | Karaoke equipment |
DE19624761B4 (en) * | 1996-06-21 | 2004-02-05 | Robert Bosch Gmbh | Radio receiver |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB640157A (en) * | 1946-03-27 | 1950-07-12 | Bendix Aviat Corp | Switching system |
GB2102242A (en) * | 1981-07-15 | 1983-01-26 | Summa Nova Corp | Automatic audio mixing selector device |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5411474Y2 (en) * | 1973-09-19 | 1979-05-23 | ||
US4380809A (en) * | 1979-08-06 | 1983-04-19 | Clarion Co., Ltd. | Automatic power supply system |
-
1982
- 1982-06-14 JP JP57101678A patent/JPS58219820A/en active Granted
-
1983
- 1983-06-10 GB GB08315943A patent/GB2123251B/en not_active Expired
- 1983-06-14 FR FR8309831A patent/FR2528651B1/en not_active Expired
- 1983-06-14 DE DE19833321450 patent/DE3321450C2/en not_active Expired
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB640157A (en) * | 1946-03-27 | 1950-07-12 | Bendix Aviat Corp | Switching system |
GB2102242A (en) * | 1981-07-15 | 1983-01-26 | Summa Nova Corp | Automatic audio mixing selector device |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5170381A (en) * | 1989-11-22 | 1992-12-08 | Eldon Taylor | Method for mixing audio subliminal recordings |
EP1300830A1 (en) * | 2000-07-10 | 2003-04-09 | Matsushita Electric Industrial Co., Ltd. | Priority determination apparatus, priority determination method, and priority determination program |
EP1300830A4 (en) * | 2000-07-10 | 2005-10-19 | Matsushita Electric Ind Co Ltd | Priority determination apparatus, priority determination method, and priority determination program |
US7159020B2 (en) | 2000-07-10 | 2007-01-02 | Matsushita Electric Industrial Co., Ltd. | Priority determination apparatus, priority determination method, and priority determination program |
Also Published As
Publication number | Publication date |
---|---|
DE3321450C2 (en) | 1986-06-19 |
JPH0378708B2 (en) | 1991-12-16 |
FR2528651A1 (en) | 1983-12-16 |
JPS58219820A (en) | 1983-12-21 |
GB8315943D0 (en) | 1983-07-13 |
DE3321450A1 (en) | 1984-01-05 |
GB2123251B (en) | 1985-09-25 |
FR2528651B1 (en) | 1986-09-12 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPH0155130B2 (en) | ||
JPS6429018A (en) | Input protection device for semiconductor circuit device | |
GB2123251A (en) | Timer-controlled audio component system | |
JPH06208423A (en) | Power supply circuit | |
US4323789A (en) | Sequencer for power supply voltages | |
JPH05268769A (en) | H-bridge reset recirculation circuit | |
US5650716A (en) | Timer device controlled by a switch | |
US5521535A (en) | Transistor circuit with a self-holding circuit for a relay | |
US4303838A (en) | Master-slave flip-flop circuits | |
JPH038126B2 (en) | ||
JPH05266772A (en) | Load-reducing circuit for relay power source | |
JPH01194713A (en) | Semiconductor integrated circuit device | |
KR840001740Y1 (en) | Motor controlling device | |
KR930004284Y1 (en) | Power save circuit for stepping motor | |
KR100495192B1 (en) | Circuit device with a microprocessor | |
JPS6316030Y2 (en) | ||
JP2725137B2 (en) | Sequential switching circuit | |
KR920004064Y1 (en) | Electronic type switching circuit | |
KR940002016Y1 (en) | Hi-fi signal and normal signal automatic switching circuit of vcr | |
JPH029372Y2 (en) | ||
JPH0454662Y2 (en) | ||
JPH029371Y2 (en) | ||
SU1480075A1 (en) | Device for control of reversible thyristor electrical drive | |
KR940003247Y1 (en) | Cut-out circuit of signal field | |
JPH05207785A (en) | Bridge circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PCNP | Patent ceased through non-payment of renewal fee |