GB2097206A - Frequency synthesisers - Google Patents
Frequency synthesisers Download PDFInfo
- Publication number
- GB2097206A GB2097206A GB8112357A GB8112357A GB2097206A GB 2097206 A GB2097206 A GB 2097206A GB 8112357 A GB8112357 A GB 8112357A GB 8112357 A GB8112357 A GB 8112357A GB 2097206 A GB2097206 A GB 2097206A
- Authority
- GB
- United Kingdom
- Prior art keywords
- frequency
- phase
- signal
- jitter
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 230000008859 change Effects 0.000 claims abstract description 8
- 230000000694 effects Effects 0.000 claims abstract description 5
- 238000012544 monitoring process Methods 0.000 claims description 6
- 230000000737 periodic effect Effects 0.000 claims description 6
- 230000007704 transition Effects 0.000 claims description 5
- 230000001629 suppression Effects 0.000 claims description 4
- 230000004044 response Effects 0.000 claims description 2
- 238000000034 method Methods 0.000 abstract description 5
- 230000008569 process Effects 0.000 abstract description 2
- 230000009977 dual effect Effects 0.000 abstract 1
- 238000012937 correction Methods 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000009471 action Effects 0.000 description 1
- 230000003044 adaptive effect Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000001419 dependent effect Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000010348 incorporation Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000010363 phase shift Effects 0.000 description 1
- 238000003786 synthesis reaction Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/081—Details of the phase-locked loop provided with an additional controlled phase shifter
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/16—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
- H03L7/18—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
- H03L7/197—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
- H03L7/1974—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division
- H03L7/1976—Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division using a phase accumulator for controlling the counter or frequency divider
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Abstract
In a phase lock loop type frequency synthesiser including a dual, modulus, switched frequency divider positioned between the variable oscillator and the phase comparator to allow a relatively high reference frequency to be used, whilst permitting fine frequency resolution to be achieved for the output frequency. A compensation signal is generated in step with the integral change of divisor value, and the effect of the compensation signal on the feedback loop signal subject to phase jitter arising the divider switching process is monitored. The magnitude of the compensation signal is adaptively adjusted to reduce phase jitter to a minimum. The gain of a digital-to- analogue converter, which receives as an input a digital value which is directly related to the variation in the integral division ratio or the gain of the phase comparator or of an attenuator between the converter and the phase comparator may be adjusted. The converter 9 output may alternatively control a loop phase shifter 24. <IMAGE>
Description
SPECIFICATION
Frequency Synthesisers
This invention relates to frequency synthesisers. A frequency synthesiser is capable of generating an output frequency with an accuracy which is determined by that of a stable frequency reference source. Often a variable frequency oscillator is coupled to the reference source by means of a phase lock loop in which the output frequency f0 is related to the reference frequency f, by the relationship f0 = N.f" where N is a divisor by which the output frequency is divided before it is compared with the reference value. Conveniently, the factor N is produced at a frequency divider and it is clear that if N is an integer, the smallest increment in output frequency value is necessarily equal to the magnitude of the reference frequency f, itself.This means that for frequency synthesisers requiring fine resolution between its different possible output frequencies, a very low value reference frequency is needed, but this in turn requires a long setting time constant for the phase lock loop.
It has been proposed to overcome this difficulty by using various expedients, particularly involving the use of a number of individual phase locked loops which are inter-related with each other, but these cause spectrally impure output signals which are unsatisfactory for many applications. Additionaily, the expense and complexity of multi-loop frequency synthesisers is a severe disadvantage.
An alternative solution is to adopt nonintegral values of N in the relationship given above so that a relatively high value reference frequency can be used to generate output frequencies of fine resolution, whilst needing only a single phase lock loop to achieve them.
Such a technique is often called fractional-N synthesis or sometimes called side step programming. In practice, frequency dividers divide only by integral values, and fractional division is simulated by altering the integral value itself during the course of a division cycle. Thus the non integer division ratios are simulated by dividing by, say, N + 1 instead of N on a proportion x of the cycles giving an average division ratio which approximates closely to N, x where N is the integer portion and x is the fractional portion of the average value: e.g. if the average division ratio is, say 123.45 then N is 123 and xis 0.45. The main disadvantage of this scheme is the phase jitter which is generated on the divider output by changing between two or more different division ratios.
A frequency synthesiser which uses the last mentioned technique and which additionally reduces the phase jitter to a significant extent is described in out earlier U.K. patent 1,560,233. Even so, the phase jitter may not be completely removed and the present invention seeks to provide a frequency synthesiser in which this disadvantage is reduced.
According to this invention, a frequency synthesiser includes a controllable oscillator, a frequency divider and a phase comparator in a feedback loop arranged to control the oscillator by means of a control signal to a frequency which is related to a reference frequency by the divisor, said divisor includes, or consists of, a controllable integral factor which is changed periodically by an integer when the accumulated sum of a periodically occurring first quantity amounts to, or exceeds, a predetermined second quantity, so as to produce, in effect, a non intergral relation between the oscillator frequency and the reference frequency; means for deriving from said sum as it is accumulated a jitter compensation signal which is used to suppress phase jitter in the oscillator control signal that would otherwise result from periodic changes of said integral factor; and monitoring means for monitoring the extent of said suppression and for modifying the magnitude of the jitter compensation signal in response thereto so as to minimise the phase jitter.
The invention is further described by way of example with reference to the accompanying drawings, in which
Figure 1 is a block diagram of the synthesiser in accordance with this invention.
Figure 2 is an explanatory diagram, and
Figure 3 shows an alternative form of part of Fig. 1.
Referring to Fig. 1, the frequency synthesiser includes a voltage controlled oscillator 1, a frequency divider 3 and a phase comparator 4 the outpt of which is applied to control the
VC01 by way of a low pass loop filter 5. A sinusoidal output signal of frequency f0 is derived from the VC01. Zero crossings, or other cycle markers, are counted by the variable divider 3 which gives one output pulse for every N input cycles. The integral dividing factor N is, however, controllable according to an external input value.
The phase comparator 4 gives an output which varies with the phase difference between the divider output and the reference frequency and will require to be filtered by the loop filter 5 to maintain stability of operation.
For this reason the bandwidth of the filter 5 must be restricted in relation to the reference frequency f,.
In order to obtain in effect a non integral divisor value, the dividing factor, normally N, is periodically increased to N + 1 for a fraction x of the time. This technique alone tends to introduce phase jitter in the loop as a result of the periodic programmable divider.
In Fig. 1, this jitter is avoided by, in effect, subtracting out the step change in the error output from the comparator 4 that would otherwise arise over the period of that step change. This is achieved by adding into the output of the comparator 4 by way of a summing network 6 a vdltage which represents the continuously increasing phase error in the pulse train output from the variable divider 3. The result is that the Vac01 receives a steady control signal and produces a jitterless output signal fO, while there is still a step change in the divider output phase.
This compensation voltage is derived as follows. An accumulator 7 adds at every output pulse from the divider 3, i.e. at the reference frequency, a number x present on line 8 to the previously accumulated sum already held in the accumulator 7. When the accumulator is filled completely a carry bit R is generated and is used to increase the dividing factor of divider 3 by unity, it thus being N + 1. When the carry bit is generated the contents of the accumulator is just that amount by which the previous sum exceeded unity.
Fig. 2 illustrates this process over a period of three such cycles of the dividing factor and the accumulator 7. It can be seen that contents of the accumulator 7 increases in discrete steps, each of which represents the fraction x, until the accumulator overflows and generates a carry bit. It will thus be appreciated that when a carry bit is generated, the contents of the accumulator itself drops sharply and then increases again in the step like fashion.
It is the periodic changes in divisor value which are detected by the phase comparator and emerge as a jitter voltage on the comparator output. This jitter is reduced as follows.
In Fig. 1, in addition to the accumulator 7 providing a divider correction to achieve a correct average dividing factor, the accumulated sum shown in Fig. 2 is applied to a digital-to-analogue (D-A) converter 9 at each increment to provide an analogue signal continuously representative of the phase error between the reference frequency pulses and the nearest preceding pulse input to the programmable divider. This analogue signal is of course a reflection of the jitter voltage that appears in the output of the phase comparator since they have a common cause. The D-A output voltage is therefore appropriate, with suitable scaling, for incorporation with the comparator output signal so as to eliminate the jitter voltage. The analogue voltage is therefore applied to the summing network 6.
The gain of the D-A converter 9 output should be such that the full scale peak-to-peak voltage from the D-A converter 9 should cancel out the voltage-change on the phase comparator output, produced by a phase shift of 1 cycle at the variable divider input.
In practice, the gain of the converter 9 is critical if complete suppression of the phase jitter at the summing network 6 is to be achieved and in reality the degree of suppression is unlikely to be perfect if the gain is preset to a fixed value. Accordingly, a monitor circuit 1 5 is provided which monitors the output of the summing network 6 in order to detect the presence of any jitter which would cause undesirable frequency modulation of the frequency of the oscillator 1. If any jitter is detected by the monitor 15, it acts in an adaptive manner to modify the gain of the converter 9 so as to remove it. The monitor 1 5 receives the output signal from the summing network 6 which is fed to a differentiator 1 6 forming part of the monitor.Phase jitter is manifest as a periodic abrupt transition in the level of the control signal fed to the oscillator 1 via the filter 5, and consequently the differentiator 1 6 acts to convert these abrupt transitions in signal spikes. Any signal spikes generated by the differentiator 1 6 are fed to a peak detector 17, which shapes the signal spikes to remove gross irregularities and to produce a signal having an amplitude corresponding to the maximum amplitude of the spikes. Since it is expected that the signal spikes will occur in the region of phase transitions in the output of the phase comparator 4 the signals generated by the peak detector 1 7 is sampled within this time window.The sampler 1 8 is controlled by the accumulator 7 (via a lead not shown) so that the sampler 1 8 samples the output of the peak detector 1 7 immedi ately following a change in the divisor value applied by the accumulator 7 to the variable divider 3. In this way the output of the sampler 1 8 is only related to phase transistions or jitter assoicated with the changes in the divisor value of the variable divider 3.The sampled signals are integrated over a reasonable time period by means of an integrator 1 9 having a time constant which is longer than the period of the reference frequency fr multiplied by the fraction X, ie. longer than the period of the frequency represented by f, times x. The output of the integrator 1 9 is indicative of the extent to which the compensation signal generated at the converter 9 differs from the variations in the phase comparator 4. Thus it is an indication of the extent to which the phase jitter is not completely suppressed as ideally the signal fed to the integrator 1 9 has zero value. Thus when the phase jitter is completely suppressed the input to the integrator 1 9 will become zero.
However, the integrated value held by the integrator is then not zero, but a constant value which is used to modify the gain of the digital-to-analogue converter 9 over lead 23 in such a sense as to minimise the phase jitter.
It will be appreciated that the integrator 1 9 represents not only the magnitude of the phase jitter present at the output of the summing network 6, but also its polarity.
Thus the monitor circuit 1 5 acts in conjunction with the variable divider 3 to provide a compensation for phase jitter, but the com pensation is not a true feedback signal, since the compensation does not occur in real time.
Instead the gain of the converter 9 is periodically modified to take into account errors which develop during the immediately preceding monitor periods.
Fig. 3 shows an alternative form that the monitor circuit 1 5 can take. The modified monitor circuit does not incorporate a differentiating circuit, but instead contains a sampler 20 which is arranged to sample the output signal of the adder 6 immediately before and immediately after the divisor value of the variable divider 3 is altered under the action of the accumulator 7. The two sampled values are compared at a comparator 21 and their difference is integrated at an integrator 22.
Clearly if both sample values are equal, no phase jitter is present at the output of the summing network 6 and no correction signal is generated by the integrator 22. However, if the converter 9 does not exactly cancel the phase jitter present at the output of the phase comparator 4, the two sample values will not be equal and the signals generated at the comparator 21 will accumulate within the integration period of the integrator 22. As before the magnitude and polarity of the integrated signal is used to modify the gain of the converter 9, so as to minimise any jitter present at the output of summing network 6.
If desired a further improvement can be made by monitoring at more than the two points which immediately precede and follow the periodic change in divisor value to allow for any average change or gradual shift in level of the control voltage applied to the oscillator 1.
In Fig. 1, it is the variations and transitions in the output of the variable divider 3 which give rise to the phase jitter at the output of the phase comparator 4. The phase jitter is present because the output pulses generated by the variable divider 3 are not regularly spaced at a frequency which corresponds to the reference frequency f, applied to the second input of the phase comparator 4. In other words, it is the irregularity of occurrence of the output pulses of variable divider 3 which gives rise to the phase jitter at the output of the phase comparator 4, since the reference frequency fr is completely stable and regular.
In Fig. 1, the compensation signal is applied by the converter 9 so as to modify the output of the phase comparator 4, but this need not necessarily be the case and, instead, the irregularities in the output of the variable divider 3 can be suppressed before the signal is applied to the input of the phase comparator 4. This modification is represented by the presence of the phase shifter 24 which generates a phase delay which is dependent on the changing amplitude of the output of the converter 9. Thus the converter 9 operates directly to provide phase compensation rather than to generate an amplitude compensation signal for application to the summing network 6. When the phase shifter 24 is present the summing network 6 is not used. In some instances it may be preferable to introduce compensation for phase jitter by means of the phase shifter 24 rather than the summing network 6.
It will be appreciated that although the gain correcting information from the integrator 1 9 or 22 is applied via a line 23 to the A-D converter 9, it could alternatively be applied to the phase comparator 4 to control its effective gain. Alternatively a variable attenuator or a variable gain amplifier placed in the line between the phase comparator 4 and the summing network 6 or the D-A converter 9 and the summing network 6 will be controlled by the line 23.
Claims (11)
1. A frequency synthesiser including (a) a controllable oscillator, (b) a frequency divider, and (c) a phase comparator in a feedback loop arranged to control the oscillator by means of a control signal to a frequency which is related to a reference frequency by the divisor, said divisor includes, or consists of, a controllable integral factor which is changed periodically by an integer when the accumulated sum of a periodically occurring first quantity amounts to, or exceeds, a predetermined second quantity, so as to produce, in effect, a non integral relation between the oscillator frequency and the reference frequency; means for deriving f;rnm said sum as it is accumulated a jitter compensation signal which is used to suppress phase jitter in the oscillator control signal that would otherwise result from periodic changes of said integral factor; and monitoring means for monitoring the extent of said suppression and for modifying the magnitude of the jitter compensation signal in response thereto so as to minimise the phase jitter.
2. A frequency synthesiser as claimed in claim 1 and wherein said first quantity occurs once in each period of the reference frequency and the ratio of the first to the second quantities is equal to the fractional average change of said integral factor.
3. A frequency synthesiser as claimed in claim 1 or 2 and wherein the jitter compensation signal is added to the output of the phase comparator to suppress undesired amplitude variations thereof.
4. A frequency synthesiser as claimed in claim 1 or 2 and wherein the jitter compensation signal is used to alter the phase of a signal applied to phase comparator from said frequency divider to suppress undesired phase variations thereof.
5. A frequency synthesiser as claimed in any of the preceding claims, and wherein said monitoring means is adapted to monitor the control signal present in said feedback loop between the output of said phase comparator and the controllable oscillator.
6. A frequency synthesiser as claimed in claim 5 and wherein the monitored control signal is differentiated to enable signal level transistions to be identified, and the signal level transitions are used to modify the magnitude of the jitter compensation signal.
7. A frequency synthesiser as claimed in claim 6 and wherein a signal derived from the differentiated control signal is sampled immediately following the instant at which said integral factor of the frequency divisor is altered.
8. A frequency synthesiser as claimed in claim 7 and wherein successive samples are integrated over a number of periods of said reference frequency, and the intergrated value is used to modify the magnitude of the jitter compensation signal.
9. A frequency synthesiser as claimed in claim 5 and wherein the monitored control signal is sampled immediately preceding and immediately following the instant at which said integral factor of the frequency divisor is altered.
1 0. A frequency synthesiser as claimed in claim 9 and wherein the two samples are compared with each other, and any difference in sample level is integrated over a number of periods of said reference frequency, and the integrated value is used to modify the magnitude of the jitter compensation signal.
11. A frequency synthesiser substantially as illustrated in and described with reference to Fig. 1 or Fig. 4 of the accompanying drawings.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB8112357A GB2097206B (en) | 1981-04-21 | 1981-04-21 | Frequency synthesisers |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
GB8112357A GB2097206B (en) | 1981-04-21 | 1981-04-21 | Frequency synthesisers |
Publications (2)
Publication Number | Publication Date |
---|---|
GB2097206A true GB2097206A (en) | 1982-10-27 |
GB2097206B GB2097206B (en) | 1985-03-13 |
Family
ID=10521265
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
GB8112357A Expired GB2097206B (en) | 1981-04-21 | 1981-04-21 | Frequency synthesisers |
Country Status (1)
Country | Link |
---|---|
GB (1) | GB2097206B (en) |
Cited By (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0089719A1 (en) * | 1982-03-19 | 1983-09-28 | Philips Electronics Uk Limited | Frequency synthesiser |
GB2150775A (en) * | 1983-12-02 | 1985-07-03 | Plessey Co Plc | Frequency synthesiser |
EP0189319A2 (en) * | 1985-01-23 | 1986-07-30 | Sony Corporation | Phase-locked loop |
EP0193273A2 (en) * | 1985-02-06 | 1986-09-03 | Plessey Overseas Limited | Improvements in or relating to synthesisers |
EP0226813A2 (en) * | 1985-12-14 | 1987-07-01 | Wandel & Goltermann GmbH & Co | Synthesizer with a sum-compensation |
DE3635429A1 (en) * | 1986-10-17 | 1988-04-21 | Siemens Ag | Phase-locked loop |
GB2207311A (en) * | 1987-07-24 | 1989-01-25 | Case Group P L C | Phase-locked loop systems |
GB2228840A (en) * | 1989-03-04 | 1990-09-05 | Racal Dana Instr Ltd | Frequency synthesisers |
GB2233176A (en) * | 1989-06-15 | 1991-01-02 | Hiradastechnika Mech Lab | Frequency synthesisers |
EP0438039A1 (en) * | 1990-01-15 | 1991-07-24 | Telefonaktiebolaget L M Ericsson | A method and arrangement for frequency synthesis |
EP0566358A1 (en) * | 1992-04-17 | 1993-10-20 | Hughes Aircraft Company | Low noise frequency synthesizer using half integer dividers and analog gain compensation |
JPH0621812A (en) * | 1992-02-27 | 1994-01-28 | Hughes Aircraft Co | Error-correcting synthesizer |
DE3538858A1 (en) * | 1985-06-22 | 1994-05-26 | Int Standard Electric Corp | PLL frequency synthesizer |
WO1999022450A1 (en) * | 1997-10-24 | 1999-05-06 | Ericsson Inc. | Digital frequency synthesis by sequential fraction approximations |
EP1133060A1 (en) * | 2000-03-10 | 2001-09-12 | Koninklijke Philips Electronics N.V. | Phase locked loop for generating a reference signal having a high spectral purity |
EP1458100A1 (en) * | 2003-03-14 | 2004-09-15 | STMicroelectronics S.r.l. | Phase-error compensation in a fractional-N PLL frequency synthesizer |
-
1981
- 1981-04-21 GB GB8112357A patent/GB2097206B/en not_active Expired
Cited By (27)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0089719A1 (en) * | 1982-03-19 | 1983-09-28 | Philips Electronics Uk Limited | Frequency synthesiser |
GB2150775A (en) * | 1983-12-02 | 1985-07-03 | Plessey Co Plc | Frequency synthesiser |
EP0189319A2 (en) * | 1985-01-23 | 1986-07-30 | Sony Corporation | Phase-locked loop |
EP0189319A3 (en) * | 1985-01-23 | 1987-10-21 | Sony Corporation | Phase locked loop |
EP0193273A2 (en) * | 1985-02-06 | 1986-09-03 | Plessey Overseas Limited | Improvements in or relating to synthesisers |
EP0193273A3 (en) * | 1985-02-06 | 1988-08-31 | Plessey Overseas Limited | Improvements in or relating to synthesisers |
DE3538858A1 (en) * | 1985-06-22 | 1994-05-26 | Int Standard Electric Corp | PLL frequency synthesizer |
EP0226813A2 (en) * | 1985-12-14 | 1987-07-01 | Wandel & Goltermann GmbH & Co | Synthesizer with a sum-compensation |
EP0226813A3 (en) * | 1985-12-14 | 1988-11-09 | Wandel & Goltermann Gmbh & Co | Synthesizer with a sum-compensation |
DE3635429A1 (en) * | 1986-10-17 | 1988-04-21 | Siemens Ag | Phase-locked loop |
GB2207311A (en) * | 1987-07-24 | 1989-01-25 | Case Group P L C | Phase-locked loop systems |
GB2228840A (en) * | 1989-03-04 | 1990-09-05 | Racal Dana Instr Ltd | Frequency synthesisers |
FR2644016A1 (en) * | 1989-03-04 | 1990-09-07 | Racal Dana Instr Ltd | FREQUENCY SYNTHESIZER |
US5038120A (en) * | 1989-03-04 | 1991-08-06 | Racal-Dana Instruments Limited | Frequency modulated phase locked loop with fractional divider and jitter compensation |
GB2228840B (en) * | 1989-03-04 | 1993-02-10 | Racal Dana Instr Ltd | Frequency synthesisers |
GB2233176A (en) * | 1989-06-15 | 1991-01-02 | Hiradastechnika Mech Lab | Frequency synthesisers |
WO1991011055A1 (en) * | 1990-01-15 | 1991-07-25 | Telefonaktiebolaget Lm Ericsson | A method and arrangement for frequency synthesis |
EP0438039A1 (en) * | 1990-01-15 | 1991-07-24 | Telefonaktiebolaget L M Ericsson | A method and arrangement for frequency synthesis |
JPH0621812A (en) * | 1992-02-27 | 1994-01-28 | Hughes Aircraft Co | Error-correcting synthesizer |
JP2758118B2 (en) | 1992-02-27 | 1998-05-28 | エイチイー・ホールディングス・インコーポレーテッド・ディービーエー・ヒューズ・エレクトロニクス | Error correction synthesizer |
EP0566358A1 (en) * | 1992-04-17 | 1993-10-20 | Hughes Aircraft Company | Low noise frequency synthesizer using half integer dividers and analog gain compensation |
US5307071A (en) * | 1992-04-17 | 1994-04-26 | Hughes Aircraft Company | Low noise frequency synthesizer using half integer dividers and analog gain compensation |
WO1999022450A1 (en) * | 1997-10-24 | 1999-05-06 | Ericsson Inc. | Digital frequency synthesis by sequential fraction approximations |
US6236275B1 (en) | 1997-10-24 | 2001-05-22 | Ericsson Inc. | Digital frequency synthesis by sequential fraction approximations |
EP1133060A1 (en) * | 2000-03-10 | 2001-09-12 | Koninklijke Philips Electronics N.V. | Phase locked loop for generating a reference signal having a high spectral purity |
EP1458100A1 (en) * | 2003-03-14 | 2004-09-15 | STMicroelectronics S.r.l. | Phase-error compensation in a fractional-N PLL frequency synthesizer |
US6960947B2 (en) | 2003-03-14 | 2005-11-01 | Stmicroelectronics S.R.L. | Phase-error-compensation techniques in a fractional-N PLL frequency synthesizer |
Also Published As
Publication number | Publication date |
---|---|
GB2097206B (en) | 1985-03-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0125790B1 (en) | Frequency synthesisers | |
GB2097206A (en) | Frequency synthesisers | |
US5038120A (en) | Frequency modulated phase locked loop with fractional divider and jitter compensation | |
US4686488A (en) | Fractional N frequency synthesizer with modulation compensation | |
DE19807026C2 (en) | Frequency synthesis device and method | |
US4758802A (en) | Fractional N synthesizer | |
KR100543540B1 (en) | Electronic device with a fractional-n frequency synthesizer, method of compensating the synthesizer and communication terminal comprising the electronic device | |
US4800342A (en) | Frequency synthesizer of the fractional type | |
US3882412A (en) | Drift compensated phase lock loop | |
DE69635573T2 (en) | frequency synthesizer | |
JP2960730B2 (en) | Phase locked loop frequency synthesizer | |
EP0322139A2 (en) | Frequency or phase modulation | |
US4468632A (en) | Phase locked loop frequency synthesizer including fractional digital frequency divider | |
GB2107142A (en) | Frequency synthesisers | |
EP0378190B1 (en) | Digital phase locked loop | |
US20060132200A1 (en) | Fractional-N divider, fractional-N phase locked loop and method of dividing a frequency f of an output signal by N, wherein N is a non-integer | |
US4602219A (en) | Jitter reduction circuit for frequency synthesizer | |
JPH07143000A (en) | Synchronous clock production method using controllable oscillator circuit | |
JPH01168122A (en) | Frequency synthesizer | |
EP0155075A1 (en) | Precision control frequency synthesizer having an unstable, variable frequency input signal | |
GB2239115A (en) | Direct dividing frequency synthesiser | |
EP0966103B1 (en) | Frequency synthesiser | |
KR960002669B1 (en) | Frequency synthesizer | |
JPS6272209A (en) | Circuit having dc fm fhase locked loop | |
JP3144497B2 (en) | Frequency synthesizer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PCNP | Patent ceased through non-payment of renewal fee |
Effective date: 19930421 |