GB2047464B - Method of producing complementary mos transistors for high voltage - Google Patents
Method of producing complementary mos transistors for high voltageInfo
- Publication number
- GB2047464B GB2047464B GB8002093A GB8002093A GB2047464B GB 2047464 B GB2047464 B GB 2047464B GB 8002093 A GB8002093 A GB 8002093A GB 8002093 A GB8002093 A GB 8002093A GB 2047464 B GB2047464 B GB 2047464B
- Authority
- GB
- United Kingdom
- Prior art keywords
- high voltage
- mos transistors
- complementary mos
- producing complementary
- producing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D62/00—Semiconductor bodies, or regions thereof, of devices having potential barriers
- H10D62/10—Shapes, relative sizes or dispositions of the regions of the semiconductor bodies; Shapes of the semiconductor bodies
- H10D62/102—Constructional design considerations for preventing surface leakage or controlling electric field concentration
- H10D62/112—Constructional design considerations for preventing surface leakage or controlling electric field concentration for preventing surface leakage due to surface inversion layers, e.g. by using channel stoppers
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0123—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs
- H10D84/0126—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs
- H10D84/0165—Integrating together multiple components covered by H10D12/00 or H10D30/00, e.g. integrating multiple IGBTs the components including insulated gates, e.g. IGFETs the components including complementary IGFETs, e.g. CMOS devices
- H10D84/0188—Manufacturing their isolation regions
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H10W10/0127—
-
- H10W10/13—
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/07—Guard rings and cmos
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| IT19484/79A IT1166587B (it) | 1979-01-22 | 1979-01-22 | Processo per la fabbricazione di transistori mos complementari ad alta integrazione per tensioni elevate |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| GB2047464A GB2047464A (en) | 1980-11-26 |
| GB2047464B true GB2047464B (en) | 1983-05-25 |
Family
ID=11158410
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| GB8002093A Expired GB2047464B (en) | 1979-01-22 | 1980-01-22 | Method of producing complementary mos transistors for high voltage |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US4277291A (enExample) |
| DE (1) | DE3002051A1 (enExample) |
| FR (1) | FR2447095B1 (enExample) |
| GB (1) | GB2047464B (enExample) |
| IT (1) | IT1166587B (enExample) |
Families Citing this family (32)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE3071380D1 (en) * | 1979-05-31 | 1986-03-13 | Fujitsu Ltd | Method of producing a semiconductor device |
| NL8003612A (nl) * | 1980-06-23 | 1982-01-18 | Philips Nv | Werkwijze ter vervaardiging van een halfgeleider- inrichting en halfgeleiderinrichting vervaardigd door toepassing van deze werkwijze. |
| US4345366A (en) * | 1980-10-20 | 1982-08-24 | Ncr Corporation | Self-aligned all-n+ polysilicon CMOS process |
| FR2507013A1 (fr) * | 1981-06-02 | 1982-12-03 | Efcis | Procede de separation entre composants elementaires dans un circuit integre et application a une structure de transistors cmos |
| DE3133841A1 (de) * | 1981-08-27 | 1983-03-17 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum herstellen von hochintegrierten komplementaeren mos-feldeffekttransistorschaltungen |
| US4411058A (en) * | 1981-08-31 | 1983-10-25 | Hughes Aircraft Company | Process for fabricating CMOS devices with self-aligned channel stops |
| US4426766A (en) | 1981-10-21 | 1984-01-24 | Hughes Aircraft Company | Method of fabricating high density high breakdown voltage CMOS devices |
| US4528581A (en) * | 1981-10-21 | 1985-07-09 | Hughes Aircraft Company | High density CMOS devices with conductively interconnected wells |
| US4435896A (en) | 1981-12-07 | 1984-03-13 | Bell Telephone Laboratories, Incorporated | Method for fabricating complementary field effect transistor devices |
| US4422885A (en) * | 1981-12-18 | 1983-12-27 | Ncr Corporation | Polysilicon-doped-first CMOS process |
| US4442591A (en) * | 1982-02-01 | 1984-04-17 | Texas Instruments Incorporated | High-voltage CMOS process |
| US4613885A (en) * | 1982-02-01 | 1986-09-23 | Texas Instruments Incorporated | High-voltage CMOS process |
| US4450021A (en) * | 1982-02-22 | 1984-05-22 | American Microsystems, Incorporated | Mask diffusion process for forming Zener diode or complementary field effect transistors |
| US4435895A (en) * | 1982-04-05 | 1984-03-13 | Bell Telephone Laboratories, Incorporated | Process for forming complementary integrated circuit devices |
| IT1210872B (it) * | 1982-04-08 | 1989-09-29 | Ates Componenti Elettron | Processo per la fabbricazione di transistori mos complementari in circuiti integrati ad alta densita' per tensioni elevate. |
| US4412375A (en) * | 1982-06-10 | 1983-11-01 | Intel Corporation | Method for fabricating CMOS devices with guardband |
| US4474624A (en) * | 1982-07-12 | 1984-10-02 | Intel Corporation | Process for forming self-aligned complementary source/drain regions for MOS transistors |
| US4480375A (en) * | 1982-12-09 | 1984-11-06 | International Business Machines Corporation | Simple process for making complementary transistors |
| US4476621A (en) * | 1983-02-01 | 1984-10-16 | Gte Communications Products Corporation | Process for making transistors with doped oxide densification |
| EP0123384A1 (en) * | 1983-02-25 | 1984-10-31 | Western Digital Corporation | Complementary insulated gate field effect integrated circuit structure and process for fabricating the structure |
| US4471523A (en) * | 1983-05-02 | 1984-09-18 | International Business Machines Corporation | Self-aligned field implant for oxide-isolated CMOS FET |
| US4574467A (en) * | 1983-08-31 | 1986-03-11 | Solid State Scientific, Inc. | N- well CMOS process on a P substrate with double field guard rings and a PMOS buried channel |
| US4717683A (en) * | 1986-09-23 | 1988-01-05 | Motorola Inc. | CMOS process |
| US5292671A (en) * | 1987-10-08 | 1994-03-08 | Matsushita Electric Industrial, Co., Ltd. | Method of manufacture for semiconductor device by forming deep and shallow regions |
| GB2237445B (en) * | 1989-10-04 | 1994-01-12 | Seagate Microelectron Ltd | A semiconductor device fabrication process |
| US5328866A (en) * | 1992-09-21 | 1994-07-12 | Siliconix Incorporated | Low temperature oxide layer over field implant mask |
| US5439842A (en) * | 1992-09-21 | 1995-08-08 | Siliconix Incorporated | Low temperature oxide layer over field implant mask |
| US5372955A (en) * | 1993-08-02 | 1994-12-13 | United Microelectronics Corporation | Method of making a device with protection from short circuits between P and N wells |
| US5525535A (en) * | 1995-07-26 | 1996-06-11 | United Microelectronics Corporation | Method for making doped well and field regions on semiconductor substrates for field effect transistors using liquid phase deposition of oxides |
| US5861330A (en) * | 1997-05-07 | 1999-01-19 | International Business Machines Corporation | Method and structure to reduce latch-up using edge implants |
| KR100272176B1 (ko) * | 1998-09-30 | 2000-12-01 | 김덕중 | Bicdmos 소자의 제조방법 |
| KR101800783B1 (ko) * | 2016-10-14 | 2017-11-23 | 서강대학교 산학협력단 | 실리콘 카바이드 기반의 트랜지스터 및 이를 제조하는 방법 |
Family Cites Families (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US3750268A (en) * | 1971-09-10 | 1973-08-07 | Motorola Inc | Poly-silicon electrodes for c-igfets |
| US3853633A (en) * | 1972-12-04 | 1974-12-10 | Motorola Inc | Method of making a semi planar insulated gate field-effect transistor device with implanted field |
| GB1503017A (en) * | 1974-02-28 | 1978-03-08 | Tokyo Shibaura Electric Co | Method of manufacturing semiconductor devices |
| JPS5286083A (en) * | 1976-01-12 | 1977-07-16 | Hitachi Ltd | Production of complimentary isolation gate field effect transistor |
| US4013484A (en) * | 1976-02-25 | 1977-03-22 | Intel Corporation | High density CMOS process |
| US4135955A (en) * | 1977-09-21 | 1979-01-23 | Harris Corporation | Process for fabricating high voltage cmos with self-aligned guard rings utilizing selective diffusion and local oxidation |
| US4149915A (en) * | 1978-01-27 | 1979-04-17 | International Business Machines Corporation | Process for producing defect-free semiconductor devices having overlapping high conductivity impurity regions |
-
1979
- 1979-01-22 IT IT19484/79A patent/IT1166587B/it active
-
1980
- 1980-01-21 US US06/113,594 patent/US4277291A/en not_active Expired - Lifetime
- 1980-01-21 DE DE19803002051 patent/DE3002051A1/de active Granted
- 1980-01-22 FR FR8001303A patent/FR2447095B1/fr not_active Expired
- 1980-01-22 GB GB8002093A patent/GB2047464B/en not_active Expired
Also Published As
| Publication number | Publication date |
|---|---|
| GB2047464A (en) | 1980-11-26 |
| DE3002051A1 (de) | 1980-07-31 |
| FR2447095A1 (fr) | 1980-08-14 |
| FR2447095B1 (fr) | 1985-11-22 |
| US4277291A (en) | 1981-07-07 |
| IT1166587B (it) | 1987-05-05 |
| IT7919484A0 (it) | 1979-01-22 |
| DE3002051C2 (enExample) | 1989-02-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| GB2047464B (en) | Method of producing complementary mos transistors for high voltage | |
| GB2053565B (en) | Production of integrated mos circuits | |
| DE3063331D1 (en) | Method of making bipolar transistors | |
| JPS5745281A (en) | Method of producing field effect transistor | |
| DE3379618D1 (en) | Method of making complementary field effect transistors | |
| DE3271346D1 (en) | Method of making integrated bipolar transistors of very small dimensions | |
| JPS56126967A (en) | Method of producing bipolar transistor | |
| JPS56110261A (en) | Method of manufacturing bipolar transistor | |
| JPS57157572A (en) | Method of producing transistor | |
| HU179164B (en) | Process for producing cycloalkyl-ethers of alkanolamines | |
| JPS551194A (en) | Method of manufacturing mos semiconductor | |
| JPS57178377A (en) | Method of producing field effect transistor | |
| DE2961108D1 (en) | Method of production of an insulated gate field effect transistor | |
| JPS54158882A (en) | Method of fabricating field effect transistor | |
| DE3273866D1 (en) | Power mos field effect transistor and method of producing the same | |
| JPS533780A (en) | Method of producing fet transistor | |
| JPS55154771A (en) | Method of forming field effect transistor | |
| GB2052858B (en) | Method of making field effect transistors with short gates | |
| GB1549453A (en) | Method for compensating for emitter-push effect in the fabrication of transistors | |
| JPS54128683A (en) | Method of fabricating emitterrbase matching bipolar transistor | |
| JPS5259585A (en) | Method of producing mos polycrystalline ic | |
| JPS5524497A (en) | Mos fifld effect transistor and method of manufacturing same | |
| DE3071346D1 (en) | Method of producing insulated bipolar transistors | |
| JPS5724568A (en) | Mos transistor formed all by implantation and method of producing same | |
| JPS57133682A (en) | Method of producing field effect transistor |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| PE20 | Patent expired after termination of 20 years |
Effective date: 20000121 |