IT7919484A0 - Processo per la fabbricazione di transistori mos complementari ad al ta integrazione per tensioni elevate. - Google Patents
Processo per la fabbricazione di transistori mos complementari ad al ta integrazione per tensioni elevate.Info
- Publication number
- IT7919484A0 IT7919484A0 IT7919484A IT1948479A IT7919484A0 IT 7919484 A0 IT7919484 A0 IT 7919484A0 IT 7919484 A IT7919484 A IT 7919484A IT 1948479 A IT1948479 A IT 1948479A IT 7919484 A0 IT7919484 A0 IT 7919484A0
- Authority
- IT
- Italy
- Prior art keywords
- manufacture
- mos transistors
- complementary mos
- high integration
- voltages
- Prior art date
Links
- 230000000295 complement effect Effects 0.000 title 1
- 230000010354 integration Effects 0.000 title 1
- 238000004519 manufacturing process Methods 0.000 title 1
- 238000000034 method Methods 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0638—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for preventing surface leakage due to surface inversion layer, e.g. with channel stopper
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/76202—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
- H01L21/76213—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose
- H01L21/76216—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose introducing electrical active impurities in the local oxidation region for the sole purpose of creating channel stoppers
- H01L21/76218—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO introducing electrical inactive or active impurities in the local oxidation region, e.g. to alter LOCOS oxide growth characteristics or for additional isolation purpose introducing electrical active impurities in the local oxidation region for the sole purpose of creating channel stoppers introducing both types of electrical active impurities in the local oxidation region for the sole purpose of creating channel stoppers, e.g. for isolation of complementary doped regions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/8238—Complementary field-effect transistors, e.g. CMOS
- H01L21/823878—Complementary field-effect transistors, e.g. CMOS isolation region manufacturing related aspects, e.g. to avoid interaction of isolation region with adjacent structure
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/07—Guard rings and cmos
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Element Separation (AREA)
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
IT19484/79A IT1166587B (it) | 1979-01-22 | 1979-01-22 | Processo per la fabbricazione di transistori mos complementari ad alta integrazione per tensioni elevate |
DE19803002051 DE3002051A1 (de) | 1979-01-22 | 1980-01-21 | Verfahren zur herstellung von komplementaeren mos-transistoren hoher integration fuer hohe spannungen |
US06/113,594 US4277291A (en) | 1979-01-22 | 1980-01-21 | Process for making CMOS field-effect transistors |
FR8001303A FR2447095B1 (fr) | 1979-01-22 | 1980-01-22 | Procede pour la fabrication de transistors mos complementaires a integration poussee pour tensions elevees |
GB8002093A GB2047464B (en) | 1979-01-22 | 1980-01-22 | Method of producing complementary mos transistors for high voltage |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
IT19484/79A IT1166587B (it) | 1979-01-22 | 1979-01-22 | Processo per la fabbricazione di transistori mos complementari ad alta integrazione per tensioni elevate |
Publications (2)
Publication Number | Publication Date |
---|---|
IT7919484A0 true IT7919484A0 (it) | 1979-01-22 |
IT1166587B IT1166587B (it) | 1987-05-05 |
Family
ID=11158410
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
IT19484/79A IT1166587B (it) | 1979-01-22 | 1979-01-22 | Processo per la fabbricazione di transistori mos complementari ad alta integrazione per tensioni elevate |
Country Status (5)
Country | Link |
---|---|
US (1) | US4277291A (it) |
DE (1) | DE3002051A1 (it) |
FR (1) | FR2447095B1 (it) |
GB (1) | GB2047464B (it) |
IT (1) | IT1166587B (it) |
Families Citing this family (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE3071380D1 (en) * | 1979-05-31 | 1986-03-13 | Fujitsu Ltd | Method of producing a semiconductor device |
NL8003612A (nl) * | 1980-06-23 | 1982-01-18 | Philips Nv | Werkwijze ter vervaardiging van een halfgeleider- inrichting en halfgeleiderinrichting vervaardigd door toepassing van deze werkwijze. |
US4345366A (en) * | 1980-10-20 | 1982-08-24 | Ncr Corporation | Self-aligned all-n+ polysilicon CMOS process |
FR2507013A1 (fr) * | 1981-06-02 | 1982-12-03 | Efcis | Procede de separation entre composants elementaires dans un circuit integre et application a une structure de transistors cmos |
DE3133841A1 (de) * | 1981-08-27 | 1983-03-17 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum herstellen von hochintegrierten komplementaeren mos-feldeffekttransistorschaltungen |
US4411058A (en) * | 1981-08-31 | 1983-10-25 | Hughes Aircraft Company | Process for fabricating CMOS devices with self-aligned channel stops |
US4426766A (en) * | 1981-10-21 | 1984-01-24 | Hughes Aircraft Company | Method of fabricating high density high breakdown voltage CMOS devices |
US4528581A (en) * | 1981-10-21 | 1985-07-09 | Hughes Aircraft Company | High density CMOS devices with conductively interconnected wells |
US4422885A (en) * | 1981-12-18 | 1983-12-27 | Ncr Corporation | Polysilicon-doped-first CMOS process |
US4442591A (en) * | 1982-02-01 | 1984-04-17 | Texas Instruments Incorporated | High-voltage CMOS process |
US4613885A (en) * | 1982-02-01 | 1986-09-23 | Texas Instruments Incorporated | High-voltage CMOS process |
US4450021A (en) * | 1982-02-22 | 1984-05-22 | American Microsystems, Incorporated | Mask diffusion process for forming Zener diode or complementary field effect transistors |
US4435895A (en) * | 1982-04-05 | 1984-03-13 | Bell Telephone Laboratories, Incorporated | Process for forming complementary integrated circuit devices |
IT1210872B (it) * | 1982-04-08 | 1989-09-29 | Ates Componenti Elettron | Processo per la fabbricazione di transistori mos complementari in circuiti integrati ad alta densita' per tensioni elevate. |
US4412375A (en) * | 1982-06-10 | 1983-11-01 | Intel Corporation | Method for fabricating CMOS devices with guardband |
US4474624A (en) * | 1982-07-12 | 1984-10-02 | Intel Corporation | Process for forming self-aligned complementary source/drain regions for MOS transistors |
US4480375A (en) * | 1982-12-09 | 1984-11-06 | International Business Machines Corporation | Simple process for making complementary transistors |
US4476621A (en) * | 1983-02-01 | 1984-10-16 | Gte Communications Products Corporation | Process for making transistors with doped oxide densification |
EP0123384A1 (en) * | 1983-02-25 | 1984-10-31 | Western Digital Corporation | Complementary insulated gate field effect integrated circuit structure and process for fabricating the structure |
US4471523A (en) * | 1983-05-02 | 1984-09-18 | International Business Machines Corporation | Self-aligned field implant for oxide-isolated CMOS FET |
US4574467A (en) * | 1983-08-31 | 1986-03-11 | Solid State Scientific, Inc. | N- well CMOS process on a P substrate with double field guard rings and a PMOS buried channel |
US4717683A (en) * | 1986-09-23 | 1988-01-05 | Motorola Inc. | CMOS process |
US5292671A (en) * | 1987-10-08 | 1994-03-08 | Matsushita Electric Industrial, Co., Ltd. | Method of manufacture for semiconductor device by forming deep and shallow regions |
GB2237445B (en) * | 1989-10-04 | 1994-01-12 | Seagate Microelectron Ltd | A semiconductor device fabrication process |
US5439842A (en) * | 1992-09-21 | 1995-08-08 | Siliconix Incorporated | Low temperature oxide layer over field implant mask |
US5328866A (en) * | 1992-09-21 | 1994-07-12 | Siliconix Incorporated | Low temperature oxide layer over field implant mask |
US5372955A (en) * | 1993-08-02 | 1994-12-13 | United Microelectronics Corporation | Method of making a device with protection from short circuits between P and N wells |
US5525535A (en) * | 1995-07-26 | 1996-06-11 | United Microelectronics Corporation | Method for making doped well and field regions on semiconductor substrates for field effect transistors using liquid phase deposition of oxides |
US5861330A (en) * | 1997-05-07 | 1999-01-19 | International Business Machines Corporation | Method and structure to reduce latch-up using edge implants |
KR100272176B1 (ko) * | 1998-09-30 | 2000-12-01 | 김덕중 | Bicdmos 소자의 제조방법 |
KR101800783B1 (ko) * | 2016-10-14 | 2017-11-23 | 서강대학교 산학협력단 | 실리콘 카바이드 기반의 트랜지스터 및 이를 제조하는 방법 |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3750268A (en) * | 1971-09-10 | 1973-08-07 | Motorola Inc | Poly-silicon electrodes for c-igfets |
US3853633A (en) * | 1972-12-04 | 1974-12-10 | Motorola Inc | Method of making a semi planar insulated gate field-effect transistor device with implanted field |
US3986896A (en) * | 1974-02-28 | 1976-10-19 | Tokyo Shibaura Electric Co., Ltd. | Method of manufacturing semiconductor devices |
JPS5286083A (en) * | 1976-01-12 | 1977-07-16 | Hitachi Ltd | Production of complimentary isolation gate field effect transistor |
US4013484A (en) * | 1976-02-25 | 1977-03-22 | Intel Corporation | High density CMOS process |
US4135955A (en) * | 1977-09-21 | 1979-01-23 | Harris Corporation | Process for fabricating high voltage cmos with self-aligned guard rings utilizing selective diffusion and local oxidation |
US4149915A (en) * | 1978-01-27 | 1979-04-17 | International Business Machines Corporation | Process for producing defect-free semiconductor devices having overlapping high conductivity impurity regions |
-
1979
- 1979-01-22 IT IT19484/79A patent/IT1166587B/it active
-
1980
- 1980-01-21 US US06/113,594 patent/US4277291A/en not_active Expired - Lifetime
- 1980-01-21 DE DE19803002051 patent/DE3002051A1/de active Granted
- 1980-01-22 GB GB8002093A patent/GB2047464B/en not_active Expired
- 1980-01-22 FR FR8001303A patent/FR2447095B1/fr not_active Expired
Also Published As
Publication number | Publication date |
---|---|
GB2047464A (en) | 1980-11-26 |
FR2447095B1 (fr) | 1985-11-22 |
IT1166587B (it) | 1987-05-05 |
DE3002051C2 (it) | 1989-02-02 |
DE3002051A1 (de) | 1980-07-31 |
FR2447095A1 (fr) | 1980-08-14 |
US4277291A (en) | 1981-07-07 |
GB2047464B (en) | 1983-05-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
IT7919484A0 (it) | Processo per la fabbricazione di transistori mos complementari ad al ta integrazione per tensioni elevate. | |
IT8019615A0 (it) | Processo per la fabbricazione di circuiti integrati. | |
IT7923200A0 (it) | Processo perfezionato per la fabbricazione di transistori bipolari. | |
IT8021996A0 (it) | Processo di fabbricazione di circuiti integrati. | |
IT8021616A0 (it) | Procedimento di produzione di copoliesteri carbonati. | |
IT8421113A0 (it) | Procedimento per fabbricare transistor ad effetto di campo. | |
IT7831173A0 (it) | Processo per la produzione di alchilencarbonati. | |
IT7830409A0 (it) | Transistore bipolare e relativo processo di fabbricazione. | |
IT1063564B (it) | Processo di fabbricazione di transistori ad effetto di campo e bipolari integrati | |
IT8220661A0 (it) | Processo per la fabbricazione di transistori mos complementari in circuiti integrati ad alta densita' per tensioni elevate. | |
IT8020412V0 (it) | Preforma per la fabbricazione dibottiglie. | |
IT8023688A0 (it) | Processo di fabbricazione di circuiti semiconduttori. | |
IT1084774B (it) | Processo per fabbricare transistore ad effetto di campo e bipolari sullo stesso chip semiconduttore | |
IT8023576A0 (it) | Processo per la produzione dicomposti di titanio. | |
IT7925570A0 (it) | Processo per la produzione di diesterediammidi. | |
IT1072852B (it) | Processo per la fabbricazione di transistori ad effetto di campo | |
IT7924954A0 (it) | Processo per la produzione di pezzi grezzi per monete. | |
IT7928219A0 (it) | Procedimento perfezionato per laproduzione di cumene. | |
IT8023811A0 (it) | Processo per la preparazione di silicati cristallini. | |
IT8022186A0 (it) | Processo per la fabbricazione di circuiti stampati. | |
IT7822323A0 (it) | Processo per la sintesi di alchilencarbonati. | |
IT1115346B (it) | Processo perfezionato per la fabbricazione di transistori ad effetto di campo | |
IT8019773A0 (it) | Processo per la fabbricazione disfere di gomma spugnosa. | |
IT7921092A0 (it) | Processo per la determinazione di alfa-amilasi. | |
IT7824768A0 (it) | Processo per la produzione di poliamidi. |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
TA | Fee payment date (situation as of event date), data collected since 19931001 |
Effective date: 19960129 |