FR2624994B1 - Systeme de commande de registre intermediaire de traduction - Google Patents

Systeme de commande de registre intermediaire de traduction

Info

Publication number
FR2624994B1
FR2624994B1 FR8816738A FR8816738A FR2624994B1 FR 2624994 B1 FR2624994 B1 FR 2624994B1 FR 8816738 A FR8816738 A FR 8816738A FR 8816738 A FR8816738 A FR 8816738A FR 2624994 B1 FR2624994 B1 FR 2624994B1
Authority
FR
France
Prior art keywords
control system
translation control
intermediate translation
translation
control
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
FR8816738A
Other languages
English (en)
Other versions
FR2624994A1 (fr
Inventor
Fukuzawa Hajime
Yamano Kozo
Iwata Yasuyuki
Miyazawa Fumihiko
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP62319020A external-priority patent/JPH01161554A/ja
Priority claimed from JP62319019A external-priority patent/JPH01161553A/ja
Priority claimed from JP62319018A external-priority patent/JPH01161552A/ja
Application filed by NEC Corp filed Critical NEC Corp
Publication of FR2624994A1 publication Critical patent/FR2624994A1/fr
Application granted granted Critical
Publication of FR2624994B1 publication Critical patent/FR2624994B1/fr
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/12Replacement control
    • G06F12/121Replacement control using replacement algorithms
    • G06F12/123Replacement control using replacement algorithms with age lists, e.g. queue, most recently used [MRU] list or least recently used [LRU] list
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/10Address translation
    • G06F12/1027Address translation using associative or pseudo-associative address translation means, e.g. translation look-aside buffer [TLB]
FR8816738A 1987-12-18 1988-12-19 Systeme de commande de registre intermediaire de traduction Expired - Fee Related FR2624994B1 (fr)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
JP62319020A JPH01161554A (ja) 1987-12-18 1987-12-18 アドレス変換バッファ制御方式
JP31902387 1987-12-18
JP62319019A JPH01161553A (ja) 1987-12-18 1987-12-18 アドレス変換バッファ制御方式
JP62319018A JPH01161552A (ja) 1987-12-18 1987-12-18 アドレス変換バッファ制御方式
JP31902487 1987-12-18

Publications (2)

Publication Number Publication Date
FR2624994A1 FR2624994A1 (fr) 1989-06-23
FR2624994B1 true FR2624994B1 (fr) 1994-04-08

Family

ID=27531099

Family Applications (1)

Application Number Title Priority Date Filing Date
FR8816738A Expired - Fee Related FR2624994B1 (fr) 1987-12-18 1988-12-19 Systeme de commande de registre intermediaire de traduction

Country Status (2)

Country Link
US (1) US4980816A (fr)
FR (1) FR2624994B1 (fr)

Families Citing this family (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5055999A (en) * 1987-12-22 1991-10-08 Kendall Square Research Corporation Multiprocessor digital data processing system
US5341483A (en) * 1987-12-22 1994-08-23 Kendall Square Research Corporation Dynamic hierarchial associative memory
US5761413A (en) * 1987-12-22 1998-06-02 Sun Microsystems, Inc. Fault containment system for multiprocessor with shared memory
US5335325A (en) * 1987-12-22 1994-08-02 Kendall Square Research Corporation High-speed packet switching apparatus and method
US5822578A (en) * 1987-12-22 1998-10-13 Sun Microsystems, Inc. System for inserting instructions into processor instruction stream in order to perform interrupt processing
US5282201A (en) * 1987-12-22 1994-01-25 Kendall Square Research Corporation Dynamic packet routing network
US5058003A (en) * 1988-12-15 1991-10-15 International Business Machines Corporation Virtual storage dynamic address translation mechanism for multiple-sized pages
FR2645987B1 (fr) * 1989-04-13 1991-06-07 Bull Sa Dispositif d'acceleration des acces memoire dans un systeme informatique
FR2664719A1 (fr) * 1990-07-10 1992-01-17 Philips Electronique Lab Dispositif de controle pour une memoire tampon a partitionnement reconfigurable.
US5349652A (en) * 1990-08-31 1994-09-20 Advanced Micro Devices, Inc. Single chip integrated address manager with address translating unit
US5283882A (en) * 1991-02-22 1994-02-01 Unisys Corporation Data caching and address translation system with rapid turnover cycle
JP2703417B2 (ja) * 1991-04-05 1998-01-26 富士通株式会社 受信バッファ
JP2514292B2 (ja) * 1991-04-25 1996-07-10 インターナショナル・ビジネス・マシーンズ・コーポレイション オペランドペ―ジメモリ及び命令ペ―ジメモリを有するコンピュ―タシステム
US5313647A (en) * 1991-09-20 1994-05-17 Kendall Square Research Corporation Digital data processor with improved checkpointing and forking
CA2078315A1 (fr) * 1991-09-20 1993-03-21 Christopher L. Reeve Appareil de traitement parallele et methode d'utilisation du pavage
US5428759A (en) * 1992-03-30 1995-06-27 Unisys Corporation Associative memory system having segment and page descriptor content-addressable memories
US5530823A (en) * 1992-05-12 1996-06-25 Unisys Corporation Hit enhancement circuit for page-table-look-aside-buffer
US5463750A (en) * 1993-11-02 1995-10-31 Intergraph Corporation Method and apparatus for translating virtual addresses in a data processing system having multiple instruction pipelines and separate TLB's
US5752275A (en) * 1995-03-31 1998-05-12 Intel Corporation Translation look-aside buffer including a single page size translation unit
US5924125A (en) * 1995-08-01 1999-07-13 Arya; Siamak Method and apparatus for parallel access to consecutive TLB entries
US5893930A (en) * 1996-07-12 1999-04-13 International Business Machines Corporation Predictive translation of a data address utilizing sets of associative entries stored consecutively in a translation lookaside buffer
US5983299A (en) * 1996-10-18 1999-11-09 Samsung Electronics Co., Ltd. Priority request and bypass bus
US5918251A (en) * 1996-12-23 1999-06-29 Intel Corporation Method and apparatus for preloading different default address translation attributes
JP4452781B2 (ja) * 1997-02-14 2010-04-21 アドバンスト・マイクロ・ディバイシズ・インコーポレイテッド メモリ内の物理的順序によって時間順を維持するための方法および装置
US6175902B1 (en) * 1997-12-18 2001-01-16 Advanced Micro Devices, Inc. Method and apparatus for maintaining a time order by physical ordering in a memory
US6088780A (en) * 1997-03-31 2000-07-11 Institute For The Development Of Emerging Architecture, L.L.C. Page table walker that uses at least one of a default page size and a page size selected for a virtual address space to position a sliding field in a virtual address
US6012132A (en) * 1997-03-31 2000-01-04 Intel Corporation Method and apparatus for implementing a page table walker that uses a sliding field in the virtual addresses to identify entries in a page table
JP4079506B2 (ja) * 1997-08-08 2008-04-23 株式会社東芝 不揮発性半導体メモリシステムの制御方法
US6453387B1 (en) * 1999-10-08 2002-09-17 Advanced Micro Devices, Inc. Fully associative translation lookaside buffer (TLB) including a least recently used (LRU) stack and implementing an LRU replacement strategy
US6728800B1 (en) * 2000-06-28 2004-04-27 Intel Corporation Efficient performance based scheduling mechanism for handling multiple TLB operations
JP3936672B2 (ja) * 2003-04-30 2007-06-27 富士通株式会社 マイクロプロセッサ
US7076611B2 (en) * 2003-08-01 2006-07-11 Microsoft Corporation System and method for managing objects stored in a cache
JP4362096B2 (ja) * 2004-09-30 2009-11-11 富士通株式会社 情報処理装置,リプレース方法,リプレースプログラム及びリプレースプログラムを記録したコンピュータ読取可能な記録媒体
US8615643B2 (en) 2006-12-05 2013-12-24 Microsoft Corporation Operational efficiency of virtual TLBs
US8145876B2 (en) * 2007-08-06 2012-03-27 Advanced Micro Devices, Inc. Address translation with multiple translation look aside buffers
US9697137B2 (en) * 2014-11-14 2017-07-04 Cavium, Inc. Filtering translation lookaside buffer invalidations
US9684606B2 (en) 2014-11-14 2017-06-20 Cavium, Inc. Translation lookaside buffer invalidation suppression
US11392509B2 (en) * 2020-08-18 2022-07-19 PetaIO Inc. Command memory buffer systems and methods

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3786427A (en) * 1971-06-29 1974-01-15 Ibm Dynamic address translation reversed
US4453230A (en) * 1977-12-29 1984-06-05 Tokyo Shibaura Electric Co., Ltd. Address conversion system
US4719568A (en) * 1982-12-30 1988-01-12 International Business Machines Corporation Hierarchical memory system including separate cache memories for storing data and instructions
WO1984002784A1 (fr) * 1982-12-30 1984-07-19 Ibm Mecanisme de transformation d'adresses virtuelles en memoire avec persistance commandee des donnees
US4589092A (en) * 1983-12-12 1986-05-13 International Business Machines Corporation Data buffer having separate lock bit storage array
US4774653A (en) * 1985-08-07 1988-09-27 Hewlett-Packard Company Hybrid hardware/software method and apparatus for virtual memory address translation using primary and secondary translation buffers
JPS62222344A (ja) * 1986-03-25 1987-09-30 Hitachi Ltd アドレス変換機構

Also Published As

Publication number Publication date
FR2624994A1 (fr) 1989-06-23
US4980816A (en) 1990-12-25

Similar Documents

Publication Publication Date Title
FR2624994B1 (fr) Systeme de commande de registre intermediaire de traduction
IT1203376B (it) Complesso di controllo per trasmissione autoamtica azionata elettricamente
FR2632392B1 (fr) Systeme de blindage
FR2574859B1 (fr) Systeme de post-combustion
FR2502378B1 (fr) Tableau de commande
FR2585867B1 (fr) Systeme de commande de visualisation graphique.
KR880701858A (ko) 화기 발사 제어 시스템
FR2602701B1 (fr) Commande electromagnetique
FR2448745B1 (fr) Systeme de commande de positionnement
FR2608809B1 (fr) Systeme de fourniture de prestations a revalidation
FR2550736B1 (fr) Systeme de suspension commande electroniquement
FR2598223B1 (fr) Systeme de pesee automatique
FR2560354B1 (fr) Systeme de projecteurs
DE69032145T2 (de) Schnittstellensteuerungssystem
BR8800920A (pt) Sistema de controle multiplex
NO174988C (no) Automatisk effektkontrollsystem
FR2620814B1 (fr) Systeme de detecteurs
FR2734897B1 (fr) Systeme de surveillance
FR2568669B1 (fr) Systeme de construction modulaire.
BE863152A (fr) Systeme de commande d'ascenseurs
FR2560317B1 (fr) Systeme de commande d'embrayage
BE881303A (fr) Systeme de commande automatique
FR2643980B1 (fr) Systeme de guidage de projectile
EP0307834A3 (en) Positioning control system
FR2559290B1 (fr) Systeme de commande actionne par le son

Legal Events

Date Code Title Description
ST Notification of lapse