FI105374B - Kellosignaalien multipleksointipiiri - Google Patents
Kellosignaalien multipleksointipiiri Download PDFInfo
- Publication number
- FI105374B FI105374B FI911815A FI911815A FI105374B FI 105374 B FI105374 B FI 105374B FI 911815 A FI911815 A FI 911815A FI 911815 A FI911815 A FI 911815A FI 105374 B FI105374 B FI 105374B
- Authority
- FI
- Finland
- Prior art keywords
- signal
- clock
- clock signal
- level
- circuit
- Prior art date
Links
- 230000003111 delayed effect Effects 0.000 claims abstract description 32
- 230000000295 complement effect Effects 0.000 claims description 10
- 238000012790 confirmation Methods 0.000 claims 4
- 230000007704 transition Effects 0.000 description 6
- 238000010586 diagram Methods 0.000 description 4
- 230000005540 biological transmission Effects 0.000 description 3
- 230000001960 triggered effect Effects 0.000 description 2
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005265 energy consumption Methods 0.000 description 1
- 230000000737 periodic effect Effects 0.000 description 1
- 230000000284 resting effect Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L7/00—Arrangements for synchronising receiver with transmitter
- H04L7/0079—Receiver details
- H04L7/0083—Receiver details taking measures against momentary loss of synchronisation, e.g. inhibiting the synchronisation, using idle words or using redundant clocks
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/04—Distributors combined with modulators or demodulators
- H04J3/047—Distributors with transistors or integrated circuits
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04J—MULTIPLEX COMMUNICATION
- H04J3/00—Time-division multiplex systems
- H04J3/02—Details
- H04J3/06—Synchronising arrangements
- H04J3/0635—Clock or time synchronisation in a network
- H04J3/0685—Clock or time synchronisation in a node; Intranode synchronisation
- H04J3/0688—Change of the master or reference, e.g. take-over or failure of the master
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Time-Division Multiplex Systems (AREA)
- Electronic Switches (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Digital Transmission Methods That Use Modulated Carrier Waves (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| FR9004926 | 1990-04-18 | ||
| FR9004926A FR2661297B1 (fr) | 1990-04-18 | 1990-04-18 | Circuit de multiplexage de signaux d'horloge. |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| FI911815A0 FI911815A0 (fi) | 1991-04-15 |
| FI911815A7 FI911815A7 (fi) | 1991-10-19 |
| FI105374B true FI105374B (fi) | 2000-07-31 |
Family
ID=9395837
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| FI911815A FI105374B (fi) | 1990-04-18 | 1991-04-15 | Kellosignaalien multipleksointipiiri |
Country Status (12)
| Country | Link |
|---|---|
| US (1) | US5321728A (da) |
| EP (1) | EP0452878B1 (da) |
| AT (1) | ATE116775T1 (da) |
| AU (1) | AU645301B2 (da) |
| CA (1) | CA2040650C (da) |
| DE (1) | DE69106422T2 (da) |
| DK (1) | DK0452878T3 (da) |
| ES (1) | ES2068418T3 (da) |
| FI (1) | FI105374B (da) |
| FR (1) | FR2661297B1 (da) |
| GR (1) | GR3015474T3 (da) |
| NO (1) | NO302390B1 (da) |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0533992A1 (de) * | 1991-09-27 | 1993-03-31 | Siemens Nixdorf Informationssysteme Aktiengesellschaft | Verfahren und Schaltungsanordnung zum Bewerkstelligen synchroner Datentransfers |
| DE69225592T2 (de) * | 1992-09-18 | 1998-09-10 | Alsthom Cge Alcatel | System zur Wiederherstellung der Zellenreihenfolge für ein Telekommunikationsnetzwerk |
| EP0634849A1 (en) * | 1993-07-13 | 1995-01-18 | ALCATEL BELL Naamloze Vennootschap | Signal selection device |
| JPH0795677A (ja) * | 1993-09-20 | 1995-04-07 | Fujitsu Ltd | シェルフ間の同期用情報と同期クロックの受渡し方法 |
| US5475322A (en) * | 1993-10-12 | 1995-12-12 | Wang Laboratories, Inc. | Clock frequency multiplying and squaring circuit and method |
| EP0806007B1 (en) * | 1995-11-27 | 2002-02-20 | Koninklijke Philips Electronics N.V. | A parametrizable control module comprising first and second loadables counters, an electronic circuit comprising a plurality of such parametrized control modules, and a method for synthesizing such circuit |
| US6178186B1 (en) * | 1998-03-27 | 2001-01-23 | Motorola, Inc. | Fractional decimator with linear interpolation and method thereof |
| CN1181104C (zh) * | 2000-03-06 | 2004-12-22 | 英国石油化学品有限公司 | 降低烯烃聚合期间结片和附聚物的方法 |
| TWI256539B (en) * | 2004-11-09 | 2006-06-11 | Realtek Semiconductor Corp | Apparatus and method for generating a clock signal |
| WO2012131448A1 (en) * | 2011-03-30 | 2012-10-04 | Tejas Networks Limited | A method and system for multiplexing low frequency clocks to reduce interface count |
Family Cites Families (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4538272A (en) * | 1983-12-22 | 1985-08-27 | Gte Automatic Electric Incorporated | Prioritized clock selection circuit |
| FR2577087B1 (fr) * | 1985-02-07 | 1987-03-06 | Thomson Csf Mat Tel | Dispositif de distribution d'horloge tripliquee, chaque signal d'horloge comportant un signal de synchronisation |
| GB8615399D0 (en) * | 1986-06-24 | 1986-07-30 | Int Computers Ltd | Switching circuit |
| US4839907A (en) * | 1988-02-26 | 1989-06-13 | American Telephone And Telegraph Company, At&T Bell Laboratories | Clock skew correction arrangement |
| US4899351A (en) * | 1988-07-18 | 1990-02-06 | Western Digital Corporation | Transient free clock switch logic |
-
1990
- 1990-04-18 FR FR9004926A patent/FR2661297B1/fr not_active Expired - Fee Related
-
1991
- 1991-04-15 FI FI911815A patent/FI105374B/fi active
- 1991-04-16 DE DE69106422T patent/DE69106422T2/de not_active Expired - Fee Related
- 1991-04-16 ES ES91106045T patent/ES2068418T3/es not_active Expired - Lifetime
- 1991-04-16 DK DK91106045.7T patent/DK0452878T3/da active
- 1991-04-16 AU AU75030/91A patent/AU645301B2/en not_active Ceased
- 1991-04-16 AT AT91106045T patent/ATE116775T1/de not_active IP Right Cessation
- 1991-04-16 NO NO911479A patent/NO302390B1/no not_active IP Right Cessation
- 1991-04-16 EP EP91106045A patent/EP0452878B1/fr not_active Expired - Lifetime
- 1991-04-17 CA CA002040650A patent/CA2040650C/fr not_active Expired - Fee Related
-
1993
- 1993-05-03 US US08/057,408 patent/US5321728A/en not_active Expired - Fee Related
-
1995
- 1995-03-20 GR GR950400605T patent/GR3015474T3/el unknown
Also Published As
| Publication number | Publication date |
|---|---|
| FR2661297B1 (fr) | 1993-02-12 |
| NO911479L (no) | 1991-10-21 |
| FI911815A7 (fi) | 1991-10-19 |
| CA2040650C (fr) | 1995-07-04 |
| NO911479D0 (no) | 1991-04-16 |
| FI911815A0 (fi) | 1991-04-15 |
| GR3015474T3 (en) | 1995-06-30 |
| US5321728A (en) | 1994-06-14 |
| DE69106422T2 (de) | 1995-05-04 |
| DE69106422D1 (de) | 1995-02-16 |
| ATE116775T1 (de) | 1995-01-15 |
| EP0452878A1 (fr) | 1991-10-23 |
| AU645301B2 (en) | 1994-01-13 |
| NO302390B1 (no) | 1998-02-23 |
| EP0452878B1 (fr) | 1995-01-04 |
| DK0452878T3 (da) | 1995-05-29 |
| AU7503091A (en) | 1991-10-24 |
| FR2661297A1 (fr) | 1991-10-25 |
| ES2068418T3 (es) | 1995-04-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| FI105374B (fi) | Kellosignaalien multipleksointipiiri | |
| US5486783A (en) | Method and apparatus for providing clock de-skewing on an integrated circuit board | |
| US6335696B1 (en) | Parallel-serial conversion circuit | |
| US4868514A (en) | Apparatus and method for digital compensation of oscillator drift | |
| KR970006395B1 (ko) | 싱크로나이저 장치 및 그 방법 | |
| FI88837B (fi) | Frekvensdividering med udda tal och decimaltal | |
| US8674736B2 (en) | Clock synchronization circuit | |
| US5036529A (en) | Digital auto-phase-controlled retiming circuit | |
| JPS6161404B2 (da) | ||
| JP2963020B2 (ja) | 高速データ伝送におけるデジタルデータリタイミング装置 | |
| US5103185A (en) | Clock jitter suppressing circuit | |
| WO2024198645A1 (zh) | 一种在数据链路中提供时钟信号的方法及装置 | |
| KR19990078113A (ko) | 데이터 전송 장치 | |
| GB2204467A (en) | Method and apparatus for generating a data recovery window | |
| US4698826A (en) | Clock repeater for triplicated clock distributor | |
| KR19980078161A (ko) | 반도체 메모리 소자의 딜레이 루프 럭크 회로 | |
| US7555089B2 (en) | Data edge-to-clock edge phase detector for high speed circuits | |
| KR880000676B1 (ko) | 입력신호와 발진기의 출력신호의 위상을 동기화시키는 방법 및 장치 | |
| US4818894A (en) | Method and apparatus for obtaining high frequency resolution of a low frequency signal | |
| US4975594A (en) | Frequency detector circuit | |
| US7133483B1 (en) | Apparatus and method for a jitter cancellation circuit | |
| JP5378765B2 (ja) | データ転送システム | |
| US4327442A (en) | Clock recovery device | |
| DK152474B (da) | Fremgangsmaade og apparat til synkronisering af et binaert datasignal | |
| JPS62202624A (ja) | 高速デ−タ受信回路方式 |