ES2127229T3 - Resolucion de ambiguedad tributaria para controlar una memoria elastica. - Google Patents

Resolucion de ambiguedad tributaria para controlar una memoria elastica.

Info

Publication number
ES2127229T3
ES2127229T3 ES93107959T ES93107959T ES2127229T3 ES 2127229 T3 ES2127229 T3 ES 2127229T3 ES 93107959 T ES93107959 T ES 93107959T ES 93107959 T ES93107959 T ES 93107959T ES 2127229 T3 ES2127229 T3 ES 2127229T3
Authority
ES
Spain
Prior art keywords
tax
control
elastic memory
ambiguity resolution
ambiguity
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
ES93107959T
Other languages
English (en)
Inventor
Ertugrul Baydar
William Bernard Weeber
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Alcatel CIT SA
Alcatel Lucent SAS
Original Assignee
Alcatel CIT SA
Alcatel SA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Alcatel CIT SA, Alcatel SA filed Critical Alcatel CIT SA
Application granted granted Critical
Publication of ES2127229T3 publication Critical patent/ES2127229T3/es
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F5/00Methods or arrangements for data conversion without changing the order or content of the data handled
    • G06F5/06Methods or arrangements for data conversion without changing the order or content of the data handled for changing the speed of data flow, i.e. speed regularising or timing, e.g. delay lines, FIFO buffers; over- or underrun control therefor
    • G06F5/10Methods or arrangements for data conversion without changing the order or content of the data handled for changing the speed of data flow, i.e. speed regularising or timing, e.g. delay lines, FIFO buffers; over- or underrun control therefor having a sequence of storage locations each being individually accessible for both enqueue and dequeue operations, e.g. using random access memory
    • G06F5/12Means for monitoring the fill level; Means for resolving contention, i.e. conflicts between simultaneous enqueue and dequeue operations
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04JMULTIPLEX COMMUNICATION
    • H04J3/00Time-division multiplex systems
    • H04J3/02Details
    • H04J3/06Synchronising arrangements
    • H04J3/062Synchronisation of signals having the same nominal but fluctuating bit rates, e.g. using buffers
    • H04J3/0623Synchronous multiplexing systems, e.g. synchronous digital hierarchy/synchronous optical network (SDH/SONET), synchronisation with a pointer process
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F2205/00Indexing scheme relating to group G06F5/00; Methods or arrangements for data conversion without changing the order or content of the data handled
    • G06F2205/12Indexing scheme relating to groups G06F5/12 - G06F5/14
    • G06F2205/123Contention resolution, i.e. resolving conflicts between simultaneous read and write operations

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Time-Division Multiplex Systems (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Oscillators With Electromechanical Resonators (AREA)
  • Apparatus For Radiation Diagnosis (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Facsimile Scanning Arrangements (AREA)
  • Radar Systems Or Details Thereof (AREA)
  • Medical Treatment And Welfare Office Work (AREA)

Abstract

LAS DIRECCIONES DE LECTURA Y ESCRITURA DE LOS LADOS LOCALES Y DE LINEA DE UNA MEMORIA ELASTICA SE COMPARAN DOS VECES POR LO MENOS PARA DETERMINAR CUALQUIER AMBIGUEDAD EN LA COMPARACION Y, SI SE DETERMINARA, REALIZAR CUALQUIER AJUSTE DEL PUNTERO QUE DE OTRO MODO SE HUBIERAN HECHO.
ES93107959T 1992-05-21 1993-05-15 Resolucion de ambiguedad tributaria para controlar una memoria elastica. Expired - Lifetime ES2127229T3 (es)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US07/887,348 US5706299A (en) 1992-05-21 1992-05-21 Sonet tributary ambiguity resolution for elastic store control

Publications (1)

Publication Number Publication Date
ES2127229T3 true ES2127229T3 (es) 1999-04-16

Family

ID=25390953

Family Applications (1)

Application Number Title Priority Date Filing Date
ES93107959T Expired - Lifetime ES2127229T3 (es) 1992-05-21 1993-05-15 Resolucion de ambiguedad tributaria para controlar una memoria elastica.

Country Status (6)

Country Link
US (1) US5706299A (es)
EP (1) EP0570877B1 (es)
AT (1) ATE176112T1 (es)
CA (1) CA2096717C (es)
DE (1) DE69323111T2 (es)
ES (1) ES2127229T3 (es)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6145061A (en) * 1998-01-07 2000-11-07 Tandem Computers Incorporated Method of management of a circular queue for asynchronous access
FI982040A (fi) 1998-09-22 2000-03-23 Nokia Multimedia Network Terminals Oy Menetelmä ja laite datavirran synkronoimiseksi
JP3818884B2 (ja) * 2001-09-19 2006-09-06 富士通株式会社 伝送装置
EP1396786A1 (en) * 2002-09-03 2004-03-10 STMicroelectronics Limited Bridge circuit for use in retiming in a semiconductor integrated circuit
US7839885B2 (en) * 2005-04-25 2010-11-23 Lsi Corporation Connection memory for tributary time-space switches

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4054747A (en) * 1976-05-20 1977-10-18 Gte Automatic Electric Laboratories Incorporated Data buffer
US4748588A (en) * 1985-12-18 1988-05-31 International Business Machines Corp. Fast data synchronizer
DE68923271T2 (de) * 1988-10-14 1996-03-28 Digital Equipment Corp Verfahren und anordnung zur wahrnehmung bevorstehender überläufe und/oder unterschreitungen eines elastischen puffers.
US5142529A (en) * 1988-12-09 1992-08-25 Transwitch Corporation Method and means for transferring a data payload from a first SONET signal to a SONET signal of different frequency
US4928275A (en) * 1989-05-26 1990-05-22 Northern Telecom Limited Synchronization of asynchronous data signals
US5210762A (en) * 1991-10-02 1993-05-11 Alcatel Network Systems, Inc. Sonet pointer interpretation system and method

Also Published As

Publication number Publication date
CA2096717A1 (en) 1993-11-22
US5706299A (en) 1998-01-06
DE69323111T2 (de) 1999-07-01
ATE176112T1 (de) 1999-02-15
EP0570877A1 (en) 1993-11-24
EP0570877B1 (en) 1999-01-20
DE69323111D1 (de) 1999-03-04
CA2096717C (en) 1999-02-16

Similar Documents

Publication Publication Date Title
DE69432133T2 (de) Datenprozessor mit Cache-Speicher
CA2027226A1 (en) Information Processing System
DE69330334D1 (de) Informationsverarbeitungssystem des Notebooktyps mit Eingabestift
DE68926212T2 (de) Anzeigesystem
KR930014089A (ko) 데이터 전송 장치
MY108517A (en) Increasing options in mapping rom in computer memory space
KR900005795A (ko) 화상독해장치
ES8405568A1 (es) Perfeccionamientos en los sistemas de transmision digitales
EP0398189A3 (en) Noncacheable address random access memory
DE69213143D1 (de) Rechnerspeichersteuerungsanordnung
ES2127229T3 (es) Resolucion de ambiguedad tributaria para controlar una memoria elastica.
KR960030252A (ko) 반도체 메모리소자 및 그의 데이타 쓰기 방법
KR920000032A (ko) 캐시 메모리를 구비한 프로세서
DE3579103D1 (de) Videosignalverarbeitungskreise.
CA2012318A1 (en) Microprocessor system having an extended address space
DE69231720T2 (de) Speicherzugriffsvorrichtung mit Adresspipeline
AU9755798A (en) Method and apparatus for controlling shared memory access
KR910006852A (ko) 메모리 제어 시스템 및 방법
KR930008623A (ko) 화상회전, 처리장치
KR920001532A (ko) 이중포트메모리장치
EP0352806A3 (en) Cache memory and access controller using such memory
KR960011728A (ko) 메모리 액세스방법 및 장치
KR920005824A (ko) 와이프 패턴의 발생장치
KR920015203A (ko) 캐쉬메모리(cash memory) 제어방법
JPS6419457A (en) Memory device

Legal Events

Date Code Title Description
FG2A Definitive protection

Ref document number: 570877

Country of ref document: ES