ES2002952A6 - Un aparato para mantener la aplicacion de senales de direccion a un conjunto ordenado de memorias para uso en un subsistema de memoria en un sistema de proceso de datos - Google Patents

Un aparato para mantener la aplicacion de senales de direccion a un conjunto ordenado de memorias para uso en un subsistema de memoria en un sistema de proceso de datos

Info

Publication number
ES2002952A6
ES2002952A6 ES8700204A ES8700204A ES2002952A6 ES 2002952 A6 ES2002952 A6 ES 2002952A6 ES 8700204 A ES8700204 A ES 8700204A ES 8700204 A ES8700204 A ES 8700204A ES 2002952 A6 ES2002952 A6 ES 2002952A6
Authority
ES
Spain
Prior art keywords
generated signal
address signals
signal
signals
controlling
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
ES8700204A
Other languages
English (en)
Spanish (es)
Inventor
Paul J Natusch
David C Senerchia
John F Herny
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Digital Equipment Corp
Original Assignee
Digital Equipment Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Digital Equipment Corp filed Critical Digital Equipment Corp
Publication of ES2002952A6 publication Critical patent/ES2002952A6/es
Expired legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/06Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
    • GPHYSICS
    • G06COMPUTING OR CALCULATING; COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/06Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
    • G06F12/0607Interleaved addressing
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/18Address timing or clocking circuits; Address control signal generation or management, e.g. for row address strobe [RAS] or column address strobe [CAS] signals

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Static Random-Access Memory (AREA)
  • Dram (AREA)
ES8700204A 1986-01-29 1987-01-28 Un aparato para mantener la aplicacion de senales de direccion a un conjunto ordenado de memorias para uso en un subsistema de memoria en un sistema de proceso de datos Expired ES2002952A6 (es)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US06/823,951 US4791552A (en) 1986-01-29 1986-01-29 Apparatus and method for addressing semiconductor arrays in a main memory unit on consecutive system clock cycles

Publications (1)

Publication Number Publication Date
ES2002952A6 true ES2002952A6 (es) 1988-10-01

Family

ID=25240223

Family Applications (1)

Application Number Title Priority Date Filing Date
ES8700204A Expired ES2002952A6 (es) 1986-01-29 1987-01-28 Un aparato para mantener la aplicacion de senales de direccion a un conjunto ordenado de memorias para uso en un subsistema de memoria en un sistema de proceso de datos

Country Status (10)

Country Link
US (1) US4791552A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
KR (1) KR910004398B1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
CN (1) CN1007843B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
AU (1) AU6932387A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
CA (1) CA1275329C (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
ES (1) ES2002952A6 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
IL (1) IL81426A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
IN (1) IN170451B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
MX (1) MX161925A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)
WO (1) WO1987004822A1 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3215105B2 (ja) * 1990-08-24 2001-10-02 富士通株式会社 メモリアクセス装置
JP2740063B2 (ja) * 1990-10-15 1998-04-15 株式会社東芝 半導体記憶装置
US6941428B2 (en) 2002-09-25 2005-09-06 International Business Machines Corporation Memory controller optimization
US8200887B2 (en) * 2007-03-29 2012-06-12 Violin Memory, Inc. Memory management system and method
US9093445B2 (en) * 2011-08-26 2015-07-28 International Business Machines Corporation Packaging identical chips in a stacked structure

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3753014A (en) * 1971-03-15 1973-08-14 Burroughs Corp Fast inhibit gate with applications
US3931613A (en) * 1974-09-25 1976-01-06 Data General Corporation Data processing system
GB1536853A (en) * 1975-05-01 1978-12-20 Plessey Co Ltd Data processing read and hold facility
US4378589A (en) * 1976-12-27 1983-03-29 International Business Machines Corporation Undirectional looped bus microcomputer architecture
US4435757A (en) * 1979-07-25 1984-03-06 The Singer Company Clock control for digital computer
US4287563A (en) * 1979-11-13 1981-09-01 Motorola, Inc. Versatile microprocessor bus interface
US4393461A (en) * 1980-10-06 1983-07-12 Honeywell Information Systems Inc. Communications subsystem having a self-latching data monitor and storage device
US4631659A (en) * 1984-03-08 1986-12-23 Texas Instruments Incorporated Memory interface with automatic delay state
JPS618785A (ja) * 1984-06-21 1986-01-16 Fujitsu Ltd 記憶装置アクセス制御方式

Also Published As

Publication number Publication date
IL81426A (en) 1990-11-29
IN170451B (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) 1992-03-28
MX161925A (es) 1991-03-06
KR910004398B1 (ko) 1991-06-27
CN87101605A (zh) 1987-12-30
CA1275329C (en) 1990-10-16
KR880700971A (ko) 1988-04-13
WO1987004822A1 (en) 1987-08-13
IL81426A0 (en) 1987-08-31
US4791552A (en) 1988-12-13
CN1007843B (zh) 1990-05-02
AU6932387A (en) 1987-08-25

Similar Documents

Publication Publication Date Title
CA1165451A (en) Refresh and error detection and correction technique for a data processing system
JP2557057B2 (ja) 擬似スタテイツクメモリサブシステム
JP2997521B2 (ja) 半導体メモリ
MY104737A (en) Apparatus and method for accessing data stored in a page mode memory.
US4691303A (en) Refresh system for multi-bank semiconductor memory
EP0840324A3 (en) Semiconductor memory and method for accessing the same
EP0273652A2 (en) Pseudo-static memory device having internal self-refresh circuit
AU6276296A (en) Auto-activate on synchronous dynamic random access memory
EP0212547A3 (en) Method and device for refreshing dynamic semiconductor memory device
JPS6489678A (en) Signal processing system
DE3782500D1 (de) Gemeinsam genutzte speicherschnittstelle fuer datenverarbeitungsanlage.
EP0389202A3 (en) Dynamic random access memory having improved word line control
WO1987004823A1 (en) Apparatus and method for providing a cache memory unit with a write operation utilizing two system clock cycles
JPH07107793B2 (ja) 仮想型スタティック半導体記憶装置及びこの記憶装置を用いたシステム
AU7980898A (en) Method and apparatus for local control signal generation in a memory device
EP0288832A3 (en) Data writing system for eeprom
EP0368655A3 (en) Communication system using a common memory
US4357686A (en) Hidden memory refresh
ES2002952A6 (es) Un aparato para mantener la aplicacion de senales de direccion a un conjunto ordenado de memorias para uso en un subsistema de memoria en un sistema de proceso de datos
US4593350A (en) Distributed processor with periodic data transfer from each memory to like addresses of all other memories
JPS6061977A (ja) 高速メモリ・アクセス方法及びその装置
EP0153469B1 (en) Refresh generator system for a dynamic memory
EP0454061A3 (en) Dynamic random access memory device with improved power supply system for speed-up of rewriting operation on data bits read-out from memory cells
TW428132B (en) Method and apparatus for single clocked, non-overlapping access in a multi-port memory cell
US4901282A (en) Power efficient static-column DRAM

Legal Events

Date Code Title Description
FD1A Patent lapsed

Effective date: 19980401