EP4025020A1 - Method for fabricating asymmetrical board - Google Patents
Method for fabricating asymmetrical board Download PDFInfo
- Publication number
- EP4025020A1 EP4025020A1 EP21788341.2A EP21788341A EP4025020A1 EP 4025020 A1 EP4025020 A1 EP 4025020A1 EP 21788341 A EP21788341 A EP 21788341A EP 4025020 A1 EP4025020 A1 EP 4025020A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- board
- copper
- sub
- fabricating
- unit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0044—Mechanical working of the substrate, e.g. drilling or punching
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0271—Arrangements for reducing stress or warp in rigid printed circuit boards, e.g. caused by loads, vibrations or differences in thermal expansion
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0097—Processing two or more printed circuits simultaneously, e.g. made from a common substrate, or temporarily stacked circuit boards
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4611—Manufacturing multilayer circuits by laminating two or more circuit boards
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/06—Thermal details
- H05K2201/068—Thermal details wherein the coefficient of thermal expansion is important
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/09—Shape and layout
- H05K2201/09009—Substrate related
- H05K2201/09036—Recesses or grooves in insulating substrate
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2203/00—Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
- H05K2203/06—Lamination
- H05K2203/061—Lamination of previously made multilayered subassemblies
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/0011—Working of insulating substrates or insulating layers
- H05K3/0044—Mechanical working of the substrate, e.g. drilling or punching
- H05K3/0052—Depaneling, i.e. dividing a panel into circuit boards; Working of the edges of circuit boards
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/46—Manufacturing multilayer circuits
- H05K3/4688—Composite multilayer circuits, i.e. comprising insulating layers having different properties
Definitions
- the present application relates to the technical field of circuit board fabricating, and more particularly to a method for fabricating an asymmetric board.
- the asymmetric laminating of the radar board is mainly composed of high-frequency materials and ordinary FR4 materials, and generally, formed by a high-frequency core board combined with multiple FR4 core boards.
- the outermost layer where the asymmetric structure is located is usually a high-frequency core board, and the high-frequency core board usually contains PTFE (polytetrafluoroethylene) material.
- the assembly is based on impositions, and there is a connection positions between one unit and another unit.
- the circuit board needs to be reflow soldered during assembly, and the temperature is as high as 260 °C.
- the temperature is as high as 260 °C.
- mixed pressure asymmetric laminated high-frequency board warps after pressing.
- the shrinkage of the high-frequency surface leads to more serious warping, which in turn leads to virtual welding and desoldering after assembly, which seriously affects the assembly effect and product reliability.
- the asymmetric laminated circuit board of conventional materials can be drilled in the prepreg on the layer where the asymmetric structure is located to cut off the prepreg arm on the asymmetric side, to reduce torque and release stress.
- the high-frequency core layer where the asymmetric structure is located contains PTFE as the filler, which cannot be made by pressing the prepreg and copper foil. Therefore, it is impossible to achieve the purpose of improving the degree of warping by drilling and releasing the stress in the prepreg where the asymmetric layer is located.
- An object of one of embodiments of the present application is to provide a method for fabricating an asymmetric board, aimed to solve the problem of warping of existing asymmetric circuit boards.
- a method for fabricating an asymmetric board includes:
- the laying copper areas between one unit and another unit are arranged apart from each other, and lengths of two adjacent laying copper areas between one unit and another unit are different; the laying copper areas between one imposition and another imposition are continuously arranged, and the laying copper areas between the unit and the board edge are continuously arranged.
- the two laying copper areas spaced apart have a same shape.
- an unilateral indentation distance of the laying copper areas between one unit and another unit relative to the connection positions is greater than or equal to 0.15 mm; a distance from the laying copper areas between one imposition and another imposition to the unit is greater than or equal to 0.2mm, and a distance from the laying copper areas between the unit and the board edge to the unit is greater than or equal to 0.2mm.
- a width of the digging copper area is smaller than a width of a position for milling finished board in the step of milling a finished board.
- a distance between the digging copper area and the position for milling finished board in the step of milling a finished board is greater than or equal to 0.1 mm.
- the step of depth control milling is configured for controlling to mill penetrating the second sub-board and not damage the first copper layer of the master board.
- the method includes the step of laying copper, in the step of milling a finished board, the position for milling finished board corresponds to a position of part of the laying copper areas.
- the method includes the step of digging copper, in the step of digging copper, forming a digging copper area and connection portions located outside the digging copper area on the connection positions of the third copper layer, and the connection portion corresponds to positions of remaining laying copper areas.
- the method further includes the step of depth control groove, a width of the depth control groove is larger than a width of the layer copper areas in a connection positions of an inner circuit of the second sub-board.
- a distance of a single side of the depth control groove exceeding a single side of the laying copper area in the connection positions in each of the impositions is greater than or equal to 0.075mm.
- the depth control milling being performed on each of the connection portions, and in each of the impositions, a number of the depth control grooves is multiple.
- a distance between an edge of the depth control groove and an edge of the unit adjacent to the depth control groove is greater than or equal to 0.075 mm.
- a temperature drop rate is ranged from 2°C/min ⁇ 3°C/min.
- the beneficial effect of the method for fabricating the asymmetric board provided by the embodiment of the present application is that: the method for fabricating the asymmetric board provided by the embodiment of the present application includes the steps of fabricating a master board, fabricating a second sub-board, thermal compression bonding the master board and the second sub-board, and milling a finished board; further includes at least one of the following three steps: laying copper on the connection positions of the master board except for the second copper layer of an outermost layer to obtain laying copper area, digging copper on the connection positions of the third copper layer, and after the step of milling the finished board, on each of the impositions, performing depth control milling at the connection positions from a side of the second sub-board on each imposition to obtain a depth control groove, any one of the three steps is beneficial to reduce the warping of the asymmetrical board after heating, so as to solve the problem of virtual soldering and desoldering after the circuit board is assembled, and improve the reliability of the product.
- first and second are only used in describe purposes, and should not be considered as indicating or implying any relative importance, or impliedly indicating the number of indicated technical features.
- technical feature(s) restricted by “the first” or “the second” can explicitly or impliedly comprise one or more such technical feature(s).
- a plurality of' means two or more, unless there is additional explicit and specific limitation.
- the asymmetric board 100 includes a master board 1 having a first sub-board 11 or a master board formed by thermal compression bonding a plurality of first sub-boards 11 together, and a second sub-board 2.
- the first sub-board 11 includes a first insulating layer 112, and a first copper layer 111 and a second copper layer 113 arranged on opposite sides of the first insulating layer 112.
- the second sub-board 2 may be a high-frequency core board, and the second sub-board 2 includes a second insulating layer 22, the third copper layer 21 and the fourth copper layer 23 arranged on opposite sides of the second insulating layer 22, the material of the first insulating layer 112 of the first sub-board 11 and the material of the second insulating layer 22 of the second sub-board 2 are different.
- the master board 1 and the second sub-board 2 are laminated and thermal compression bonded together. Since the material of the first insulating layer 112 of the first sub-board 11 and the material of the second insulating layer 22 of the second sub-board 2 are different, therefore, the resulting laminated structure is asymmetric in form, that is, the aforementioned asymmetric board 100 is obtained.
- the asymmetric board 100 tends to warp in the direction with a large expansion coefficient when subjected to high temperature.
- the material of the second insulating layer 22 in the high-frequency core board is PTFE
- the material of the first sub-board 11 is a commonly used FR4 core board.
- the FR4 material used in the first insulating layer 112 has a smaller expansion coefficient than that of the second insulating layer 22. Therefore, after the master board 1 and the second sub-board 2 are laminated and thermal compression bonded together, the asymmetric board 100 is likely to warp in the direction of the second sub-board 2.
- an embodiment of the present application provides a method for fabricating an asymmetric board, to solve the above-mentioned warping problem of the asymmetric board 100.
- the method for fabricating the asymmetric board includes:
- the method for fabricating the asymmetric board includes at least one of the following three steps: digging copper on the connection positions 30 of the protective layer of the second sub-board 2, laying copper on the connection positions 30 of the circuit layer of the first sub-board 11, and after milling the finished board, performing depth control milling at the connection positions 30 from a side of the second sub-board 2, any one of the three steps is beneficial to reduce the warping of the asymmetrical board 100 after heating, so as to solve the problem of virtual soldering and desoldering after the circuit board is assembled, and improve the reliability of the product.
- step S1 is to fabricate the master board 1
- step S2 is to fabricate the second sub-board 2
- step S3 is thermal compression bonding between master board 1 and second sub-board 2
- step S4 is the milling the finished board
- step S5 is depth control milling.
- step S1 the following detailed steps are included:
- the second copper layer 113 of the outermost layer on the side of the second sub-board 2 is used as one of the protective layers of the asymmetric board 100 during the second thermal compression bonding process, and only the various tool holes required for the subsequent processes are fabricated on the protective layer.
- At least one first sub-board 11 has only one side of the copper layer to fabricate the inner layer pattern according to the above steps S1-2 to SI-5, that is, in the above step S1, at least one first sub-board 11 has only the copper layer on one side of the first sub-board 11 to fabricate e the inner layer pattern according to the above steps S1-2 to S1-5.
- the inner layer pattern should include: the circuit pattern (not shown) in the unit 31, the pattern corresponding to the laying copper area 32 on the connection positions 30 between one unit 31 and another unit 31, and the pattern corresponding to the laying copper area 32 on the connection positions 30 between one imposition 3 and another imposition 3, and the pattern corresponding to the laying copper area 32 on the connection positions 30 between the unit 31 and the board edge 35. Therefore, in the above step SI-5, the inner layer patterns obtained are that on the first copper layer 111 (or the first copper layer 111 and the second copper layer 113) of the first sub-board 11, on the connection positions 30 between one unit 31 and another unit 31, on the connection positions 30 between one imposition 3 and another imposition 3, and on the connection positions 30 between the unit 31 and the board edge 35.
- the copper is intermittently laid on the connection positions 30 between one unit 31 and another unit 31, forming a plurality of laying copper areas 32 sequentially spaced apart by a certain distance; and the laying copper areas on the connection positions between one imposition 3 and another imposition 3, and between the unit 31 and the board edge 35 are continuously arranged.
- the gap between the laying copper areas 32 arranged at intervals between one unit 31 and another unit 31 is beneficial to release the internal stress of the first sub-board 11, thereby reducing the warping of the first sub-board 11 and the asymmetric board 100; and the connection positions 30 between one imposition 3 and another imposition 3, as well as the connection positions 30 between the unit 31 and the board edge 35, need to be removed in the subsequent steps of milling the finished board. Therefore, the laying copper areas 32 do not need to be arranged at intervals. The complexity of production is lower, and the production costs can be reduced.
- the layer L1 and layer L2 are the third copper layer 21 and the fourth copper layer 23 of the second sub-board 2 respectively, and the layer L1 is the protective layer on the side of the second sub-board 2, layer L3 to layer L6 are located on the master board 1 composed of two first sub-boards 11 laminated, and the layer L6 is the protective layer on the side of the master board 1 during the second thermal compression bonding process.
- step S1 only the various tool holes required for the subsequent process are fabricated on the second copper layer 113 used as the layer L6, and the first copper layer 111 and second copper layer 113 used as the layer L3 to layer L5 respectively are normally produced the above-mentioned inner layer patterns according to the above steps S1-2 to Step S1-5.
- the laying copper areas 32 arranged at intervals can reduce the warping of the master board 1, thereby reducing the warping of the asymmetric board 100 caused by the master board 1 and the second sub-board 2 during the second thermal compression bonding process, and thereby reduce the warping of the finished circuit board caused by heat during the customer's assembly process; in addition, the arrangement of multiple laying copper areas 32 can enhance the rigidity of the master board 1.
- the shapes of the multiple laying copper areas 32 in the connection positions 30 between one unit 31 and another unit 31 may not necessarily be completely consistent.
- two adjacent laying copper areas 32 spaced apart have the same shape.
- the length and the width of one laying copper area 32 are close or even equal, and the length of one laying copper area 32 adjacent to it is obviously larger than its width and in a shape of elongated (for this specific effect, please combine the following step S4).
- step S2 includes:
- the inner layer circuit pattern is normally fabricated on the layer L2, that is, on the fourth copper layer 23.
- the patterns of the second sub-board 2 should include: pattern on the connection positions 30 between one unit 31 and another unit 31 formed on the third copper layer 21 that correspond to pattern other than the digging copper area 33 (that is, the pattern of the connection portion 34), the connection positions 30 between one imposition 3 and another imposition 3 corresponds to the pattern other than the digging copper area 33, and the connection positions 30 between the unit 31 and the board edge 35 corresponds to the pattern other than the digging copper area 33, the inner layer circuit pattern (not shown, and at this time, the inner layer circuit pattern is not fabricated in the unit 31 of the layer L1 to serve as a protective layer) of the unit 31 is formed on the fourth copper layer 23.
- the obtained patterns are: the third copper layer 21 of the second sub-board 2 is provided with the multiple connection portions 34 spaced apart on the connection positions 30 between one unit 31 and another unit 31, the multiple connection portions 34 spaced apart on the connection positions 30 between one imposition 3 and another imposition 3, and the multiple connection portions 34 spaced apart on the connection positions 30 between the unit 31 and the board edge 35, as shown in Fig. 6 , and the fourth copper layer 23 is provided with the inner circuit pattern of the unit 31, as shown in Fig. 5 .
- part of the stress of the second insulating layer 22 of the second sub-board 2 can be released, thereby reducing the degree of warping of the second sub-board 2 after being heated, and further, reduce the degree of warping of the finished circuit board after assembly.
- connection portions 34 are arranged to correspond to the positions of the partial laying copper areas 32 in step S1. In this way, in the thickness direction of the asymmetric board 100, the connection portions 34 always have corresponding laying copper areas 32, which is more convenient for thermal compression bonding between the connection portions 34 and the laying copper areas 32 (for details, please continue to combine the following step S3 ).
- step S3 the specific steps of the second thermal compression bonding are: laminating at least one prepreg (here defined as the second prepreg 5, referring to Fig. 2 ) between the master board 1 and the second sub-board 2 obtained above according to laminating requirements of the customer, positioning through the positioning holes, fully illuminating the interlayer alignment ring with an inspecting machine, and thermal compression bonding in a high temperature environment.
- prepreg here defined as the second prepreg 5, referring to Fig. 2
- the temperature drop rate is ranged from 2° C/min ⁇ 3° C/min, for example, keep 2° C/min. Due to the low temperature drop rate, the internal stress of the asymmetric board 100 can be further reduced, thereby reducing its warping after heating.
- connection portions 34 on the layer L1 correspond to the two laying copper areas 32 arranged at intervals on the layer L3 to the layer L5. That is, corresponding to the laying copper area 32 with a smaller length. In this way, during the second thermal compression bonding, there will be no case where there is no layer copper area 32 under the connection portion 34, and the deformation of the connection portion 34 during the thermal compression bonding process and the deformation of the asymmetric board 100 can be avoided.
- step S3 it also includes browning, laser drilling, plasma treatment, copper immersion and board powering, thickening of the board, and outer layer circuit fabricating (fabricating the outer layer circuit on units of the layer L1 and the layer L6, and after the outer layer circuit is fabricated, the connection portion 34 on the layer L1 is removed, and the connection positions 30 of the layer L6 can be left with the copper pattern in consistent with the laying copper of the layers L3-L5, or in other words, a laying copper area 32 is also formed on the connection positions of the layer L6), pattern plating, outer layer etching, solder resist ink printing, character printing, and testing and so on.
- the outermost layer of the imposition 3 is the solder resist layer 6 formed by solder resist ink printing.
- step S3 go to step S4, the milling finished board: performing milling on the obtained asymmetric board 100, that is, performing milling the connection positions 30 between one imposition 3 and another imposition 3, the connection positions 30between the imposition 3 and the board edge 35, and the connection positions 30 between one unit 31 and another unit 31, respectively; cutting off the connection between one imposition 3 and another imposition 3, the connection between the imposition 3 and the board edge 35, and partial connection between one unit 31 and another unit 31, to obtain a plurality of impositions 3, and each imposition 3 includes a plurality of units 31 connected to each other.
- connection portion 34 on the connection positions 30 of the layer L1 between one unit 31 and another unit 31, and laying copper areas 32 are provided on the connection positions 30 of the layer L3 to the layer L6. That is, after the step S4, in each imposition 3, laying copper areas 32 are reserved between one unit 31 and another unit 31 on the connection positions 30 between the layer L3 to the layer L6.
- the long-length and elongated laying copper areas 32 in the connection positions 30 are milled, and the other laying copper areas 32 are reserved.
- the laying copper areas 32 are arranged according to the connection requirements between one unit 31 and another unit 31 after milling finished board.
- a sufficient distance should be reserved between the copper cutting area 33 and the position for milling finished board, that is the width of the digging copper area 22 should be smaller than the width of the position for milling finished board.
- the distance between the digging copper area 33 and the position for milling finished board is D3, and D3 ⁇ 0.1mm, that is, the edge of the copper digging area 33 close to the unit 31 is retracted by at least 0.1mm relative to the edge of the position for milling finished board adjacent to the unit 31.
- step S4 after the milling finished board of step S4 is completed, then go to step S5, in the connection positions 30 between one unit 31 and another unit 31 of each imposition 3, depth control milling from a side of the second sub-board 2, to obtain the depth control groove 36.
- the second core board 2 is partially removed, which can reduce its expansion after the second thermal compression bonding and the heating process of the subsequent assembly process of the customer, thereby reducing the warping of the second sub-board 2 and the asymmetric board 100;
- the connection positions 30 between one unit 31 and another unit 31 is partially removed in height, and the depth control groove 36 can make room for the expansion of the unit 31 and reduce the thermal stress of the unit 31, especially on the side of the second sub-board 2, the warping of the second sub-board 2 and the asymmetric board 100 can also be reduced.
- the depth control milling is arranged to perform depth control milling on the asymmetric board 100 from the side of the third copper layer 21 to the connection positions 30 between the units 31.
- the depth control milling is implemented correspondingly to above the remaining laying copper areas 32, that is, the position of the deep control groove 36 corresponds to the position of the remaining laying copper area 32 until it reaches the second prepreg 5 between the master board 1 and the second sub-board 2.
- depth control milling removes part of the second sub-board 2 in connection positions 30 and part of the second prepreg 5. That is, the depth control milling is configured for controlling to mill penetrating the second sub-board 2 and does not damage the first copper layer 111 on the side of the first sub-board 11 closest to the second sub-board 2.
- the advantage is that it can avoid that the depth D0 of the deep control groove 36 is too large, which will cause the unit 31 to break and affect the shipment.
- H3 represents the thickness of the second prepreg 5
- ⁇ X represents the precision tolerance of the depth control milling machine.
- the thickness of the solder resist layer 6 is relatively small compared to other layers and can be ignored.
- H1 is 0.186mm
- H4 is 0.018mm
- H3 is 0.08mm
- the precision tolerance ⁇ X of the depth control milling machine is 0.025mm. Therefore, the minimum depth D0 min of the depth control groove 36 is 0.193mm, and the maximum depth D0 max of the depth control groove 36 is 0.223mm.
- the depth D0 of the depth control groove 36 is allowed to have other ranges, which are not particularly limited.
- the depth D0 of the depth control groove 36 should be as close to D0 max as possible.
- the number of the depth control grooves 36 is multiple, and the positions of the depth control grooves 36 correspond to the positions of the connection portions 34 one by one. That is, in step S5, depth control milling is started at each connection portion 34.
- the width of the depth control groove 36 is greater than the width of the laying copper area 32 in the connection positions 30 of the inner layer circuit (layer L3 to layer L5). Specifically, the distance of the single side of the depth control groove 36 exceeds the single side of the laying copper area 32 of the inner layer circuit of the connection positions (the area filled with diagonal lines in Figs. 8 and 9 represents the laying copper area 32 in the connection position) is D5, and D5 ⁇ 0.075mm.
- the width of the depth control groove 36 must be smaller than the width of the connection positions 30. Specifically, the distance between the edge of the depth control groove 36 and the edge of the unit 31 is D6, and D6 ⁇ 0.075mm.
- the depth control milling machine and other equipment used also have precision tolerances, in order to avoid exposing the copper laid on the edges of the inner layer circuit layers (layer L3 to layer L5) of the imposition 3 and the edges of the depth control grooves, as shown in Fig. 4 , a unilateral indentation distance of the laying copper areas 32 between one unit 31 and another unit 31 relative to the connection positions 30 is D1, that is, the distance between the edge of the laying copper area 32 between one unit 31 and another unit 31 and the edge of the connection positions 30 is D1, and D1 ⁇ 0.15mm.
- this includes that the unilateral indentation distance of the laying copper areas 32 in the connection positions 30 along the short side direction of the unit 31 between one unit 31 and another unit 31 relative to the connection positions 30 is greater than or equal to 0.15 mm, the unilateral indentation distance of the laying copper areas 32 in the connection positions 30 along the long side direction of the unit 31 between one unit 31 and another unit 31 relative to the connection positions 30 is greater than or equal to 0.2 mm.
- the unilateral indentation distance of the laying copper areas 32 in the connection positions 30 along the short side direction of the unit 31 between one unit 31 and another unit 31 relative to the connection positions 30 is greater than or equal to 0.15 mm
- the unilateral indentation distance of the laying copper areas 32 in the connection positions 30 along the long side direction of the unit 31 between one unit 31 and another unit 31 relative to the connection positions 30 is greater than or equal to 0.2 mm.
- the aforementioned long side direction is only based on the rectangular unit 31 shown in Fig. 3 and the position shown by the reference symbol "D1" in Fig. 4
- the long side of the unit 31 is the up and down directions of the paper surface shown in Fig. 3
- the short side of the unit 31 is the left and right directions of the paper surface shown in Fig. 3 .
- the long side direction and the short side direction of the unit 31 can be set according to specific needs.
- the unilateral indentation distance of the laying copper areas 32 in the connection positions 30 along the long side direction of the unit 31 between one unit 31 and another unit 31 relative to the connection positions 30 is the gap distance between the laying copper area 32 between one unit 31 and another unit 31 and the unit 31, and the gap distance is greater than or equal to 0.2mm;
- the unilateral indentation distance of the laying copper areas 32 in the connection positions 30 along the short side direction of the unit 31 between one unit 31 and another unit 31 relative to the connection positions 30 is the gap distance between the two adjacent laying copper areas 32 in the connection positions 30 between one unit 31 and another unit 31 and the unit 31, and the gap distance is greater than or equal to 0.15 mm.
- the gap distance between the laying copper area 32 between one unit 31 and another unit 31 and the unit 31 is greater than or equal to 0.20 mm.
- the distances between the laying copper area 32 between one imposition 3 and another imposition 3, the laying copper area 32 between the unit 31 and the board edge 35 and the adjacent units 31 are all D2, and D2 ⁇ 0.2 mm.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Manufacturing & Machinery (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
Abstract
Description
- The present application claims priority of Chinese patent application, with Application No.
202010297206.0, titled "a method for fabricating an asymmetric board", filed on April 15, 2020 - The present application relates to the technical field of circuit board fabricating, and more particularly to a method for fabricating an asymmetric board.
- The statements here only provide background information related to the present application, and do not necessarily constitute prior art.
- With the widespread application of automotive radars, the mixed pressure of different materials and asymmetric laminated structures are more and more widely used in the design of radar boards. Different from the asymmetric laminating of conventional materials, the asymmetric laminating of the radar board is mainly composed of high-frequency materials and ordinary FR4 materials, and generally, formed by a high-frequency core board combined with multiple FR4 core boards. In addition, in order to ensure signal transmission efficiency and reduce loss, the outermost layer where the asymmetric structure is located is usually a high-frequency core board, and the high-frequency core board usually contains PTFE (polytetrafluoroethylene) material. In addition, the assembly is based on impositions, and there is a connection positions between one unit and another unit. According to the normal fabricating process, the circuit board needs to be reflow soldered during assembly, and the temperature is as high as 260 °C. In the case of high temperature and large X, Y axis expansion coefficients of PTFE materials, mixed pressure asymmetric laminated high-frequency board warps after pressing. Furthermore, due to thermal stress during assembly, the shrinkage of the high-frequency surface leads to more serious warping, which in turn leads to virtual welding and desoldering after assembly, which seriously affects the assembly effect and product reliability.
- The asymmetric laminated circuit board of conventional materials can be drilled in the prepreg on the layer where the asymmetric structure is located to cut off the prepreg arm on the asymmetric side, to reduce torque and release stress. However, in the mixed-pressure asymmetric laminated circuit board of the radar board, the high-frequency core layer where the asymmetric structure is located contains PTFE as the filler, which cannot be made by pressing the prepreg and copper foil. Therefore, it is impossible to achieve the purpose of improving the degree of warping by drilling and releasing the stress in the prepreg where the asymmetric layer is located.
- Therefore, for radar boards with mixed materials of different materials and asymmetrical laminating, the problems of warping after pressing and assembling still need to be improved.
- An object of one of embodiments of the present application is to provide a method for fabricating an asymmetric board, aimed to solve the problem of warping of existing asymmetric circuit boards.
- In order to solve above technical problem, the technical solution adopted in an embodiment of the present application is:
- A method for fabricating an asymmetric board is provided, the method includes:
- fabricating a master board; wherein the master board includes at least one first sub-board, each first sub-board includes a first insulating layer, and a first copper layer and a second copper layer disposed on opposite sides of the first insulating layer;
- fabricating a second sub-board; wherein the second sub-board includes a second insulating layer, and a third copper layer and a fourth copper layer disposed on opposite sides of the second insulating layer, and material of the first insulating layer is different from that of the second insulating layer;
- thermal compression bonding; laminating the master board and the second sub-board and placing a prepreg between the master board and the second sub-board, wherein the third copper layer is located on a side of the second sub-board away from the master board, the second copper layer is located on a side of the first sub-board away from the second sub-board, and the asymmetric board is formed by thermal compression bonding the master board and the second sub-board; a plurality of impositions are formed on the asymmetric board, and each imposition includes a plurality of units, the first copper layer to the fourth copper layer are correspondingly formed connection positions between one imposition and another imposition, between one unit and another unit, and between the unit and a board edge of the asymmetric board; and
- milling a finished board; performing milling at the connection positions between one imposition and another imposition, the connection positions between the imposition and the board edge, and the connection positions between one unit and another unit, to obtain the plurality of impositions, and each imposition includes a plurality of units connected to each other;
- the method for fabricating the asymmetric board further includes at least one of the following three steps:
- laying copper; in the step of fabricating the master board, laying copper on the connection positions of the master board except for the second copper layer of an outermost layer to obtain laying copper areas;
- digging copper; in the step of fabricating the second sub-board, digging copper on the connection positions of the third copper layer; and
- depth control milling; after the step of milling the finished board, on each of the impositions, performing depth control milling at the connection positions between one unit and another unit from a side of the second sub-board to obtain a depth control groove.
- In one embodiment, the laying copper areas between one unit and another unit are arranged apart from each other, and lengths of two adjacent laying copper areas between one unit and another unit are different; the laying copper areas between one imposition and another imposition are continuously arranged, and the laying copper areas between the unit and the board edge are continuously arranged.
- In one embodiment, in the multiple laying copper areas between one unit and another unit, and the two laying copper areas spaced apart have a same shape.
- In one embodiment, an unilateral indentation distance of the laying copper areas between one unit and another unit relative to the connection positions is greater than or equal to 0.15 mm; a distance from the laying copper areas between one imposition and another imposition to the unit is greater than or equal to 0.2mm, and a distance from the laying copper areas between the unit and the board edge to the unit is greater than or equal to 0.2mm.
- In one embodiment, a width of the digging copper area is smaller than a width of a position for milling finished board in the step of milling a finished board.
- In one embodiment, a distance between the digging copper area and the position for milling finished board in the step of milling a finished board is greater than or equal to 0.1 mm.
- In one embodiment, the step of depth control milling is configured for controlling to mill penetrating the second sub-board and not damage the first copper layer of the master board.
- In one embodiment, the method includes the step of digging copper and the step of depth control milling, in the step of digging copper, forming a digging copper area and connection portions located outside the digging copper area on the connection positions of the third copper layer, the step of thermal compression bonding further includes removing the connection portion, and the depth control groove having a minimum depth D0min=H1-H4+ΔX and a maximum depth D0max=H1-H4+H3-ΔX, wherein the H1 represents a thickness of the third copper layer, the H3 represents a thickness of the prepreg, the H4 represents a thickness of the third copper layer, and the ΔX represents a precision tolerance of a depth control milling machine.
- In one embodiment, the method includes the step of laying copper, in the step of milling a finished board, the position for milling finished board corresponds to a position of part of the laying copper areas.
- In one embodiment, the method includes the step of digging copper, in the step of digging copper, forming a digging copper area and connection portions located outside the digging copper area on the connection positions of the third copper layer, and the connection portion corresponds to positions of remaining laying copper areas.
- In one embodiment, the method further includes the step of depth control groove, a width of the depth control groove is larger than a width of the layer copper areas in a connection positions of an inner circuit of the second sub-board.
- In one embodiment, a distance of a single side of the depth control groove exceeding a single side of the laying copper area in the connection positions in each of the impositions is greater than or equal to 0.075mm.
- In one embodiment, in the step of depth control milling, the depth control milling being performed on each of the connection portions, and in each of the impositions, a number of the depth control grooves is multiple.
- In one embodiment, a distance between an edge of the depth control groove and an edge of the unit adjacent to the depth control groove is greater than or equal to 0.075 mm.
- In one embodiment, in the step of thermal compression bonding, a temperature drop rate is ranged from 2°C/min~3°C/min.
- The beneficial effect of the method for fabricating the asymmetric board provided by the embodiment of the present application is that: the method for fabricating the asymmetric board provided by the embodiment of the present application includes the steps of fabricating a master board, fabricating a second sub-board, thermal compression bonding the master board and the second sub-board, and milling a finished board; further includes at least one of the following three steps: laying copper on the connection positions of the master board except for the second copper layer of an outermost layer to obtain laying copper area, digging copper on the connection positions of the third copper layer, and after the step of milling the finished board, on each of the impositions, performing depth control milling at the connection positions from a side of the second sub-board on each imposition to obtain a depth control groove, any one of the three steps is beneficial to reduce the warping of the asymmetrical board after heating, so as to solve the problem of virtual soldering and desoldering after the circuit board is assembled, and improve the reliability of the product.
- In order to explain the embodiments of the present application more clearly, a brief introduction regarding the accompanying drawings that need to be used for describing the embodiments of the present application or the prior art is given below; it is obvious that the accompanying drawings described as follows are only some embodiments of the present application, for those skilled in the art, other drawings can also be obtained according to the current drawings on the premise of paying no creative labor.
-
Fig. 1 is a flow chart of steps of a method for fabricating an asymmetric board provided by an embodiment of the present application; -
Fig. 2 is a schematic diagram of a laminated structure of an asymmetric board; -
Fig. 3 is a schematic diagram of laying copper of the connection positions of the inner circuit layer in a master board; -
Fig. 4 is an enlarged view of part A inFig. 3 ; -
Fig. 5 is a schematic longitudinal cross-sectional view of a second sub-board; -
Fig. 6 is a schematic diagram of digging copper of a third copper layer of a second sub-board; -
Fig. 7 is an enlarged view of part B inFig. 6 ; -
Fig. 8 is a structural schematic diagram of connection positions of the imposition before depth control milling; and -
Fig. 9 is a structural schematic diagram of connection positions of the imposition after depth control milling. - In order to make the purpose, the technical solution and the advantages of the present application be clearer and more understandable, the present application will be further described in detail below with reference to accompanying figures and embodiments. It should be understood that the specific embodiments described herein are merely intended to illustrate but not to limit the present application.
- It is noted that when a component is referred to as being "fixed to" or "disposed on" another component, it can be directly or indirectly on another component. When a component is referred to as being "connected to" another component, it can be directly or indirectly connected to another component. Terms such as "up", "down" "left", "right" and so on are the directions or location relationships shown in the accompanying figures, which are only intended to describe the present application conveniently and simplify the description, but not to indicate or imply that an indicated device or component must have specific locations or be constructed and manipulated according to specific locations; therefore, these terms shouldn't be considered as any limitation to the present application. In addition, terms "the first" and "the second" are only used in describe purposes, and should not be considered as indicating or implying any relative importance, or impliedly indicating the number of indicated technical features. As such, technical feature(s) restricted by "the first" or "the second" can explicitly or impliedly comprise one or more such technical feature(s). In the description of the present application, "a plurality of' means two or more, unless there is additional explicit and specific limitation.
- In order to illustrate the technical solutions provided by the present application, detailed descriptions are given below in conjunction with specific drawings and embodiments.
- Referring to
Fig.2 , theasymmetric board 100 includes a master board 1 having a first sub-board 11 or a master board formed by thermal compression bonding a plurality of first sub-boards 11 together, and asecond sub-board 2. Thefirst sub-board 11 includes a first insulatinglayer 112, and afirst copper layer 111 and asecond copper layer 113 arranged on opposite sides of the first insulatinglayer 112. Thesecond sub-board 2 may be a high-frequency core board, and thesecond sub-board 2 includes a second insulatinglayer 22, thethird copper layer 21 and thefourth copper layer 23 arranged on opposite sides of the second insulatinglayer 22, the material of the first insulatinglayer 112 of thefirst sub-board 11 and the material of the second insulatinglayer 22 of thesecond sub-board 2 are different. The master board 1 and thesecond sub-board 2 are laminated and thermal compression bonded together. Since the material of the first insulatinglayer 112 of thefirst sub-board 11 and the material of the second insulatinglayer 22 of thesecond sub-board 2 are different, therefore, the resulting laminated structure is asymmetric in form, that is, the aforementionedasymmetric board 100 is obtained. - The
asymmetric board 100 tends to warp in the direction with a large expansion coefficient when subjected to high temperature. Generally, the material of the second insulatinglayer 22 in the high-frequency core board is PTFE, and the material of thefirst sub-board 11 is a commonly used FR4 core board. The FR4 material used in the first insulatinglayer 112 has a smaller expansion coefficient than that of the second insulatinglayer 22. Therefore, after the master board 1 and thesecond sub-board 2 are laminated and thermal compression bonded together, theasymmetric board 100 is likely to warp in the direction of thesecond sub-board 2. - Referring to
Fig. 2 together, arranging the thickness of thesecond sub-board 2 to be H1, where the thickness of thethird copper layer 21 is H4, the thickness of the second insulatinglayer 22 is H5, and the thickness of thefourth copper layer 23 is H6, then H1= H4+H5+H6, and arranging the thickness of master board 1 to be H2. - Referring to
Fig.1 , an embodiment of the present application provides a method for fabricating an asymmetric board, to solve the above-mentioned warping problem of theasymmetric board 100. Specifically, the method for fabricating the asymmetric board includes: - fabricating a master board 1: referring to
Fig.2 , the master board 1 includes at least onefirst sub-board 11; - fabricating a second sub-board 2: referring to
Fig.2 in combination; - thermal compression bonding: laminating the master board 1 and the
second sub-board 2, where thethird copper layer 21 is located on a side of thesecond sub-board 2 away from the master board 1, and at least one prepreg is placed between master board 1 andsecond sub-board 2, the master board 1 and thesecond sub-board 2 are placed into the pressing machine to perform thermal compression bonding to obtain theasymmetric board 100; as shown inFigs. 3 and6 , a plurality ofimpositions 3 are formed on theasymmetric board 100, and eachimposition 3 includes a plurality of units 31 (refer toFigs. 3 and6 in combination, PCS1-PCS4 represent fourunits 31 in oneimposition 3, of course, the number ofunits 31 in oneimposition 3 is not limited to four), thefirst copper layer 111 to thefourth copper layer 23 of theasymmetric board 100 corresponding to the area between oneimposition 3 and anotherimposition 3, the area between oneunit 31 and anotherunit 31, and the area between theunit 31 and theboard edge 35 are all used as theconnection locations 30; and - milling a finished board; performing milling at the connection positions 30 between one
imposition 3 and anotherimposition 3, the connection positions between theimposition 3 and theboard edge 35, and the connection positions 30 between oneunit 31 and anotherunit 31, to obtain the plurality ofimpositions 3, and eachimposition 3 includes a plurality ofunits 31; after milling the finished board, theunits 31 in eachimposition 3 are connected to each other. - The method for fabricating the asymmetric board provided by embodiments of the present application includes at least one of the following three steps:
- laying copper: in the step of fabricating the master board 1 further includes laying copper on the connection positions 30 of the circuit layer of the
first sub-board 11. Specifically, except for thesecond copper layer 113 of an outermost layer of the master board 1, the copper is partially reserved in the connection positions 30 on the otherfirst copper layer 111 and thesecond copper layer 113, to form a plurality of layingcopper areas 32 spaced apart from each other, as shown inFig. 3 : - digging copper: in the step of fabricating the
second sub-board 2 further includes digging copper on the connection positions 30 of the protective layer of thesecond sub-board 2. Specifically, on the side of thesecond sub-board 2 away from the master board 1, that is, von the part of thethird copper layer 21 corresponding to the connection positions 30, to form a plurality of diggingcopper areas 33 spaced apart from each other, andconnection portions 34 of copper material is formed between the diggingcopper areas 33, as shown inFig. 6 ; and - depth control milling: after the step of milling the finished board, on each of the
impositions 31, performing depth control milling at the connection positions 30 between one unit 31and anotherunit 31 from a side of thesecond sub-board 2 to obtain adepth control groove 36, as shown inFig. 9 . - It should be noted that after depth control milling, one
unit 31 and anotherunit 31 on eachimposition 3 are still connected, and they can be shipped as oneimposition 3. - The method for fabricating the asymmetric board provided by the embodiments of the present application includes at least one of the following three steps: digging copper on the connection positions 30 of the protective layer of the
second sub-board 2, laying copper on the connection positions 30 of the circuit layer of thefirst sub-board 11, and after milling the finished board, performing depth control milling at the connection positions 30 from a side of thesecond sub-board 2, any one of the three steps is beneficial to reduce the warping of theasymmetrical board 100 after heating, so as to solve the problem of virtual soldering and desoldering after the circuit board is assembled, and improve the reliability of the product. - It should be noted that the above steps of fabricating the master board 1 and the
second sub-board 2 are independent of each other and do not affect each other. Therefore, the steps of fabricating the master board 1 and fabricating thesecond sub-board 2 can be carried out sequentially in time or at the same time. The following is an example of fabricating the master board 1 and thesecond sub-board 2 as an example. That is, as shown inFig. 1 , in the embodiment, step S1 is to fabricate the master board 1, step S2 is to fabricate thesecond sub-board 2, and step S3 is thermal compression bonding between master board 1 andsecond sub-board 2, step S4 is the milling the finished board, and step S5 is depth control milling. - Specifically, in step S1, the following detailed steps are included:
- Step S1-1, cutting: cutting an entire large copper clad laminate into a required work board according to design requirements, and pass the cut work board through the tunnel furnace to reduce the internal stress of the board; the work board includes an insulating layer and copper layers on both sides
- Step S1-2, transferring an inner layer pattern of the work board: coating a layer of photosensitive polymer on the copper layer on at least one side of the work board, irradiating the layer of photosensitive polymer with an exposure machine (such as a 4CCD alignment lens semi-automatically), and transferring the inner layer pattern required by the master board 1 to the photosensitive polymer;
- Step S1-3, developing: placing the work board covered with photosensitive polymer into the developer, the photosensitive polymer that has not undergone polymerization reaction is developed, and the photosensitive polymer that undergoes polymerization reaction will not be developed (in negative Photopolymer as an example), the copper material that does not need to be retained on the copper layer of the work board is exposed;
- Step SI-4, etching: etching the exposed copper material by an etching solution, and the copper material protected by the photosensitive polymer is retained to obtain the desired inner layer pattern;
- Step S1-5, film stripping: stripping the photosensitive polymer on the copper layer by a stripping liquid to obtain the
first sub-board 11; the copper layers on both sides of the first sub-board 11 are thefirst copper layer 111 and thesecond copper layer 113 respectively, and the first insulatinglayer 112 is located between thefirst copper layer 111 and thesecond copper layer 113; - Step S1-6, optical inspecting: optically inspecting the completed first sub-board 11 to confirm the quality;
- Step S1-7, punching, use a punching machine to punch out multiple positioning holes on the first sub-board 11 (for example, 8 positioning holes, including 4 fusion positioning holes and 4 riveting positioning holes);
- Step S1-8, browning: browning the
first copper layer 111 and thesecond copper layer 113 on the opposite sides of the first sub-board 11 with a browning liquid to roughen the surface of the copper conductor; - Step SI-9, first thermal compression bonding (correspondingly, based on the time sequence, the aforementioned thermal compression bonding between the master board 1 and the
second sub-board 2 is named second thermal compression bonding): laminating the browned first sub-board 11 with the prepreg (herein, thefirst prepreg 4, as shown inFig. 2 ) according to the laminating requirements of the customer, riveting according to the positioning holes, and fully illuminating the interlayer alignment ring with an inspecting machine, and then thermal compression bonding under the high temperature environment in the pressing machine; - Step S1-10, post-compression bonding processing procedures: including target shooting, edge milling, drilling, copper sinking, board powering, outer circuit, inner layer etching, inner layer automatic optical inspecting, etc.
- It should also be noted that in the master board 1 (the following are examples of the master board 1 being thermal compression bonded by multiple first sub-boards 11), referring to
Fig. 2 , thesecond copper layer 113 of the outermost layer on the side of thesecond sub-board 2 is used as one of the protective layers of theasymmetric board 100 during the second thermal compression bonding process, and only the various tool holes required for the subsequent processes are fabricated on the protective layer. Therefore, in the above step S1, at least onefirst sub-board 11 has only one side of the copper layer to fabricate the inner layer pattern according to the above steps S1-2 to SI-5, that is, in the above step S1, at least onefirst sub-board 11 has only the copper layer on one side of the first sub-board 11 to fabricate e the inner layer pattern according to the above steps S1-2 to S1-5. - Specifically, the inner layer pattern should include: the circuit pattern (not shown) in the
unit 31, the pattern corresponding to the layingcopper area 32 on the connection positions 30 between oneunit 31 and anotherunit 31, and the pattern corresponding to the layingcopper area 32 on the connection positions 30 between oneimposition 3 and anotherimposition 3, and the pattern corresponding to the layingcopper area 32 on the connection positions 30 between theunit 31 and theboard edge 35. Therefore, in the above step SI-5, the inner layer patterns obtained are that on the first copper layer 111 (or thefirst copper layer 111 and the second copper layer 113) of thefirst sub-board 11, on the connection positions 30 between oneunit 31 and anotherunit 31, on the connection positions 30 between oneimposition 3 and anotherimposition 3, and on the connection positions 30 between theunit 31 and theboard edge 35. - Optionally, as shown in
Fig. 3 , the copper is intermittently laid on the connection positions 30 between oneunit 31 and anotherunit 31, forming a plurality of layingcopper areas 32 sequentially spaced apart by a certain distance; and the laying copper areas on the connection positions between oneimposition 3 and anotherimposition 3, and between theunit 31 and theboard edge 35 are continuously arranged. This is because the gap between the layingcopper areas 32 arranged at intervals between oneunit 31 and anotherunit 31 is beneficial to release the internal stress of thefirst sub-board 11, thereby reducing the warping of thefirst sub-board 11 and theasymmetric board 100; and the connection positions 30 between oneimposition 3 and anotherimposition 3, as well as the connection positions 30 between theunit 31 and theboard edge 35, need to be removed in the subsequent steps of milling the finished board. Therefore, the layingcopper areas 32 do not need to be arranged at intervals. The complexity of production is lower, and the production costs can be reduced. - As shown in
Fig. 2 , taking a six-layer asymmetric board as an example, the layer L1 and layer L2 are thethird copper layer 21 and thefourth copper layer 23 of thesecond sub-board 2 respectively, and the layer L1 is the protective layer on the side of thesecond sub-board 2, layer L3 to layer L6 are located on the master board 1 composed of twofirst sub-boards 11 laminated, and the layer L6 is the protective layer on the side of the master board 1 during the second thermal compression bonding process. In step S1, only the various tool holes required for the subsequent process are fabricated on thesecond copper layer 113 used as the layer L6, and thefirst copper layer 111 andsecond copper layer 113 used as the layer L3 to layer L5 respectively are normally produced the above-mentioned inner layer patterns according to the above steps S1-2 to Step S1-5. In this way, the layingcopper areas 32 arranged at intervals can reduce the warping of the master board 1, thereby reducing the warping of theasymmetric board 100 caused by the master board 1 and thesecond sub-board 2 during the second thermal compression bonding process, and thereby reduce the warping of the finished circuit board caused by heat during the customer's assembly process; in addition, the arrangement of multiple layingcopper areas 32 can enhance the rigidity of the master board 1. - In addition, as shown in
Fig. 4 , the shapes of the multiple layingcopper areas 32 in the connection positions 30 between oneunit 31 and anotherunit 31 may not necessarily be completely consistent. In this embodiment, among the multiple layingcopper areas 32 in the connection positions 30 between oneunit 31 and anotherunit 31, two adjacent layingcopper areas 32 spaced apart have the same shape. As shown inFig. 4 ,
the length and the width of one layingcopper area 32 are close or even equal, and the length of one layingcopper area 32 adjacent to it is obviously larger than its width and in a shape of elongated (for this specific effect, please combine the following step S4). - Specifically, in step S2, the step S2 includes:
- Step S2-1, cutting: cutting an entire large copper clad laminate into a required work board according to design requirements, and pass the cut work board through the tunnel furnace to reduce the internal stress of the board;
- Step S2-2, transferring a pattern of the work board: coating a layer of photosensitive polymer on the copper layer on at least one side of the work board, irradiating the layer of photosensitive polymer with an exposure machine (such as a 4CCD alignment lens semi-automatically), and transferring the inner layer pattern required by the second sub-
board 2 to the photosensitive polymer; - Step S2-3, developing: placing the work board covered with photosensitive polymer into the developer, the photosensitive polymer that has not undergone polymerization reaction is developed, and the photosensitive polymer that undergoes polymerization reaction will not be developed (in negative Photopolymer as an example), the copper material that does not need to be retained on the copper layer of the work board is exposed;
- Step S2-4, etching: etching the exposed copper material by an etching solution, and the copper material protected by the photosensitive polymer is retained to obtain the desired patterns on the copper layers of both sides;
- Step S2-5, film stripping: stripping the photosensitive polymer on the copper layer by a stripping liquid to obtain the
second sub-board 2; the copper layers on both sides of thesecond sub-board 2 are thethird copper layer 21 and thefourth copper layer 23 respectively, and the second insulatinglayer 22 is located between thethird copper layer 21 and thefourth copper layer 23; - Step S2-6, optical inspecting: optically inspecting the completed
second sub-board 2 to confirm the quality; - Step S2-7, punching, use a punching machine to punch out multiple positioning holes on the second sub-board 2 (for example, 8 positioning holes, including 4 fusion positioning holes and 4 riveting positioning holes).
- It should be noted here that in the step S2, since the layer L1, that is, the
third copper layer 21, is used as another protective layer of theasymmetric board 100, the inner layer circuit pattern is normally fabricated on the layer L2, that is, on thefourth copper layer 23. - Specifically, the patterns of the
second sub-board 2 should include: pattern on the connection positions 30 between oneunit 31 and anotherunit 31 formed on thethird copper layer 21 that correspond to pattern other than the digging copper area 33 (that is, the pattern of the connection portion 34), the connection positions 30 between oneimposition 3 and anotherimposition 3 corresponds to the pattern other than the diggingcopper area 33, and the connection positions 30 between theunit 31 and theboard edge 35 corresponds to the pattern other than the diggingcopper area 33, the inner layer circuit pattern (not shown, and at this time, the inner layer circuit pattern is not fabricated in theunit 31 of the layer L1 to serve as a protective layer) of theunit 31 is formed on thefourth copper layer 23. Therefore, in the above step S2-5, the obtained patterns are: thethird copper layer 21 of thesecond sub-board 2 is provided with themultiple connection portions 34 spaced apart on the connection positions 30 between oneunit 31 and anotherunit 31, themultiple connection portions 34 spaced apart on the connection positions 30 between oneimposition 3 and anotherimposition 3, and themultiple connection portions 34 spaced apart on the connection positions 30 between theunit 31 and theboard edge 35, as shown inFig. 6 , and thefourth copper layer 23 is provided with the inner circuit pattern of theunit 31, as shown inFig. 5 . - By partially digging copper on the connection positions 30 of the layer L1, part of the stress of the second insulating
layer 22 of thesecond sub-board 2 can be released, thereby reducing the degree of warping of thesecond sub-board 2 after being heated, and further, reduce the degree of warping of the finished circuit board after assembly. - In an optional embodiment, in the step S2, the
connection portions 34 are arranged to correspond to the positions of the partial layingcopper areas 32 in step S1. In this way, in the thickness direction of theasymmetric board 100, theconnection portions 34 always have corresponding layingcopper areas 32, which is more convenient for thermal compression bonding between theconnection portions 34 and the laying copper areas 32 (for details, please continue to combine the following step S3 ). - In step S3, the specific steps of the second thermal compression bonding are: laminating at least one prepreg (here defined as the
second prepreg 5, referring toFig. 2 ) between the master board 1 and thesecond sub-board 2 obtained above according to laminating requirements of the customer, positioning through the positioning holes, fully illuminating the interlayer alignment ring with an inspecting machine, and thermal compression bonding in a high temperature environment. - In an optional embodiment, in the second thermal compression bonding, the temperature drop rate is ranged from 2° C/min~3° C/min, for example, keep 2° C/min. Due to the low temperature drop rate, the internal stress of the
asymmetric board 100 can be further reduced, thereby reducing its warping after heating. - Referring to
Fig. 3 andFig. 6 together, in a specific embodiment, theconnection portions 34 on the layer L1 correspond to the two layingcopper areas 32 arranged at intervals on the layer L3 to the layer L5. That is, corresponding to the layingcopper area 32 with a smaller length. In this way, during the second thermal compression bonding, there will be no case where there is nolayer copper area 32 under theconnection portion 34, and the deformation of theconnection portion 34 during the thermal compression bonding process and the deformation of theasymmetric board 100 can be avoided. - In addition, in the step S3, it also includes browning, laser drilling, plasma treatment, copper immersion and board powering, thickening of the board, and outer layer circuit fabricating (fabricating the outer layer circuit on units of the layer L1 and the layer L6, and after the outer layer circuit is fabricated, the
connection portion 34 on the layer L1 is removed, and the connection positions 30 of the layer L6 can be left with the copper pattern in consistent with the laying copper of the layers L3-L5, or in other words, a layingcopper area 32 is also formed on the connection positions of the layer L6), pattern plating, outer layer etching, solder resist ink printing, character printing, and testing and so on. Referring toFigs. 8 and 9 together, the outermost layer of theimposition 3 is the solder resistlayer 6 formed by solder resist ink printing. - After step S3, go to step S4, the milling finished board: performing milling on the obtained
asymmetric board 100, that is, performing milling the connection positions 30 between oneimposition 3 and anotherimposition 3, the connection positions 30between theimposition 3 and theboard edge 35, and the connection positions 30 between oneunit 31 and anotherunit 31, respectively; cutting off the connection between oneimposition 3 and anotherimposition 3, the connection between theimposition 3 and theboard edge 35, and partial connection between oneunit 31 and anotherunit 31, to obtain a plurality ofimpositions 3, and eachimposition 3 includes a plurality ofunits 31 connected to each other. - In each
imposition 3 obtained, there is noconnection portion 34 on the connection positions 30 of the layer L1 between oneunit 31 and anotherunit 31, and layingcopper areas 32 are provided on the connection positions 30 of the layer L3 to the layer L6. That is, after the step S4, in eachimposition 3, layingcopper areas 32 are reserved between oneunit 31 and anotherunit 31 on the connection positions 30 between the layer L3 to the layer L6. - In a specific embodiment, referring to
Fig. 3 together, it may be that the long-length and elongated layingcopper areas 32 in the connection positions 30 are milled, and the other layingcopper areas 32 are reserved. Of course, this is only an example here to show that position for milling finished board can be performed according to the position of a part of the layingcopper areas 32, and the shape of the layingcopper areas 32 are not particularly limited. In practical applications, the layingcopper areas 32 are arranged according to the connection requirements between oneunit 31 and anotherunit 31 after milling finished board. - In an optional embodiment, referring to
Fig. 6 and Fig. 7 in combination, in order to prevent the alignment deviation during milling board in the step S4, in the above step S2, a sufficient distance should be reserved between thecopper cutting area 33 and the position for milling finished board, that is the width of the diggingcopper area 22 should be smaller than the width of the position for milling finished board. Specifically, the distance between the diggingcopper area 33 and the position for milling finished board is D3, and D3 ≥0.1mm, that is, the edge of thecopper digging area 33 close to theunit 31 is retracted by at least 0.1mm relative to the edge of the position for milling finished board adjacent to theunit 31. - Referring to
Fig. 1 , in one embodiment, after the milling finished board of step S4 is completed, then go to step S5, in the connection positions 30 between oneunit 31 and anotherunit 31 of eachimposition 3, depth control milling from a side of thesecond sub-board 2, to obtain thedepth control groove 36. In this way, on the one hand, thesecond core board 2 is partially removed, which can reduce its expansion after the second thermal compression bonding and the heating process of the subsequent assembly process of the customer, thereby reducing the warping of thesecond sub-board 2 and theasymmetric board 100; on the other hand, the connection positions 30 between oneunit 31 and anotherunit 31 is partially removed in height, and thedepth control groove 36 can make room for the expansion of theunit 31 and reduce the thermal stress of theunit 31, especially on the side of thesecond sub-board 2, the warping of thesecond sub-board 2 and theasymmetric board 100 can also be reduced. - Optionally, the depth control milling is arranged to perform depth control milling on the
asymmetric board 100 from the side of thethird copper layer 21 to the connection positions 30 between theunits 31. There is no doubt that, since oneunit 31 and anotherunit 31 in eachimposition 3 are connected together by a part of the second insulatinglayer 22, a part of thesecond prepreg 5, the layingcopper area 32, and a part of thefirst prepreg 4 between the layingcopper areas 32. Therefore, depth control milling is implemented correspondingly to above the remaining layingcopper areas 32, that is, the position of thedeep control groove 36 corresponds to the position of the remaining layingcopper area 32 until it reaches thesecond prepreg 5 between the master board 1 and thesecond sub-board 2. The result of this is that depth control milling removes part of thesecond sub-board 2 in connection positions 30 and part of thesecond prepreg 5. That is, the depth control milling is configured for controlling to mill penetrating thesecond sub-board 2 and does not damage thefirst copper layer 111 on the side of the first sub-board 11 closest to thesecond sub-board 2. The advantage is that it can avoid that the depth D0 of thedeep control groove 36 is too large, which will cause theunit 31 to break and affect the shipment. - Therefore, the minimum depth of the
depth control groove 36 is D0min=H1-H4+ΔX, and the maximum depth of thedepth control groove 36 is D0max=H1-H4+H3-ΔX, where H3 represents the thickness of thesecond prepreg 5, and ΔX represents the precision tolerance of the depth control milling machine. Among them, the thickness of the solder resistlayer 6 is relatively small compared to other layers and can be ignored. - For example, in a specific embodiment, H1 is 0.186mm, H4 is 0.018mm, H3 is 0.08mm, and the precision tolerance ΔX of the depth control milling machine is 0.025mm. Therefore, the minimum depth D0min of the
depth control groove 36 is 0.193mm, and the maximum depth D0max of thedepth control groove 36 is 0.223mm. This is only an example, in other optional embodiments, depending on the laminating structure of the specificasymmetric board 100 and the depth control milling machine, the depth D0 of thedepth control groove 36 is allowed to have other ranges, which are not particularly limited. - In practical applications, in order to ensure the release effect of thermal stress, the depth D0 of the
depth control groove 36 should be as close to D0max as possible. - In an optional embodiment, in each
imposition 3, the number of thedepth control grooves 36 is multiple, and the positions of thedepth control grooves 36 correspond to the positions of theconnection portions 34 one by one. That is, in step S5, depth control milling is started at eachconnection portion 34. - In an optional embodiment, referring to
Fig. 8 and Fig. 9 in combination, the width of thedepth control groove 36 is greater than the width of the layingcopper area 32 in the connection positions 30 of the inner layer circuit (layer L3 to layer L5). Specifically, the distance of the single side of thedepth control groove 36 exceeds the single side of the layingcopper area 32 of the inner layer circuit of the connection positions (the area filled with diagonal lines inFigs. 8 and 9 represents the layingcopper area 32 in the connection position) is D5, and D5 ≥0.075mm. - In an optional embodiment, referring to
Figs. 8 and 9 in combination, the width of thedepth control groove 36 must be smaller than the width of the connection positions 30. Specifically, the distance between the edge of thedepth control groove 36 and the edge of theunit 31 is D6, and D6≥0.075mm. - Optionally, due to the alignment error in step S4 and step S5, the depth control milling machine and other equipment used also have precision tolerances, in order to avoid exposing the copper laid on the edges of the inner layer circuit layers (layer L3 to layer L5) of the
imposition 3 and the edges of the depth control grooves, as shown inFig. 4 , a unilateral indentation distance of the layingcopper areas 32 between oneunit 31 and anotherunit 31 relative to the connection positions 30 is D1, that is, the distance between the edge of the layingcopper area 32 between oneunit 31 and anotherunit 31 and the edge of the connection positions 30 is D1, and D1≥0.15mm. - According to the different forms of the
units 31, this includes that the unilateral indentation distance of the layingcopper areas 32 in the connection positions 30 along the short side direction of theunit 31 between oneunit 31 and anotherunit 31 relative to the connection positions 30 is greater than or equal to 0.15 mm, the unilateral indentation distance of the layingcopper areas 32 in the connection positions 30 along the long side direction of theunit 31 between oneunit 31 and anotherunit 31 relative to the connection positions 30 is greater than or equal to 0.2 mm. Further optionally, the unilateral indentation distance of the layingcopper areas 32 in the connection positions 30 along the short side direction of theunit 31 between oneunit 31 and anotherunit 31 relative to the connection positions 30 is greater than or equal to 0.15 mm, the unilateral indentation distance of the layingcopper areas 32 in the connection positions 30 along the long side direction of theunit 31 between oneunit 31 and anotherunit 31 relative to the connection positions 30 is greater than or equal to 0.2 mm. It should be noted here that the aforementioned long side direction is only based on therectangular unit 31 shown inFig. 3 and the position shown by the reference symbol "D1" inFig. 4 , and the long side of theunit 31 is the up and down directions of the paper surface shown inFig. 3 , the short side of theunit 31 is the left and right directions of the paper surface shown inFig. 3 . However, it is not limited to this. In actual production, the long side direction and the short side direction of theunit 31 can be set according to specific needs. - Therefore, in the embodiment, the unilateral indentation distance of the laying
copper areas 32 in the connection positions 30 along the long side direction of theunit 31 between oneunit 31 and anotherunit 31 relative to the connection positions 30 is the gap distance between the layingcopper area 32 between oneunit 31 and anotherunit 31 and theunit 31, and the gap distance is greater than or equal to 0.2mm; the unilateral indentation distance of the layingcopper areas 32 in the connection positions 30 along the short side direction of theunit 31 between oneunit 31 and anotherunit 31 relative to the connection positions 30 is the gap distance between the two adjacent layingcopper areas 32 in the connection positions 30 between oneunit 31 and anotherunit 31 and theunit 31, and the gap distance is greater than or equal to 0.15 mm. - Further, in an optional embodiment, the gap distance between the laying
copper area 32 between oneunit 31 and anotherunit 31 and theunit 31 is greater than or equal to 0.20 mm. - The distances between the laying
copper area 32 between oneimposition 3 and anotherimposition 3, the layingcopper area 32 between theunit 31 and theboard edge 35 and theadjacent units 31 are all D2, and D2 ≥0.2 mm. - The aforementioned embodiments are only preferred embodiments of the present application, and should not be regarded as being limitation to the present application. Any modification, equivalent replacement, improvement, and so on, which are made within the spirit and the principle of the present application, should be included in the protection scope of the present application.
Claims (15)
- A method for fabricating an asymmetric board, comprising:fabricating a master board; wherein the master board comprises at least one first sub-board, each first sub-board comprises a first insulating layer, and a first copper layer and a second copper layer disposed on opposite sides of the first insulating layer;fabricating a second sub-board; wherein the second sub-board comprises a second insulating layer, and a third copper layer and a fourth copper layer disposed on opposite sides of the second insulating layer, and material of the first insulating layer is different from that of the second insulating layer;thermal compression bonding; laminating the master board and the second sub-board and placing a prepreg between the master board and the second sub-board, wherein the third copper layer is located on a side of the second sub-board away from the master board, the second copper layer is located on a side of the first sub-board away from the second sub-board, and the asymmetric board is formed by thermal compression bonding the master board and the second sub-board; a plurality of impositions are formed on the asymmetric board, and each imposition comprises a plurality of units, the first copper layer to the fourth copper layer are correspondingly formed connection positions between one imposition and another imposition, between one unit and another unit, andbetween the unit and a board edge of the asymmetric board; andmilling a finished board; performing milling at the connection positions between one imposition and another imposition, the connection positions between the imposition andthe board edge, and the connection positions between one unit and another unit, to obtain the plurality of impositions, and each imposition comprises a plurality of units connected to each other;wherein the method for fabricating the asymmetric board further comprises at least one of the following three steps:laying copper; in the step of fabricating the master board, laying copper on the connection positions of the master board except for the second copper layer of an outermost layer to obtain laying copper areas;digging copper; in the step of fabricating the second sub-board, digging copper on the connection positions of the third copper layer; anddepth control milling; after the step of milling the finished board, on each of the impositions, performing depth control milling at the connection positions between one unit and another unit from a side of the second sub-board to obtain a depth control groove.
- The method for fabricating an asymmetric board according to claim 1, wherein the laying copper areas between one unit and another unit are arranged apart from each other, and lengths of two adjacent laying copper areas between one unit and another unit are different; the laying copper areas between one imposition and another imposition are continuously arranged, and the laying copper areas between the unit and the board edge are continuously arranged.
- The method for fabricating an asymmetric board according to claim 2, wherein in the multiple laying copper areas between one unit and another unit, and the two laying copper areas spaced apart have a same shape.
- The method for fabricating an asymmetric board according to claim 2, wherein an unilateral indentation distance of the laying copper areas between one unit and another unit relative to the connection positions is greater than or equal to 0.15 mm; a distance from the laying copper areas between one imposition and another imposition to the unit is greater than or equal to 0.2mm, and a distance from the laying copper areas between the unit and the board edge to the unit is greater than or equal to 0.2mm.
- The method for fabricating an asymmetric board according to claim 1, wherein a width of the digging copper area is smaller than a width of a position for milling finished board in the step of milling a finished board.
- The method for fabricating an asymmetric board according to claim 5, wherein a distance between the digging copper area and the position for milling finished board in the step of milling a finished board is greater than or equal to 0.1 mm.
- The method for fabricating an asymmetric board according to claim 1, wherein the step of depth control milling is configured for controlling to mill penetrating the second sub-board and not damage the first copper layer of the master board.
- The method for fabricating an asymmetric board according to claim 7, wherein the method comprises the step of digging copper and the step of depth control milling, in the step of digging copper, forming a digging copper area and connection portions located outside the digging copper area on the connection positions of the third copper layer, the step of thermal compression bonding further comprises removing the connection portions, and the depth control groove having a minimum depth D0min=H1-H4+ΔX and a maximum depth D0max=H1-H4+H3-ΔX, wherein the H1 represents a thickness of the third copper layer, the H3 represents a thickness of the prepreg, the H4 represents a thickness of the third copper layer, and the ΔX represents a precision tolerance of a depth control milling machine.
- The method for fabricating an asymmetric board according to any one of claims 1 to 8, wherein the method comprises the step of laying copper, in the step of milling a finished board, the position for milling finished board corresponds to a position of part of the laying copper areas.
- The method for fabricating an asymmetric board according to claim 9, wherein the method comprises the step of digging copper, in the step of digging copper, forming a digging copper area and connection portions located outside the digging copper area on the connection positions of the third copper layer, and the connection portions correspond to positions of remaining laying copper areas.
- The method for fabricating an asymmetric board according to claim 9, wherein the method further comprises the step of depth control groove, a width of the depth control groove is larger than a width of the layer copper areas in connection positions of an inner circuit of the second sub-board.
- The method for fabricating an asymmetric board according to claim 11, wherein a distance of a single side of the depth control groove exceeding a single side of the laying copper area in the connection positions in each of the impositions is greater than or equal to 0.075mm.
- The method for fabricating an asymmetric board according to claim 11, wherein in the step of depth control milling, the depth control milling being performed on each of the connection portions, and in each of the impositions, a number of the depth control grooves is multiple.
- The method for fabricating an asymmetric board according to any one of claims 1 to 8, wherein a distance between an edge of the depth control groove and an edge of the unit adjacent to the depth control groove is greater than or equal to 0.075 mm.
- The method for fabricating an asymmetric board according to any one of claims 1 to 8, wherein in the step of thermal compression bonding, a temperature drop rate is ranged from 2°C/min~3°C/min.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202010297206.0A CN111511129B (en) | 2020-04-15 | 2020-04-15 | Method for manufacturing asymmetric plate |
PCT/CN2021/079081 WO2021208629A1 (en) | 2020-04-15 | 2021-03-04 | Method for fabricating asymmetrical board |
Publications (2)
Publication Number | Publication Date |
---|---|
EP4025020A1 true EP4025020A1 (en) | 2022-07-06 |
EP4025020A4 EP4025020A4 (en) | 2023-05-31 |
Family
ID=71874295
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP21788341.2A Pending EP4025020A4 (en) | 2020-04-15 | 2021-03-04 | Method for fabricating asymmetrical board |
Country Status (4)
Country | Link |
---|---|
US (1) | US11917769B2 (en) |
EP (1) | EP4025020A4 (en) |
CN (1) | CN111511129B (en) |
WO (1) | WO2021208629A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP4096368A1 (en) * | 2021-05-27 | 2022-11-30 | Shenzhen Kinwong Electronic Co., Ltd. | Asymmetric board |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN111511129B (en) * | 2020-04-15 | 2021-06-04 | 深圳市景旺电子股份有限公司 | Method for manufacturing asymmetric plate |
CN112291950A (en) * | 2020-10-20 | 2021-01-29 | 江西强达电路科技有限公司 | Multilayer board prevent flowing and glue shift structure |
CN112367762A (en) * | 2020-10-28 | 2021-02-12 | 奥士康科技股份有限公司 | Jointed board structure for improving high-multilayer PCB |
US20240080990A1 (en) * | 2020-12-23 | 2024-03-07 | Mitsui Mining & Smelting Co., Ltd. | Wiring substrate, method of trimming same, and multi-layered wiring board |
CN113365427B (en) * | 2021-05-27 | 2022-11-15 | 深圳市景旺电子股份有限公司 | Method for manufacturing asymmetric plate |
CN114679854B (en) * | 2022-05-27 | 2022-08-12 | 广东科翔电子科技股份有限公司 | Mini-LED PCB ultra-high density blind hole filling plating method |
Family Cites Families (28)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS62265796A (en) * | 1986-05-14 | 1987-11-18 | 株式会社住友金属セラミックス | Ceramic multilayer interconnection board and manufacture of the same |
US5311406A (en) * | 1991-10-30 | 1994-05-10 | Honeywell Inc. | Microstrip printed wiring board and a method for making same |
US6854176B2 (en) * | 1999-09-14 | 2005-02-15 | Tyco Electronics Corporation | Process for manufacturing a composite polymeric circuit protection device |
JP2003017851A (en) * | 2001-06-29 | 2003-01-17 | Murata Mfg Co Ltd | Manufacturing method of multilayer ceramic substrate |
US8704359B2 (en) * | 2003-04-01 | 2014-04-22 | Ge Embedded Electronics Oy | Method for manufacturing an electronic module and an electronic module |
JP4361826B2 (en) * | 2004-04-20 | 2009-11-11 | 新光電気工業株式会社 | Semiconductor device |
US8959762B2 (en) * | 2005-08-08 | 2015-02-24 | Rf Micro Devices, Inc. | Method of manufacturing an electronic module |
US8134085B2 (en) * | 2007-10-29 | 2012-03-13 | Mitsubishi Electric Corporation | Printed interconnection board having a core including carbon fiber reinforced plastic |
CN101621894B (en) * | 2008-07-04 | 2011-12-21 | 富葵精密组件(深圳)有限公司 | Printed circuit board (PCB) assembly method and printed circuit board preformed product |
US8453322B2 (en) * | 2008-08-14 | 2013-06-04 | Ddi Global Corp. | Manufacturing methods of multilayer printed circuit board having stacked via |
CN101652019B (en) * | 2008-08-14 | 2011-07-27 | 富葵精密组件(深圳)有限公司 | Circuit board prefabricated product and circuit board assembling method |
US20120055706A1 (en) * | 2010-09-03 | 2012-03-08 | Samsung Electro-Mechanics Co., Ltd. | Printed circuit board and method of manufacturing the same |
JP5861262B2 (en) * | 2011-03-26 | 2016-02-16 | 富士通株式会社 | Circuit board manufacturing method and electronic device manufacturing method |
KR101580287B1 (en) * | 2014-05-02 | 2015-12-24 | 삼성전기주식회사 | Printed circuit board, printed circuit board strip and manufacturing method thereof |
CN105101671B (en) * | 2014-05-07 | 2018-09-25 | 中芯国际集成电路制造(上海)有限公司 | A kind of board joint method of printed circuit board |
CN105722303B (en) * | 2014-12-04 | 2019-01-25 | 中山台光电子材料有限公司 | Multilayer board |
US9554469B2 (en) * | 2014-12-05 | 2017-01-24 | Zhuhai Advanced Chip Carriers & Electronic Substrate Solutions Technologies Co. Ltd. | Method of fabricating a polymer frame with a rectangular array of cavities |
CN105828526B (en) * | 2016-05-31 | 2018-07-06 | 广东欧珀移动通信有限公司 | Multiple-printed-panel for circuit board and its manufacturing method |
CN205946323U (en) * | 2016-08-10 | 2017-02-08 | 奥士康精密电路(惠州)有限公司 | Novel three -layer PCB plate voltage stay knot constructs |
DE102016115629A1 (en) * | 2016-08-23 | 2018-03-01 | Osram Opto Semiconductors Gmbh | METHOD FOR PRODUCING AN OPTOELECTRONIC COMPONENT |
CN107041082A (en) | 2016-11-18 | 2017-08-11 | 江门崇达电路技术有限公司 | The PCB process for pressing of dissymmetrical structure |
CN206332922U (en) * | 2016-12-30 | 2017-07-14 | 上海嘉捷通信息科技有限公司 | Suitable for the jigsaw of the big thickness PCB single board sharp processing of small size |
JP6943617B2 (en) * | 2017-05-16 | 2021-10-06 | 住友電気工業株式会社 | Substrate for printed wiring board and manufacturing method of printed wiring board |
US20190318984A1 (en) * | 2018-04-17 | 2019-10-17 | STATS ChipPAC Pte. Ltd. | Semiconductor Device and Method of Forming Conductive Vias to Have Enhanced Contact to Shielding Layer |
US20200053887A1 (en) * | 2018-08-09 | 2020-02-13 | At&S Austria Technologie & Systemtechnik Aktiengesellschaft | Mechanically Robust Component Carrier With Rigid and Flexible Portions |
CN109996400B (en) * | 2019-04-04 | 2022-02-18 | 江西景旺精密电路有限公司 | Method for improving asymmetric stacked PCB (printed circuit board) warping |
CN110913583B (en) | 2019-10-23 | 2021-06-18 | 广州陶积电电子科技有限公司 | Method for improving warping of asymmetric copper thick substrate and substrate |
CN111511129B (en) * | 2020-04-15 | 2021-06-04 | 深圳市景旺电子股份有限公司 | Method for manufacturing asymmetric plate |
-
2020
- 2020-04-15 CN CN202010297206.0A patent/CN111511129B/en active Active
-
2021
- 2021-03-04 WO PCT/CN2021/079081 patent/WO2021208629A1/en unknown
- 2021-03-04 EP EP21788341.2A patent/EP4025020A4/en active Pending
- 2021-03-04 US US17/768,665 patent/US11917769B2/en active Active
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP4096368A1 (en) * | 2021-05-27 | 2022-11-30 | Shenzhen Kinwong Electronic Co., Ltd. | Asymmetric board |
Also Published As
Publication number | Publication date |
---|---|
CN111511129A (en) | 2020-08-07 |
EP4025020A4 (en) | 2023-05-31 |
US20230164927A1 (en) | 2023-05-25 |
WO2021208629A1 (en) | 2021-10-21 |
CN111511129B (en) | 2021-06-04 |
US11917769B2 (en) | 2024-02-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP4025020A1 (en) | Method for fabricating asymmetrical board | |
US9258888B2 (en) | Printed circuit board package structure and manufacturing method thereof | |
EP2800463A1 (en) | Printed circuit board and fabricating method thereof | |
EP2645142A1 (en) | Opto-electric hybrid board | |
US7665206B2 (en) | Printed circuit board and manufacturing method thereof | |
CN103369866B (en) | The manufacture method of a kind of printed wiring board containing blind hole and printed wiring board thereof | |
CN101472405B (en) | Multi-layer circuit board manufacturing method | |
CN114126259B (en) | Manufacturing method of stepped hole with non-metallized upper side wall and metallized lower side wall | |
CN103298274B (en) | A kind of bury hold printed circuit board manufacture method and bury appearance printed circuit board | |
JP5073395B2 (en) | Manufacturing method of multilayer printed wiring board | |
JP2008053714A (en) | Printed circuit board, and method of manufacturing the same | |
EP4096368A1 (en) | Asymmetric board | |
CN112218428B (en) | Manufacturing method of embedded cavity and PCB | |
CN110381664B (en) | Manufacturing method of PCB with cavity and PCB | |
JP2019033223A (en) | Manufacturing method of multilayer printed board and multilayer printed board | |
CN103607845A (en) | Manufacturing method of flexible printed circuit board | |
CN112261802B (en) | Manufacturing method of embedded cavity and PCB | |
CN111885857B (en) | Printed circuit board and manufacturing method thereof | |
CN115460772A (en) | Printed circuit board, printed circuit board preparation method and electronic equipment | |
KR101233642B1 (en) | Method of manufacturing a cavity printed circuit board | |
CN113365427B (en) | Method for manufacturing asymmetric plate | |
CN113840480B (en) | Manufacturing method of asymmetric rigid-flex printed circuit board | |
CN115103532A (en) | Cover opening method of rigid-flex board and rigid-flex board | |
CN113905506A (en) | Manufacturing method for improving bonding force between copper-embedded block and circuit board | |
CN114828396A (en) | Ultra-long high-frequency aluminum-based antenna PCB and preparation process thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE INTERNATIONAL PUBLICATION HAS BEEN MADE |
|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE |
|
17P | Request for examination filed |
Effective date: 20220331 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
A4 | Supplementary search report drawn up and despatched |
Effective date: 20230502 |
|
RIC1 | Information provided on ipc code assigned before grant |
Ipc: H05K 1/02 20060101ALI20230424BHEP Ipc: H05K 3/00 20060101ALI20230424BHEP Ipc: H05K 3/46 20060101AFI20230424BHEP |
|
DAV | Request for validation of the european patent (deleted) | ||
DAX | Request for extension of the european patent (deleted) |