EP3850745A1 - Micro-onduleur solaire - Google Patents

Micro-onduleur solaire

Info

Publication number
EP3850745A1
EP3850745A1 EP18815963.6A EP18815963A EP3850745A1 EP 3850745 A1 EP3850745 A1 EP 3850745A1 EP 18815963 A EP18815963 A EP 18815963A EP 3850745 A1 EP3850745 A1 EP 3850745A1
Authority
EP
European Patent Office
Prior art keywords
converter
micro
solar inverter
output
voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP18815963.6A
Other languages
German (de)
English (en)
Inventor
Christopher Fromme
Marvin TANNHÄUSER
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Siemens AG
Original Assignee
Siemens AG
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Siemens AG filed Critical Siemens AG
Publication of EP3850745A1 publication Critical patent/EP3850745A1/fr
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/42Conversion of dc power input into ac power output without possibility of reversal
    • H02M7/44Conversion of dc power input into ac power output without possibility of reversal by static converters
    • H02M7/48Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M7/53Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M7/537Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters
    • H02M7/5387Conversion of dc power input into ac power output without possibility of reversal by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only, e.g. single switched pulse inverters in a bridge configuration
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J3/00Circuit arrangements for ac mains or ac distribution networks
    • H02J3/38Arrangements for parallely feeding a single network by two or more generators, converters or transformers
    • H02J3/381Dispersed generators
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0003Details of control, feedback or regulation circuits
    • H02M1/0009Devices or circuits for detecting current in a converter
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/0067Converter structures employing plural converter units, other than for parallel operation of the units on a single load
    • H02M1/007Plural converter units in cascade
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M1/00Details of apparatus for conversion
    • H02M1/38Means for preventing simultaneous conduction of switches
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/158Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
    • H02M3/1582Buck-boost converters
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M7/00Conversion of ac power input into dc power output; Conversion of dc power input into ac power output
    • H02M7/003Constructional details, e.g. physical layout, assembly, wiring or busbar connections
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02JCIRCUIT ARRANGEMENTS OR SYSTEMS FOR SUPPLYING OR DISTRIBUTING ELECTRIC POWER; SYSTEMS FOR STORING ELECTRIC ENERGY
    • H02J2300/00Systems for supplying or distributing electric power characterised by decentralized, dispersed, or local generation
    • H02J2300/20The dispersed energy generation being of renewable origin
    • H02J2300/22The renewable source being solar energy
    • H02J2300/24The renewable source being solar energy of photovoltaic origin

Definitions

  • the invention relates to a micro solar inverter according to the preamble of claim 1.
  • the solar panels are typically built essentially next to each other, for example by arranging them in a rectangular pattern on a house roof.
  • the solar panels can be interconnected in one or more series, one series being referred to as a "string". For each string or for the entire photovoltaic system, a converter is then provided, which converts the resulting DC voltage of the solar panels into one While the power electronics are advantageously bundled in this embodiment, the power is one
  • Strings depend on the fact that each of the solar panels is optimally illuminated. Shading or other influences on one or a few solar panels disproportionately impair the performance of the string.
  • optimizers are DC / DC actuators and are arranged on each of the solar panels and perform the so-called maximum power point tracking (MPP tracking) there.
  • MPP tracking maximum power point tracking
  • micro solar inverters are used. These are also arranged on each of the solar panels and convert the generated DC voltage into AC voltage.
  • the power electronics are thus decentralized and the overall or string converter can be omitted.
  • the MPP tracking is also carried out by the micro solar inverters. This has other advantages. For example, the micro solar inverters make it possible to work with a significantly lower voltage.
  • micro-solar inverters include a transformer and filter elements. Due to their relative bulkiness, the inductive and capacitive components largely determine the dimensions of the micro-solar inverter.
  • a micro-solar inverter arranged on the back of a solar panel (side facing away from the sun) also projects beyond the frame of a solar panel, which encloses the actual solar cell area. It is therefore not possible to lay the solar panel flat on a flat surface, which makes handling and assembly difficult.
  • the micro-solar inverter according to the invention for converting a DC voltage provided by a photovoltaic panel into an AC voltage has an overall height of at most 24 mm, in particular an overall height of at most 20 mm.
  • the micro solar inverter is constructed without a transformer. Since a transformer noticeably contributes to the construction height, a clear saving of space is achieved by a transformerless construction of the micro solar inverter, which has a particular effect on the height.
  • the micro-solar inverter has a galvanically coupled electrical converter for converting the ones at the first connections
  • the electrical converter in turn comprises an up converter connected on the input side to the first connections, an inverse converter connected on the input side to the first connections and a series circuit comprising two capacitors connected to the output side positive pole of the up converter and the output side negative pole of the inverse converter, the output side negative pole of the up converter and the positive pole of the inverse converter on the output side is connected to the center connection between the capacitors.
  • a converter from a combination of a step-up converter (boost converter) with an inverse converter (inverting buck-boost converter) can provide a comparatively high output voltage by connecting the outputs in series.
  • each of the converters only has to provide about half the output voltage, the respective transmission ratio is significantly reduced compared to the case of a single converter. This makes it possible to provide a high transmission ratio of, for example, more than 20, in particular more than 25, without a transformer. In addition to an improvement in efficiency, this also saves the size of the transformer.
  • the step-up converter can comprise a first series circuit of a first semiconductor switch or a first diode with a second semiconductor switch.
  • the external connections of the first series connection form the poles of the step-up converter on the output side.
  • the step-up converter comprises a first inductance, which is connected to the center connection of the first series circuit and the positive pole of the input voltage. In this way, a step-up converter is implemented.
  • the inverse converter can comprise a second series circuit of a third semiconductor switch with a fourth semiconductor switch or a second diode.
  • One of the external connections forms the negative pole of the inverse converter on the output side and the other external connection is connected to the positive pole of the input voltage.
  • the inverse converter comprises a second inductance, which is connected to the center connection of the second series circuit and the center connection between the capacitors. This creates an inverting render buck boost converter. Using the second diode in turn enables a unidirectional energy flow. In contrast, if the second series connection comprises the fourth semiconductor switch, both energy flow directions are supported by the inverse converter. In order to clarify the design variants, it is repeated in other words that the second series circuit can either have two semiconductor switches or a semiconductor switch and a dio de. Both construction variants can be combined with the variants mentioned below and before.
  • At least part of the first to fourth power semiconductor can be designed as a wide-bandgap switch, in particular gallium nitride switch, in particular as a self-locking gallium nitride switch or as a cascode with a self-conducting gallium nitride switch.
  • This enables low-loss switching even at very high frequencies.
  • High switching frequencies allow the inductive and capacitive components used for the filtering to be selected to be smaller, which in turn enables the construction space, in particular the overall height, to be reduced.
  • As switching frequency for the gallium nitride switch a frequency of at least 200 kHz, in particular at least 500 kHz, is used in a special embodiment at least 1 MHz.
  • a particular advantage of the use of wide bandgap switches and the high switching frequency associated with them is that the first and / or second inductor is chosen to be smaller and can therefore be designed as circuit board inductors. This enables a further reduction in the height required.
  • the electrical converter preferably comprises a full bridge, which is connected on the input side to the output-side poles of the up and inverse converters.
  • the micro solar inverter is designed in such a way that the power semiconductors of the full bridge are operated at least part of the operating time as a pole reverser.
  • the power semiconductors of the full bridge can be MOSFETs, GaN switches or other semiconductor switches.
  • the half bridges comprise a series-connected first and second power semiconductors, a controller for the power semiconductors, a line starting from the connection node of the power semiconductors and a device for measuring the current in the line.
  • the controller is designed to compare the current with an upper and a lower threshold value and to switch off the first power semiconductor when the upper threshold value is reached and to switch on the second power semiconductor after a first dead time.
  • the control is designed to switch off the second power semiconductor when the lower threshold value is reached and to switch on the first power semiconductor after a second dead time has elapsed.
  • the current in a line starting from the connection node of the power semiconductors is measured and compared with an upper and a lower threshold value, when the first threshold value is reached, the first one Power semiconductor turned off and the second power semiconductor turned on after a first dead time, and turned off when the lower threshold value of the second power semiconductor and turned on after a second dead time of the first power semiconductor.
  • the power flow of the half-bridge can run from the line to the external connections of the power semiconductors or vice versa.
  • the direction of current flow in the line can be directed away from the power semiconductors, which is considered herein as positive current flow, or toward the power semiconductors, which is considered as negative current flow.
  • the device for measuring the current can be provided close to the half bridge in the line.
  • the device can also be arranged in a return line from a load to one of the external connections of the power semiconductors, with which the current in the line is measured despite the other placement.
  • the inductive load or part of the inductive load can therefore be arranged between the location of the current measurement and the half-bridge.
  • the switching eitrus Z defines the power semiconductor, but the circuit of the power semiconductor is made based on the measured current values and threshold values for the current.
  • This advantageously enables a direct choice of the mean value for the current and a direct choice of the ripple current.
  • the desired average value of the current is implemented by the control within only one period. Especially at high switching frequencies, this can be seen as a P behavior, which simplifies the control enormously. In the case of digital controls, this method also makes it possible to keep the control frequency well below the switching frequency. This would lead to difficulties with the previous methods because there is usually a more complex timing behavior.
  • the method makes it possible to control systems with very high switching frequencies (several 100 kHz up to the megahertz range) even without large computing power, for example with simple and inexpensive microcontrollers. In addition, this process is very robust with changing input and output voltages and thus creates extensive possibilities in system design.
  • a particular advantage of the half-bridge according to the invention is that the current remains in the range of the threshold values even when the current behavior changes, for example as a result of load changes, and thus remains at the mean current value which is predetermined as the setpoint value, since the switching behavior of the power semiconductors is determined by the threshold values and adapts the current measurement to the current behavior.
  • the setpoint for the mean current - and thus the threshold values - is raised, the current will reach the upper threshold value later or the lower threshold value earlier than before, which shifts the switching times of the power semiconductors and raises the mean current value to the new desired value.
  • the circuit of the micro solar inverter can have a fifth semiconductor switch between the first inductor and the positive pole of the input voltage. Furthermore, the circuit in this case comprises a sixth semiconductor switch or a third diode between the first inductance and the negative pole of the input voltage. Normally, the step-up converter can only generate higher voltages than the input voltage at its output. Due to the fifth and sixth semiconductor switches, it is advantageously possible to represent voltages smaller than the input voltage. If the circuit has the sixth semiconductor switch, both directions of energy flow are supported. If the circuit has the third diode, the energy flow direction is supported from the input voltage side.
  • the circuit can comprise a third inductor, which is connected in series in the first series circuit between the first semiconductor switch or the first diode and the second semiconductor switch. This further increases the possible gear ratio for the step-up converter.
  • the first and third inductors are constructed as a common inductor with a center tap for the second semiconductor switch.
  • a common inductance means that the inductors have a common magnetic circuit, that is to say are arranged on a common core.
  • the circuit can comprise a fourth inductance, which is connected in series in the second series circuit between the third semiconductor switch and the fourth semiconductor switch or the second diode. This further increases the possible gear ratio for the inverse converter.
  • the second and fourth inductors are constructed as a common inductor with a center tap for the third semiconductor switch.
  • a common inductor means that the inductors have a common magnetic circuit, that is to say they are arranged on a common core.
  • the semiconductor switch of the step-up converter and the inverse converter can be operated by the control device in offset timing. This has the effect that the switching frequency of the circuit doubles compared to the switching frequency of the semiconductor switches, for example in the step-up converter. pelt appears. This reduces the size required for the inductances and capacitances of EMC filters, for example at the input of the converter. This makes the components significantly smaller and lighter. Since the size and weight of these components typically have a significant share in the overall size and the total weight of a transducer, the entire transducer thus becomes noticeably smaller and lighter.
  • the step-up and the inverse converter can be operated so that their output voltages are the same. Alternatively, they can be operated so that their output voltages are different from each other.
  • the controller can include a first and second comparator, to which the measured current is fed as the first input signal, the upper threshold being fed to the first comparator as a second input signal and the lower threshold being fed to the second comparator as the second input signal.
  • the controller can include a digital controller that forwards the upper and lower threshold values to the comparators via a D / A converter (digital-to-analog converter, DAC).
  • D / A converter digital-to-analog converter, DAC
  • the outputs of the comparators can be converted in a modulator to control signals for the power semiconductors.
  • the controller can calculate the threshold values from specifiable values for the mean value of the current and for the ripple current in the output line. For example, the threshold values from the sum and difference of the mean value and ripple current be calculated.
  • the threshold values from the sum and difference of the mean value and ripple current be calculated.
  • only values relevant for operation have to be specified from outside the control, while the control generates the correct control values therefrom.
  • the controller can be configured to use a minimum value for the ripple current.
  • the control can force that a minimum distance between the upper and lower threshold value is maintained, this minimum distance corresponding to the minimum value for the ripple current. This ensures that the switching frequency resulting from the distance between the threshold values, which increases as the ripple current decreases, does not become too high.
  • the controller can use values as the upper and lower threshold values that characterize different current directions.
  • the lower threshold value can be chosen so that it has a different sign than the desired average current. This particularly advantageously allows reloading of the output capacitors of the power semiconductors. This in turn makes it possible to switch the power semiconductors on at low voltage, ideally without voltage.
  • the ripple current is selected so large that the threshold values assume different signs, that is, they indicate different current directions. Half the amplitude of the ripple current is then greater than the mean current value. It may also be sufficient to use the value 0 A as one of the threshold values. This also enables the output capacities of the power semiconductors to be reloaded, thus enabling voltage-free switching on.
  • the controller can advantageously use the threshold value, which characterizes a different current direction than the current direction of the mean value for the current, from the summed output capacitor. Calculate the capacitance of the power semiconductors, the inductance in the output line and the voltage at the input and output of the half-bridge.
  • the controller can set the dead times so that the power semiconductors are switched on without voltage. This results in a significant reduction in switching losses. Furthermore, a considerable improvement in the EMC properties is achieved, since a resonant switching process takes place. The edges of the switching voltage are significantly flatter and rounded. The spectrum of such a switching voltage shows considerably lower amplitudes in the harmonics.
  • the controller can either calculate the dead times or select from a stored table of values. For example, the calculation can be based on the summed output capacitance of the power semiconductors, the inductance in the output line and the voltage at the input and output of the half bridge.
  • the half-bridge can have means for measuring the voltage across the first and second power semiconductors. A circuit can then be based on the measured voltage, which enables safe resonant switching.
  • the first and second dead times are expediently different from one another, since the reloading of the capacities of the power semiconductors takes place at different absolute currents and thus takes different times.
  • Figure 1 is a solar panel with a micro solar inverter in
  • FIG. 2 the side view of the solar panel
  • FIG. 3 shows a diagram of the electrical circuit of the micro-solar inverter
  • FIGS. 4 and 5 alternative designs for an input stage of the electrical circuit
  • FIG. 6 shows another embodiment for the circuit
  • FIG. 7 shows a circuit section with a half bridge with a first control circuit
  • FIG. 8 shows a circuit diagram and current profile
  • FIG. 9 shows the half-bridge with a second control circuit
  • FIG. 10 shows the half-bridge with a third control circuit
  • FIG. 11 shows a simulated switching behavior.
  • FIG. 1 shows a highly schematic top view of the rear of an exemplary solar panel 1 with a micro solar inverter 2 belonging to the solar panel 1.
  • the micro solar inverter 2 is arranged near a side edge of the solar panel 1.
  • the solar panel 1 is enclosed by a frame 3.
  • FIG. 2 shows a side view of the solar panel 1.
  • the side view shows that the micro solar inverter 2 rests on the back of the solar panel 1.
  • the micro-solar inverter 2 is so flat that it does not protrude from the frame 3. In other words, the height of the micro solar inverter 2 is less than the projection of the frame over the rear of the solar panel 1.
  • the height of the micro solar inverter 2 in this example is 22 mm, with other possible values for the height 24 mm, 20 mm or 19 mm.
  • the fact that the micro-solar inverter 2 does not protrude beyond the frame 3 means that such a ches solar panel 1 can be enclosed with packaging, the dimensions of which are not influenced by the micro solar inverter 2, but rather the size of which is given only by the frame 3.
  • a scarf device in the micro-solar inverter 2 is used in this exemplary embodiment, which is shown in FIG. 3.
  • the circuit comprises an input stage E, a full bridge V and an output filter.
  • the design of the input stage E corresponds to an interconnection of a step-up converter and an inverse converter, the respective outputs being connected in series.
  • the input stage E has a first and a second input connection 11A, 11B for the input voltage, the first input connection 11A being used as a positive pole.
  • the input stage E has a first and a second output connection 13A, 13B, the first output connection 13A likewise typically representing the positive pole.
  • the input stage E also has three electrical nodes 12A, 12B, 12C, on the basis of which the structure is described.
  • the first node 12A is connected directly to the second input connection 11B and continues to be connected to ground.
  • a first inductor LI is arranged between the first input connection 11A and the second node 12B.
  • a first semiconductor switch S1 is arranged between the first output terminal 13A and the second node 12B.
  • a second semiconductor switch S2 is arranged between the second node 12B and the first Node 12A.
  • a first capacitor Cl is arranged, which is the output of the boost converter, which is formed of the first diode Dl, the second semiconductor switch S2 and the first inductor LI.
  • a third semiconductor switch S3 is arranged between the first input connection 11A and the third node 12C.
  • a fourth semiconductor switch S4 is arranged between the second output terminal 13B and the third node 12C.
  • a second inductor L2 is arranged between the third node 12C and the first node 12A.
  • a second capacitor C2 Arranged between the second output connection 13B and the first node 12A is a second capacitor C2, which represents the output of the converter, which is formed from the second diode D2, the third semiconductor switch S3 and the second inductor L2.
  • the semiconductor switches S1 ... 4 in the converter 10 are GaN switches in this example. These enable a particularly high switching frequency, which in turn ensures that passive components can be smaller in size. Other wide bandgap switches can be used in place of the GaN switches. The switching frequency for this
  • Switch is variable, as described below and is between values of about 100 kHz and about 500 kHz.
  • the step-up converter In operation of the circuit, the step-up converter generates a positive voltage across the first capacitor CI. This positive voltage is inherently at least as large as the A ⁇ input voltage at the input terminals 11A, 11B.
  • the inverter In turn, generates a negative voltage at the second output terminal 13B relative to the first node 12A.
  • the gear ratio which results at a given input and output voltage, is halved for the step-up converter and the inverse converter.
  • the output connections 13A, 13B of the input stage E are connected to the external connections of the full bridge V.
  • the full bridge V comprises four further semiconductor switches S7, S8, S9,
  • the middle connection of a first half bridge of the full bridge V with the seventh and ninth semiconductor switches S7, S9 is connected to a fifth inductor L5.
  • the middle connection of the second half bridge of the full bridge V with the eighth and tenth semiconductor switches S8, S10 is connected to a sixth inductor L6.
  • the center connections are also connected via a third capacitor C3.
  • the two center connections are also connected to an EMI filter 61.
  • the output of the EMI filter 61 represents that at the output connections 53A, 53B for the circuit.
  • a large capacitance (not shown in the figure) is present at the circuit input in order to draw as little pulsating power as possible from the solar panels.
  • a control device for the circuit which controls the semiconductor switches S1 ... S8 is not shown in FIG.
  • the first and second semiconductor switches S1, S2, ie the up converter are controlled with pulse width modulation in such a way that at the output of the step-up converter, ie on the first capacitor CI, the curve of the voltage UC1 takes the form of successive half-waves .
  • the third and fourth semiconductor switches S3, S4, ie the inverse converter are controlled so that at the output of the inverse converter, ie on the second capacitor C2, the course of the voltage UC2 also takes the form of successive half-waves.
  • the boost converter and the buck-boost converter are thus in Ge contrast to the typical operation as a DC-DC converter is now so be exaggerated, that they each stante at its output just no con ⁇ DC voltage produce.
  • the polarity of the voltage UC2 at the second capacitor is such that, overall, there is an increased amplitude for the voltage profile between the first and second output terminals 13A, 13B. With the same amplitude of the two voltage curves UC1, UC2 to twice the amplitude of the Halbwel ⁇ results in sum le.
  • the resulting half-wave is applied to the external connections of the full bridge V.
  • the full bridge V will now be controlled in such a ⁇ that the polarity of the half-wave changes with each half-wave and thus a sinusoidal clamping voltage in the ideal case extends across the center terminals of the full bridge V results.
  • the frequency of the resulting sinusoidal voltage curve expediently corresponds to the frequency of the supply network, for example 50 Hz.
  • the half-waves are then generated in such a way that they follow one another at 100 Hz and the full bridge V must switch the polarity at 100 Hz, so that two half-waves each result a complete sine wave results. From this it follows that the semiconductor switches S7 ... S10 have to switch with only 100 Hz, so comparatively rarely for converter conditions. Therefore, such switches can be USAGE ⁇ det, which are optimized for low conduction losses in the full bridge advantageous. Since the boost converter 3 is not in a position in the circuit of the figure, a lower voltage than the input voltage clamping ⁇ to generate at its output, which is generated Halbwel le at the first capacitor CI incomplete.
  • the control means being staltet may be, at least in the said time ranges the voltage waveform of the sine wave conductor switch by the circuit of the half ⁇ S7 ... S10 to generate the full-bridge V.
  • the semiconductor switches S7 ... S10 must be switched at high frequency in these time ranges and the voltage form must be set using pulse width modulation.
  • the fifth and sixth inductors L5, L6 and the third capacitor C3 are designed for the necessary filtering of the resulting voltage form even with a high-frequency switching of the full bridge V.
  • FIGS. 4 and 5 show alternative configurations of the input stage E.
  • the input stage 30 according to FIG. 4 comprises the components of the input stage E according to FIG. 3.
  • a fourth node 12D is present between the first inductance LI and the first input connection 11A.
  • a fifth semiconductor switch S5 is arranged between the fourth node 12D and the first input terminal 11A.
  • a sixth semiconductor switch S6 is arranged 12A is ⁇ between the fourth node and the first node 12D.
  • the additional semiconductor switches S5, S6 in conjunction with the components of the step-up converter ensure a grain combination of step-down and step-up converters (Engl, a buck-boost converter) realized.
  • the sixth semiconductor switch S6 By turning off the sixth semiconductor switch S6 and turning on the fifth semiconductor switch S5, the properties of the step-up converter can be established. If an output voltage is to be generated which is lower than the input voltage, the first semiconductor switch S1 can be switched on and the second semiconductor switch S2 can be switched off and thus only the down converter can be used.
  • the restriction of the converter according to FIG. 3 with regard to the output voltage is eliminated and all positive DC voltages and waveforms can be generated whose amplitude is not too great.
  • the first, second, fifth and sixth semiconductor switches S1, S2, S5, S6 can be switched diagonally.
  • a switch is made between two switching states, the first and sixth semiconductor switches S1, S6 being switched on in the first switching state and the second and fifth semiconductor switches S2, S5 being switched on in the second switching state.
  • the step-up converter and the step-down converter therefore act at the same time and not independently of one another.
  • FIG. 5 Another embodiment of the input stage is shown in Figure 5.
  • the design of the input stage 40 according to FIG. 5 is based on the input stage according to FIG. 3.
  • the input stage 40 has a third inductance L3 between the second node 12B and the first semiconductor switch S1.
  • the first and third inductors LI, L3 are constructed as a common inductor with center tap, to which the second semiconductor switch S2 connects.
  • the input stage 40 has a fourth inductance L4 between the third node 12C and the fourth semiconductor switch S4.
  • the second and fourth inductors L2, L4 are constructed analogously to the first and third inductors LI, L3 in this example as a common inductor with a handle, to which the third semiconductor switch S3 connects.
  • FIG. 6 shows, as a further exemplary embodiment for the switching of the micro-solar inverter 2, an inverter 90 which is designed for use in a single-phase, three-wire network (split phase grid).
  • the design of the inverter 90 including the design of the control device, largely corresponds to the design of the circuit according to FIG. 3.
  • the first node 12A is provided as a further input for the EMI filter 61 and is led out of it as a neutral conductor.
  • the other functionality corresponds to the circuit according to FIG. 3.
  • FIG. 7 shows a greatly simplified section of a circuit 100 with a half bridge 102, which corresponds, for example, to the pair of first and second semiconductor switches S1, S2 and / or the pair of third and fourth semiconductor switches S3, S4 from FIG. 3.
  • the half bridge 102 can also be one of the bridges from the full bridge V.
  • Half-bridge 102 comprises two power semiconductors 108, 110 connected in series, such as MOSFETs. Often, the half bridge 102 is connected with the external connections 104, 106 to a DC voltage 114, for example to the intermediate circuit of a converter.
  • the center connection 112 between the power semiconductors 108, 110 is connected to an inductive load 116.
  • the inductive load 116 represents all types of loads, which can also be only partially inductive, and for structures in which the inductive part of the load comes about, for example, due to a line inductance.
  • the inductive load 116 can therefore be a dedicated component as well as a parasitic element or both together.
  • the control of the power semiconductors 108, 110 is carried out by a control unit 120.
  • the control unit 120 comprises a digital controller 122, a first and second comparator 124, 126 and a modulator 128. It is possible that these elements are parts of a single microcontroller and are therefore constructed as a single component. Likewise, these elements can also be partially or completely present as separate components.
  • the control unit 120 comprises a current measuring device 130, which detects the current entering or leaving the center connection 112 as a signal 131.
  • the first comparator receives the signal 131 for the measured current and a first threshold value 132 for the maximum current as input signals.
  • the second comparator also receives the signal 131 for the measured current and a second threshold value 134 for the minimum current as input signals.
  • the threshold values 132, 134 are made available by the controller 122.
  • the controller 122 can calculate this from, for example, default values for the average current and the current ripple. These default values can be predetermined from the outside, for example by a higher-level converter control, or determined by the controller 122 itself.
  • the output signals of the comparators 124, 126 are fed into the modulator 128.
  • the modulator 128 sets these and stored values for dead times to be used. into drive signals for the power semiconductors 108, 110, which are passed on to the respective gate driver.
  • the active power semiconductor 108, 110 Forwarding into the modulator 128 is achieved that the active power semiconductor 108, 110 is switched off when the maximum current is reached and, after waiting for the dead time to prevent a short circuit in the half bridge 102, the other power semiconductor 108, 110 is switched on. When the minimum current is reached, the active power semiconductor 108, 110 is also switched off and the other power semiconductor 108, 110 is switched on after waiting for the dead time.
  • FIG. 8 A resulting circuit diagram with a switching profile 202 for the upper power semiconductor 108, a switching profile 204 for the lower power semiconductor 110, a voltage profile 206 via the lower power semiconductor 110 is shown together with a resulting simplified current profile 208 in FIG. 8.
  • Figure 8 shows that the resulting current profile is approximately triangular.
  • the corresponding threshold value 132, 134 is reached later and the corresponding power semiconductor 108, 110 is switched off only later.
  • the procedure described for the control of the power semiconductors 108, 110 thus does not work with a fixed switching frequency.
  • the instantaneous effective switching frequency rather results from the specifications of the threshold values 132, 134 or the specifications for the middle one Current and the ripple current, the inductance 116 and the voltages 114, 117, which determines the current steepness.
  • the current switching frequency can therefore also fluctuate and can change if the default values are changed.
  • such half bridges can be used particularly advantageously if the voltage curve generated is a waveform, for example the sequence of sine half waves.
  • the half bridges then do not generate them in the otherwise customary pulse width modulation with a fixed switching frequency, but continuously adjusted duty cycle. Rather, the mean current value, which matches the instantaneous value of the half waveform, is continuously adjusted.
  • the controller 120 sets upper and lower matching the current average
  • Threshold values that also vary continuously.
  • the correct voltage results from the circuit of the power semiconductors 108, 110, which in the circuit of FIG. 3 correspond to the pair of first and second semiconductor switches S1, S2 and / or the pair of third and fourth semiconductor switches S3, S4, the circuit follows the threshold values and thus automatically reaches the correct voltage.
  • FIG. 9 again shows a section of a circuit with the half bridge, but with a modified structure of the control unit 120.
  • the dead times 210, 212 are no longer permanently stored in the modulator, but rather are specified by the controller 122.
  • the dead times 210, 212 can thus be changed by the controller 122 and adapted to the operating situation.
  • Such an adaptation can be used to reduce the switching losses by allowing a resonant reloading of the output capacitances of the power semiconductors 108, 110.
  • the threshold value 134 for the minimum current is set to a negative value, that is to say to a value with a different sign than the mean value and the threshold value 132 for the maximum current. If the mean value of the current is negative, the threshold value 132 for the maximum current is set to a positive value, that is again to a value with a different sign than the mean value and the threshold value 134 for the minimum current.
  • I H denotes the upper threshold value 132 for the current
  • the respective threshold value is set to 0.
  • the dead times 210, 212 can be determined in various ways by the controller 122. The suitable determination of the dead times 210, 212 enables the power semiconductors 108, 110 to be switched on in a voltage-free manner. On the one hand, the dead times 210, 212 can be calculated or read from a predefined and stored table (look-up).
  • C is the summed output capacitance of the power semiconductors 108, 110
  • the control unit 420 comprises a voltage measuring device 402, 404 for each of the power semiconductors 108, 110.
  • the signals 403, 405 of the voltage measuring devices 402, 404 are fed to a third and fourth comparator 406, 408.
  • a fixed low voltage, for example 1 V is used as the second input signal for the third and fourth comparators 406, 408.
  • the OFF output signals of the third and fourth comparators 406, 408, the modulator 128 are supplied to and used by this, to be the turn Z eit Vietnamese for the respective power semiconductor 108, 110 to use the time at which the clamping voltage over the power semiconductor 108, 110 is low, for example 1 V.
  • Figure 11 shows the waveform of the voltage 206, current 207, and the turn Z nits 502a, b for the first and second power semiconductor 108, 110 as a result of a simulation.
  • the switching edges of voltage 206 are clearly flattened.
  • the output capacities are reloaded before the respective power semiconductor 108, 110 is switched on. This means that the device is switched on without voltage.
  • the flatter edges of the switching voltage mean significantly lower amplitudes of the harmonics and thus also ensure better EMC properties of the structure. Since the switching frequency can become very high with very small current ripple values, it is advantageous to implement a minimum value for the current ripple.
  • the controller 122 is designed to implement and maintain this minimum value. This limits the switching frequency to a desired maximum.

Abstract

L'invention concerne un micro-onduleur solaire pour la conversion d'une tension continue mise à disposition par un panneau photovoltaïque en une tension alternative, le micro-onduleur solaire étant conçu sans transformateur et présentant une hauteur de construction d'au plus 24 mm.
EP18815963.6A 2018-11-29 2018-11-29 Micro-onduleur solaire Withdrawn EP3850745A1 (fr)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/EP2018/083013 WO2020108759A1 (fr) 2018-11-29 2018-11-29 Micro-onduleur solaire

Publications (1)

Publication Number Publication Date
EP3850745A1 true EP3850745A1 (fr) 2021-07-21

Family

ID=64664235

Family Applications (1)

Application Number Title Priority Date Filing Date
EP18815963.6A Withdrawn EP3850745A1 (fr) 2018-11-29 2018-11-29 Micro-onduleur solaire

Country Status (5)

Country Link
US (1) US20220123669A1 (fr)
EP (1) EP3850745A1 (fr)
CN (1) CN113169680A (fr)
AU (1) AU2018451265B2 (fr)
WO (1) WO2020108759A1 (fr)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102020206148A1 (de) 2020-05-15 2021-11-18 Siemens Aktiengesellschaft Gehäuse für die Inverterschaltung eines Photovoltaikmoduls
CN112398360B (zh) * 2020-11-10 2023-04-11 国网上海市电力公司 一种单相三电平微型光伏逆变器及其开环控制方法和系统
US20230327551A1 (en) * 2022-04-11 2023-10-12 Hamilton Sundstrand Corporation Dc to dc converter with improved duty ratio and configurable output polarity
CN116488500B (zh) * 2023-06-26 2024-04-12 广东省洛仑兹技术股份有限公司 交错并联拓扑结构、控制方法及ac/dc电源

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100833764B1 (ko) * 2007-01-22 2008-05-29 삼성에스디아이 주식회사 직류-직류 컨버터를 갖는 유기 전계 발광 표시 장치
KR100952834B1 (ko) * 2008-08-06 2010-04-15 삼성모바일디스플레이주식회사 Dc― dc 컨버터 및 그를 이용한 유기전계발광표시장치
US8435056B2 (en) * 2009-04-16 2013-05-07 Enphase Energy, Inc. Apparatus for coupling power generated by a photovoltaic module to an output
CN102035157B (zh) * 2009-09-25 2013-02-27 无锡尚德太阳能电力有限公司 一种太阳电池组件用接线盒及太阳电池组件
US8462518B2 (en) * 2009-10-12 2013-06-11 Solarbridge Technologies, Inc. Power inverter docking system for photovoltaic modules
EP2317635A1 (fr) * 2009-11-02 2011-05-04 ABB Research Ltd Ensemble de convertisseur CC-CC non isolé
US8358506B2 (en) * 2010-08-27 2013-01-22 Direct Grid Technologies, LLC Mechanical arrangement for use within galvanically-isolated, low-profile micro-inverters for solar power installations
DE202011102068U1 (de) * 2011-06-07 2012-09-10 Voltwerk Electronics Gmbh Hochsetzsteller
US9263971B2 (en) * 2011-12-16 2016-02-16 Empower Micro Systems Inc. Distributed voltage source inverters
CA2828941C (fr) * 2012-10-01 2021-04-06 Building Materials Investment Corporation Systeme de panneaux solaires de toit avec panneaux d'acces souleves
US10008979B2 (en) * 2013-11-27 2018-06-26 Sunpower Corporation Integration of microinverter with photovoltaic module
AU2015205308B2 (en) * 2014-01-09 2018-07-05 Sumitomo Electric Industries, Ltd. Power conversion device and three-phase alternating current power supply device
DE102014203157A1 (de) * 2014-02-21 2015-08-27 Airbus Operations Gmbh Bipolares Hochspannungsnetz und Verfahren zum Betreiben eines bipolaren Hochspannungsnetzes
CA2902428C (fr) * 2014-10-31 2024-01-09 Majid Pahlevaninezhad Optimiseur de puissance sans capteur de courant destine a des micro-onduleurs photovoltaiques
US11056997B2 (en) * 2015-06-27 2021-07-06 Sunpower Corporation Universal photovoltaic laminate
KR101916423B1 (ko) * 2016-10-11 2018-11-07 엘지전자 주식회사 태양 전지 모듈
US10734844B2 (en) * 2017-07-05 2020-08-04 The Regents Of The University Of Michigan Switched receiver for wireless power transfer

Also Published As

Publication number Publication date
AU2018451265B2 (en) 2022-06-30
AU2018451265A1 (en) 2021-06-03
CN113169680A (zh) 2021-07-23
US20220123669A1 (en) 2022-04-21
WO2020108759A1 (fr) 2020-06-04

Similar Documents

Publication Publication Date Title
EP1369985B1 (fr) Onduleur pour transformer une tension continue en courant alternatif ou en tension alternative
WO2020108759A1 (fr) Micro-onduleur solaire
EP2537239B1 (fr) Onduleur à découpage à 3 étages avec réseau de délestage
EP2144359A2 (fr) Convertisseur CC/CC
EP2030299B1 (fr) Onduleur destiné à injecter de l'énergie électrique dans un réseau de distribution d'énergie
EP2053732B1 (fr) Agencement de commutation et procédé de commande pour un onduleur doté d'un transformateur élévateur de tension
DE102011018355A1 (de) Gleichspannungswandler
DE102013201055A1 (de) Leistungswandlerschaltungsanordnung
DE102006014780A1 (de) Gleichstromsteller und Wechselrichter-Schaltungsanordnung
DE112012001623T5 (de) Photovoltaik-Leistungswandler
EP2863528B1 (fr) Utilisation d'un onduleur comme un convertisseur CC/CC
EP3625884A1 (fr) Convertisseur électrique à couplage galvanique
WO2011042567A1 (fr) Onduleur préparé pour la fourniture de puissance réactive
EP2191562A2 (fr) Procédé permettant de faire fonctionner un onduleur commandé électroniquement
EP1969707A1 (fr) Circuiterie dotee d'une double bobine destinee a la generation d'une tension alternative ou d'un courant alternatif
CH707553A2 (de) Elektrischer Leistungswandler zur DC/DC-Wandlung mit dualen aktiven Brücken.
DE19635606A1 (de) Vorrichtung zur Erzeugung einer höheren Wechselspannung aus mehreren niedrigeren Gleichspannungen und dafür geeigneter Bausatz
DE112010003765T5 (de) Modifizierter NuII-Spannung-Übergang-Vollbrückenwandler und selbigen nutzendeFotovoltaikanordnung
DE102011116593B4 (de) Wechselrichter mit asymmetrischen Drosseln und einer Steuereinheit zum asymmetrischen Betrieb der Drosseln
DE102011052768A1 (de) Wechselrichter mit gekoppelten Induktivitäten
DE102010035020A1 (de) Tiefsetzstellerschaltung, Wechselrichter-Schaltungsanordnung und Betriebsverfahren
EP1976103B1 (fr) Convertisseur à commutation douce et procédé de son commande
DE102008050765A1 (de) Wechselrichteranordnung zum Einspeisen von photovoltaisch gewonnener Energie in ein öffentliches Netz
DE102013007056A1 (de) Gleichspannungswandler
DE102014101571B4 (de) Wechselrichter sowie verfahren zum betrieb eines wechselrichters

Legal Events

Date Code Title Description
STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: UNKNOWN

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE INTERNATIONAL PUBLICATION HAS BEEN MADE

PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE

17P Request for examination filed

Effective date: 20210416

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR

DAV Request for validation of the european patent (deleted)
DAX Request for extension of the european patent (deleted)
STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: EXAMINATION IS IN PROGRESS

17Q First examination report despatched

Effective date: 20230329

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 20230809