EP3662506A1 - Verbesserte maske zum schutz eines halbleitermaterials für lokalisierte ätzanwendungen - Google Patents
Verbesserte maske zum schutz eines halbleitermaterials für lokalisierte ätzanwendungenInfo
- Publication number
- EP3662506A1 EP3662506A1 EP18743834.6A EP18743834A EP3662506A1 EP 3662506 A1 EP3662506 A1 EP 3662506A1 EP 18743834 A EP18743834 A EP 18743834A EP 3662506 A1 EP3662506 A1 EP 3662506A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- mask
- polyphosphazene
- etching
- semiconductor material
- deposition
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 47
- 238000005530 etching Methods 0.000 title claims abstract description 36
- 239000000463 material Substances 0.000 title claims abstract description 34
- 229920002627 poly(phosphazenes) Polymers 0.000 claims abstract description 56
- 238000000151 deposition Methods 0.000 claims abstract description 19
- 238000003486 chemical etching Methods 0.000 claims abstract description 8
- 238000000034 method Methods 0.000 claims description 20
- 230000008021 deposition Effects 0.000 claims description 14
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 claims description 9
- 230000001590 oxidative effect Effects 0.000 claims description 9
- 238000007654 immersion Methods 0.000 claims description 6
- 230000008569 process Effects 0.000 claims description 6
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 claims description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 3
- 238000010894 electron beam technology Methods 0.000 claims description 3
- 229910000040 hydrogen fluoride Inorganic materials 0.000 claims description 3
- 229910052710 silicon Inorganic materials 0.000 claims description 3
- 239000010703 silicon Substances 0.000 claims description 3
- 238000004070 electrodeposition Methods 0.000 claims 1
- NGVDGCNFYWLIFO-UHFFFAOYSA-N pyridoxal 5'-phosphate Chemical compound CC1=NC=C(COP(O)(O)=O)C(C=O)=C1O NGVDGCNFYWLIFO-UHFFFAOYSA-N 0.000 abstract description 11
- 239000010408 film Substances 0.000 description 31
- 239000000243 solution Substances 0.000 description 23
- 239000000126 substance Substances 0.000 description 11
- 238000004090 dissolution Methods 0.000 description 8
- 230000000873 masking effect Effects 0.000 description 8
- 230000001681 protective effect Effects 0.000 description 7
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 5
- 238000004458 analytical method Methods 0.000 description 5
- 238000001514 detection method Methods 0.000 description 5
- 229910052698 phosphorus Inorganic materials 0.000 description 5
- 239000011574 phosphorus Substances 0.000 description 5
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 4
- 229910020286 SiOxNy Inorganic materials 0.000 description 4
- GDTBXPJZTBHREO-UHFFFAOYSA-N bromine Substances BrBr GDTBXPJZTBHREO-UHFFFAOYSA-N 0.000 description 4
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- 229910052794 bromium Inorganic materials 0.000 description 3
- 229910052799 carbon Inorganic materials 0.000 description 3
- 238000009472 formulation Methods 0.000 description 3
- 229910052738 indium Inorganic materials 0.000 description 3
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 3
- 239000000203 mixture Substances 0.000 description 3
- 230000007935 neutral effect Effects 0.000 description 3
- 238000002161 passivation Methods 0.000 description 3
- 239000000758 substrate Substances 0.000 description 3
- 238000012360 testing method Methods 0.000 description 3
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 2
- 239000002253 acid Substances 0.000 description 2
- 230000002378 acidificating effect Effects 0.000 description 2
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 2
- 230000000295 complement effect Effects 0.000 description 2
- 238000011109 contamination Methods 0.000 description 2
- 230000005518 electrochemistry Effects 0.000 description 2
- 238000005516 engineering process Methods 0.000 description 2
- 238000010884 ion-beam technique Methods 0.000 description 2
- 239000010410 layer Substances 0.000 description 2
- 239000011159 matrix material Substances 0.000 description 2
- 229910052757 nitrogen Inorganic materials 0.000 description 2
- 229910052760 oxygen Inorganic materials 0.000 description 2
- 239000001301 oxygen Substances 0.000 description 2
- 238000001420 photoelectron spectroscopy Methods 0.000 description 2
- 230000009257 reactivity Effects 0.000 description 2
- 230000004044 response Effects 0.000 description 2
- 239000010409 thin film Substances 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- WKBOTKDWSSQWDR-UHFFFAOYSA-N Bromine atom Chemical compound [Br] WKBOTKDWSSQWDR-UHFFFAOYSA-N 0.000 description 1
- 229910000756 V alloy Inorganic materials 0.000 description 1
- 239000003929 acidic solution Substances 0.000 description 1
- 239000000956 alloy Substances 0.000 description 1
- 229910045601 alloy Inorganic materials 0.000 description 1
- 239000007864 aqueous solution Substances 0.000 description 1
- 238000001636 atomic emission spectroscopy Methods 0.000 description 1
- 150000001721 carbon Chemical group 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000003153 chemical reaction reagent Substances 0.000 description 1
- YAGKRVSRTSUGEY-UHFFFAOYSA-N ferricyanide Chemical compound [Fe+3].N#[C-].N#[C-].N#[C-].N#[C-].N#[C-].N#[C-] YAGKRVSRTSUGEY-UHFFFAOYSA-N 0.000 description 1
- 239000011521 glass Substances 0.000 description 1
- 238000002354 inductively-coupled plasma atomic emission spectroscopy Methods 0.000 description 1
- 229920000592 inorganic polymer Polymers 0.000 description 1
- 230000003993 interaction Effects 0.000 description 1
- 238000010329 laser etching Methods 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 238000004377 microelectronic Methods 0.000 description 1
- 230000005693 optoelectronics Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- UHZYTMXLRWXGPK-UHFFFAOYSA-N phosphorus pentachloride Chemical compound ClP(Cl)(Cl)(Cl)Cl UHZYTMXLRWXGPK-UHFFFAOYSA-N 0.000 description 1
- 230000010287 polarization Effects 0.000 description 1
- 230000009993 protective function Effects 0.000 description 1
- 230000001105 regulatory effect Effects 0.000 description 1
- 150000003839 salts Chemical class 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 241000894007 species Species 0.000 description 1
- 238000005507 spraying Methods 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Chemical compound O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3081—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their composition, e.g. multilayer masks, materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/308—Chemical or electrical treatment, e.g. electrolytic etching using masks
- H01L21/3083—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/3086—Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/34—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/0405, H01L21/0445, H01L21/06, H01L21/16 and H01L21/18 with or without impurities, e.g. doping materials
- H01L21/46—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/428
- H01L21/461—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/428 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/465—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/467—Chemical or electrical treatment, e.g. electrolytic etching using masks
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/02247—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by nitridation, e.g. nitridation of the substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/02227—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process
- H01L21/02258—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a process other than a deposition process formation by anodic treatment, e.g. anodic oxidation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02107—Forming insulating materials on a substrate
- H01L21/02225—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
- H01L21/0226—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
- H01L21/02282—Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process liquid deposition, e.g. spin-coating, sol-gel techniques, spray coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
- H01L21/30612—Etching of AIIIBV compounds
Definitions
- the present invention relates to the field of selective etchings of materials such as semiconductors (in particular III-V or II-VI), and in particular masks used to perform such etchings by etching.
- the technique of chemical etching masks still requires improvements, particularly in terms of the quality of protection of the mask covering the parts of the semiconductor to be protected, in terms of the fineness of the resulting etching, and others.
- the present invention improves this situation.
- the mask is made of a material comprising polyphosphazene.
- This material is particularly effective for the protection of the underlying materials, in particular semiconductors.
- the etching carried out at the second step of the above process can be carried out with very aggressive solutions and it has nevertheless been observed that, owing to the very effective protection of the mask, the etching remained particularly fine and perfectly defined, and therefore very localized in the unprotected area.
- the mask deposition comprises an electrochemically controlled deposition of the polyphosphazene.
- Mask deposition may include immersion in liquid ammonia followed by polyphosphazene deposition.
- the deposit can be simply without electrical assistance, according to a so-called “electroless” method.
- the process may then include the aforementioned immersion in liquid ammonia (possibly associated with dissolved phosphorus pentachloride or "PC15").
- the mask depot may further include:
- the pre-mask may be made of a material based on silicon oxynitride SiO x N y
- the removable pre-mask can be removed typically by immersion in solution of hydrogen fluoride.
- the polyphosphazene deposit can simply be beam etched to form the aforementioned mask covering the first zone.
- the beam may be an electron beam or a laser beam.
- the chemical etching of the semiconductor in regions not protected by the mask may be performed by applying an oxidizing etching solution (for example an "HBr" type solution described below).
- an oxidizing etching solution for example an "HBr" type solution described below.
- the present invention also relates to a protective mask of a semiconductor material vis-à-vis a etching etching, made of a material comprising polyphosphazene.
- this mask may then comprise a thickness of the order of a few nanometers only.
- Figure 1A schematically illustrates the deposition steps of a polyphosphazene mask in a first embodiment
- FIG. 1B schematically illustrates the deposition steps of the polyphosphazene mask in a second alternative embodiment
- FIG. 1C schematically illustrates the etching steps of the semiconductor partially covered by the polyphosphazene-based mask in one or the other of the aforementioned first and second embodiments;
- FIG. 2 shows the variations of the XPS (photoelectron spectroscopy for surface chemical analysis) signals for different atomic species, along a line comprising a succession of several masks covering an InP semiconductor in this example.
- XPS photoelectron spectroscopy for surface chemical analysis
- Polyphosphazene films have protective properties vis-à-vis the chemical reactivity of semiconductor material surfaces.
- Polyphosphazene is an inorganic polymer (without carbon atom) including in particular a specific skeleton made of phosphorus and nitrogen. It is described in particular in the document:
- the thicknesses obtained from polyphosphazene films are nanometric (for example between 2 and 10 nm) and it has been observed that such thicknesses are sufficient to ensure their protective function.
- the chemical inertia of the surfaces covered by this type of film is one of the first protective capabilities of the film, particularly with regard to the re-oxidation of the surfaces due to their interaction with the air (with oxygen , water vapor, or other).
- an InP type III-V alloy surface coated with a polyphosphazene film obtained by electroless was compared with an aqueous bromine solution (HBr / Br2), acidic or neutral.
- aqueous bromine solution HBr / Br2
- the aqueous solution triggers the dissolution of the InP semiconductor (n or p type, the polarization of the semiconductor having no influence).
- the dissolution is remarkable and rapid for the concentrations used (several micrometers per minute).
- the chemical stability of the semiconductor surfaces, covered with a polyphosphazene-based passivation obtained electrochemically or electrolessly, with respect to aqueous oxidizing solutions capable of generating significant dissolutions (one or more ⁇ / ⁇ ) on unprotected surfaces of the semiconductor by a conventional film (conventionally a silica film or more generally SiOx, or other) could be observed and is proposed here in an industrial application to the selective etching of semiconductors.
- the HBr acid or a bottom salt such as KBr is introduced into the etching solution in order to maintain the Br-/ Br 2 pair at a constant level by offering the possibility of testing different levels of pH.
- the etching capacity of the formulation remains constant over time at a level regulated by the concentration of Br 2 (or (Br 3) - in solution).
- the unprotected surfaces of the semiconductor undergo aggressive dissolution by oxidative etching, thus constant over time.
- the surfaces protected by the polyphosphazene film are perfectly free of dissolution. Indeed, it was carried out in solutions to detect traces or "ultra-traces" of indium and phosphorus dissolved in solution by "ICP-OES” (Inductively Plasma Coupled Optical Emission Spectrometry) with a threshold of detection approaching a few nm / cm 2 of dissolved surface. The tests on the totally protected surfaces were compared to those on bare surfaces, with the same chemical formulation and the same experimental conditions (hydrodynamics, temperature, etc.).
- ICP-OES Inductively Plasma Coupled Optical Emission Spectrometry
- the surface protection could be shown by XPS analysis of surfaces subjected to polyphosphazene film overlap treatment.
- XPS analysis photoelectron spectroscopy for surface chemical analysis gives an absolute chemical signature.
- the signal representative of a surface of InP covered with a polyphosphazene film (and a pre-mask) of the type presented in step S3 of FIG. 1A may consist of a combination characteristic signals specific to: nitrogen,
- the signals are perfectly complementary along the line comprising a succession of masks, all of these signals well reflecting the existence of a film covering a "buried" surface of InP which nevertheless remains visible. Thus, a film of nanometric thickness is present.
- the detection level of the matrix signal is a qualitative measurement tool for the thickness of the passivation film.
- the constancy of the XPS response over time has been observed and demonstrates a remarkable stability of the film in the presence of the aqueous oxidizing solution based on aqueous di-bromine, and this in agreement with the absence of detection of products of dissolution in solution on the protected samples on the entire immersed surface.
- the detection by XPS makes it possible to show in addition the total stability of the InP surface.
- the dissolved surface gives a very easily identifiable XPS signature with the growth of an oxide in a thin layer which gives contributions of phosphorus and especially of indium perfectly indexed.
- the analysis of surfaces protected by polyphosphazene shows a complete absence of such signals related to dissolution.
- the XPS analyzes thus give two proofs of the total absence of reactivity to the oxidizing solutions on the passivated surfaces. Surfaces coated with polyphosphazene are thus completely protected from chemical etching, making polyphosphazene a material of choice for use as a chemical mask.
- polyphosphazene has been found to be stable in acidic pH (HBr and / or H 2 SO 4 ), but also basic (in the case of ferricyanide etching for example), or neutral (in the presence of H 2 0 2 for example). It is therefore a material of choice for masks involved in etching processes (especially by any oxidizing solutions).
- polyphosphazene film as a chemical bond etching mask can be implemented in the context of microelectronics and / or optoelectronics involving localized masking to mirror localized etchings, localized passivations, resumption of contact or growth also localized. It has been shown above that a new family of polyphosphazene-based masking materials is compatible with such applications.
- areas of localized growth of polyphosphazene can be created by applying prior maskings of the semiconductor surfaces by deposition of, for example, silicon oxynitride SiO x N y units .
- a semiconductor surface SC (III-V or II-VI or other) to be treated, for example cleaned beforehand by chemical etching, deoxidizing, or other, is obtained. .
- step S1 PM pre-masks of SiOxNy can be deposited by selective zones according to techniques known per se for this type of masking material.
- These first level PM masks are compatible with liquid ammonia and associated electroless treatment formulations. These masks are also compatible with the growth of polyphosphazene films by electrochemistry.
- step S2 the surface of the step S1 with the premasks PM is covered with liquid ammonia AL, on which the polyphosphazene PLP is deposited.
- step S3 very thin films (of the order of a few nanometers) of polyphosphazene PLP covering the surfaces of the semiconductor SC left free by the PM pre-masks are obtained.
- the polyphosphazene PLP did not deposit on PM prepads.
- the PLP film is shown to be thinner than the thickness of the SiOxNy-based PM pre-masks. In reality, PLP film (a few nanometers) is much thinner than pre-masks (a few micrometers).
- a first step S21 may consist in completely covering the surface of the semiconductor SC with liquid ammonia AL, and then with polyphosphazene PLP for the purpose of depositing a thin film of the latter (a few nanometers thick) over the entire surface of the semiconductor SC as illustrated in step S22 of Figure 1B.
- a reagent beam for example an electronic beam eB (or "eBeam"), or an ion beam more generally, or a laser beam, is used to selectively etch the film of polyphosphazene.
- etching releases the exposed surface of the SC semiconductor leaving the PLP masks of polyphosphazene.
- a chemical etching HBr can be carried out on the free zones of the semiconductor SC as illustrated in step S31. of Figure 1C.
- the chemical etching can then eliminate the semiconductor SC in the uncovered areas and thus, the substrate SUB as illustrated in step S32 of FIG. 1C.
- the present invention is not limited to the embodiments described above by way of example; it extends to other variants.
- a deposition method of the PLP mask type "electroless" preceded by an application of liquid ammonia.
- an alternative may consist in covering areas of the surface of the semiconductor SC with an electrically insulating pre-mask, and then applying an electrochemical deposit of the polyphosphazene, the latter being deposited only on the areas left free of the surface of the semiconductor.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Chemical & Material Sciences (AREA)
- General Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Weting (AREA)
- Drying Of Semiconductors (AREA)
- Photosensitive Polymer And Photoresist Processing (AREA)
- Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
- Materials For Photolithography (AREA)
- Formation Of Insulating Films (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR1757294A FR3069701B1 (fr) | 2017-07-31 | 2017-07-31 | Masque perfectionne de protection d'un materiau semiconducteur pour des applications de gravure localisee |
PCT/EP2018/070687 WO2019025418A1 (fr) | 2017-07-31 | 2018-07-31 | Masque perfectionné de protection d'un matériau semiconducteur pour des applications de gravure localisée |
Publications (1)
Publication Number | Publication Date |
---|---|
EP3662506A1 true EP3662506A1 (de) | 2020-06-10 |
Family
ID=60182714
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP18743834.6A Pending EP3662506A1 (de) | 2017-07-31 | 2018-07-31 | Verbesserte maske zum schutz eines halbleitermaterials für lokalisierte ätzanwendungen |
Country Status (5)
Country | Link |
---|---|
US (1) | US11043390B2 (de) |
EP (1) | EP3662506A1 (de) |
JP (1) | JP7191930B2 (de) |
FR (1) | FR3069701B1 (de) |
WO (1) | WO2019025418A1 (de) |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH077207B2 (ja) * | 1987-05-16 | 1995-01-30 | 出光石油化学株式会社 | 耐久性パタ−ン形成用部材 |
JPS6444927A (en) * | 1987-08-13 | 1989-02-17 | Oki Electric Ind Co Ltd | Resist pattern forming method |
JP2506952B2 (ja) * | 1988-06-29 | 1996-06-12 | 松下電器産業株式会社 | 微細パタ―ン形成方法 |
US6866901B2 (en) * | 1999-10-25 | 2005-03-15 | Vitex Systems, Inc. | Method for edge sealing barrier films |
JP2002151464A (ja) * | 2000-11-16 | 2002-05-24 | Nippon Telegr & Teleph Corp <Ntt> | 半導体基板への穴部の作製方法 |
DE50208282D1 (de) * | 2001-08-17 | 2006-11-09 | Polyzenix Gmbh | Vorrichtung auf basis von nitinol mit polyphosphazenüberzug |
US6911400B2 (en) * | 2002-11-05 | 2005-06-28 | International Business Machines Corporation | Nonlithographic method to produce self-aligned mask, articles produced by same and compositions for same |
US7732885B2 (en) * | 2008-02-07 | 2010-06-08 | Aptina Imaging Corporation | Semiconductor structures with dual isolation structures, methods for forming same and systems including same |
FR2976718B1 (fr) * | 2011-06-14 | 2013-07-05 | Centre Nat Rech Scient | Procede de passivation chimique d'une surface d'un produit de materiau semi-conducteur iii-v, et produit obtenu par un tel procede |
EP3198652A4 (de) * | 2014-09-26 | 2018-05-30 | INTEL Corporation | Selektive gate-spacer für halbleiterbauelemente |
-
2017
- 2017-07-31 FR FR1757294A patent/FR3069701B1/fr active Active
-
2018
- 2018-07-31 EP EP18743834.6A patent/EP3662506A1/de active Pending
- 2018-07-31 WO PCT/EP2018/070687 patent/WO2019025418A1/fr unknown
- 2018-07-31 JP JP2020504705A patent/JP7191930B2/ja active Active
- 2018-07-31 US US16/633,028 patent/US11043390B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
FR3069701A1 (fr) | 2019-02-01 |
JP7191930B2 (ja) | 2022-12-19 |
WO2019025418A1 (fr) | 2019-02-07 |
US11043390B2 (en) | 2021-06-22 |
FR3069701B1 (fr) | 2019-12-20 |
US20200211855A1 (en) | 2020-07-02 |
JP2020529728A (ja) | 2020-10-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP3072149B1 (de) | Verfahren zur selektiven ätzung einer auf einem siliciumsubstrat abgelagerten maske | |
KR101282177B1 (ko) | 티탄계 금속, 텅스텐계 금속, 티탄-텅스텐계 금속 또는 그것들의 질화물의 에칭액 | |
FR2482783A1 (fr) | Procede de detection de l'instant final pour un traitement d'attaque physique | |
US20050230839A1 (en) | Fabrication of silicon micro-mechanical structures | |
CN109065449B (zh) | 外延结构的减薄方法 | |
EP2828888B1 (de) | Verfahren aufweisend herstellung von mindestens einem montagepad auf einem träger und selbstassemblierung eines chips mit integrierten schaltungen auf dem träger mit bildung eines fluorkohlenstoffmaterials um das montagepad herum und exposition des montagepads und des fluorkohlenstoffmaterials zu uv-behandlung in anwesenheit von ozon | |
KR20110019769A (ko) | 2 단계 도핑을 가지는 태양전지의 제조방법 | |
EP0244304A1 (de) | Verfahren zum selektiven Trockenätzen von Schichten aus III-V-Halbleitermaterialien und nach diesem Verfahren hergestellter Transistor | |
EP3662506A1 (de) | Verbesserte maske zum schutz eines halbleitermaterials für lokalisierte ätzanwendungen | |
FR2977710A1 (fr) | Procede pour determiner la qualite cristalline d'une couche semiconducteur iii-v | |
KR102646859B1 (ko) | 백금 합금을 합금하고 에칭하는 것에 의한 백금 패터닝 | |
WO2006051641A1 (ja) | 多孔質半導体膜の形成方法、発光素子、及び光学センサ | |
FR3000092A1 (fr) | Traitement de surface par plasma chlore dans un procede de collage | |
CN105466976B (zh) | 氢气传感器芯体用介质材料、氢气传感器芯体及其制备方法与应用 | |
JP2013118212A (ja) | 炭化珪素半導体装置の製造方法及びその検査方法、並びに、炭化珪素半導体ウェハの製造方法及びその検査方法 | |
WO2019002789A1 (fr) | Composition chimique de nettoyage pour le retrait d'une couche de passivation amorphe a la surface de matériaux cristallins | |
EP2721634B1 (de) | Verfahren zur chemischen passivierung einer oberfläche eines produkts aus einem iii-v-halbleiter und anhand eines derartigen verfahrens gewonnenes produkt | |
JP2006228963A (ja) | 半導体ウエハの製造方法 | |
CN112420871A (zh) | 台面型铟镓砷探测器芯片及其制备方法 | |
EP2752868B1 (de) | Verfahren zur Erzeugung von Motiven in einer Antireflex-Dünnschicht | |
JP2006267048A (ja) | 断面観察用試料の作製方法 | |
Chien et al. | Controlling the etch selectivity of silicon using low-RF power HBr reactive ion etching | |
Liu et al. | A wet etching method for few-layer black phosphorus with an atomic accuracy and compatibility with major lithography techniques | |
Megouda et al. | Properties of Pt-assisted electroless etched silicon in HF/Na2S2O8 solution | |
RU2461091C1 (ru) | Способ определения неоднородностей в полупроводниковом материале |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: UNKNOWN |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: THE INTERNATIONAL PUBLICATION HAS BEEN MADE |
|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE |
|
17P | Request for examination filed |
Effective date: 20200130 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR |
|
AX | Request for extension of the european patent |
Extension state: BA ME |
|
RIN1 | Information on inventor provided before grant (corrected) |
Inventor name: FREGNAUX, MATHIEU Inventor name: PELOUARD, JEAN-LUC Inventor name: LOUBAT, ANAIS Inventor name: GONCALVES, ANNE-MARIE Inventor name: ETCHEBERRY, ARNAUD |
|
DAV | Request for validation of the european patent (deleted) | ||
DAX | Request for extension of the european patent (deleted) |