EP1530789A2 - Display panel driving apparatus with reduced power loss - Google Patents
Display panel driving apparatus with reduced power lossInfo
- Publication number
- EP1530789A2 EP1530789A2 EP02779934A EP02779934A EP1530789A2 EP 1530789 A2 EP1530789 A2 EP 1530789A2 EP 02779934 A EP02779934 A EP 02779934A EP 02779934 A EP02779934 A EP 02779934A EP 1530789 A2 EP1530789 A2 EP 1530789A2
- Authority
- EP
- European Patent Office
- Prior art keywords
- circuit
- switch
- output terminal
- diode
- resonance
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/296—Driving circuits for producing the waveforms applied to the driving electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/296—Driving circuits for producing the waveforms applied to the driving electrodes
- G09G3/2965—Driving circuits for producing the waveforms applied to the driving electrodes using inductors for energy recovery
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N5/00—Details of television systems
- H04N5/66—Transforming electric information into light information
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/06—Details of flat display driving waveforms
- G09G2310/066—Waveforms comprising a gently increasing or decreasing portion, e.g. ramp
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2330/00—Aspects of power supply; Aspects of display protection and defect management
- G09G2330/02—Details of power systems and of start or stop of display operation
- G09G2330/021—Power management, e.g. power saving
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/291—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes
- G09G3/294—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes for lighting or sustain discharge
Definitions
- the invention relates to a display panel driving apparatus for generating a drive pulse for driving a display panel having a capacitive load such as plasma display panel (hereinafter, referred to as "PDP") or electroluminescence (hereinafter, referred to as "EL").
- PDP plasma display panel
- EL electroluminescence
- Fig. 1 is a block diagram schematically showing the construction of the flat panel display apparatus.
- a PDP 10 as a display panel has row electrodes Y 2 to Y n and X x to X n constituting row electrode pairs in which one pair of X and Y corresponds to each row (the first row to the nth row) of one screen. Further, column electrodes Z x to Z m corresponding to each column (the first column to the mth column) of one screen are formed on the PDP 10 so as to perpendicularly cross the row electrode pairs and sandwich a dielectric layer and a discharge space (not shown) .
- One discharge cell C (i ⁇ is formed in a crossing portion of one row electrode pair (X, Y) and one column electrode Z.
- a row electrode driving circuit 30 generates a reset pulse RP y of a positive voltage as shown in Fig. 2 and simultaneously applies it to each of the row electrodes Y ⁇ to Y n .
- a row electrode driving circuit 40 generates a reset pulse RP X of a negative voltage and simultaneously applies it to all of the row electrodes X ⁇ to X n .
- a column electrode driving circuit 20 After the completion of the resetting step, a column electrode driving circuit 20 generates pixel data pulses DPi to DP n according to the pixel data corresponding to each of the first row to the nth row of the screen. Those pixel data pulses are sequentially applied to the column electrodes Z x to Z m as shown in Fig. 2.
- the row electrode driving circuit 30 generates a scanning pulse SP of a negative voltage in accordance with the timing of application of each of the pixel data pulses ⁇ V ⁇ to DP n and sequentially applies it to the row electrodes Y ⁇ to Y n as shown in Fig. 2.
- the row electrode driving circuit 30 continuously applies a sustain pulse IP y of a positive voltage to each of the row electrodes Y- L to Y n as shown in Fig. 2.
- the row electrode driving circuit 40 continuously applies a sustain pulse IP X of a positive voltage to each of the row electrodes X- L to X n at timing deviated from applying timing of the sustain pulse IP y . While the sustain pulses IP X and IP y are alternately applied,, the light emission discharge cells whose wall charges remain repeat a discharge light emission and sustain a light emitting state (sustain discharging step) .
- a drive control circuit 50 shown in Fig. 1 generates various switching signals for generating various drive pulses as shown in Fig. 2 based on the timing of the video signal being supplied, and supplies them to each of the column electrode driving circuit 20 and the row electrode driving circuits 30 and 40.
- each of the column electrode driving circuit 20 and the row electrode driving circuits 30 and 40 generates the various drive pulses as shown in Fig. 2 in response to the switching signals which are supplied from the drive control circuit 50.
- Fig. 3 is a diagram showing a drive pulse generating circuit which is provided in the row electrode driving circuit 30 and is operative to generate each of the reset pulse RP y and the sustain pulse IP y .
- a capacitor CI whose one end is connected to the ground, that is, a PDP earth potential Vs as the earthing potential of the PDP 10 is provided for the drive pulse generating circuit.
- a switching device S01 is in a disconnecting state (OFF state) while a switching signal SW01 at the logic level "0" is supplied from the drive control circuit 50.
- the switching device S01 is in a connecting state (ON state) when the logic level of the switching signal SW01 is equal to "1" and applies an electric potential developed at the other end of the capacitor CI onto a line 2 via an inductor LI and a diode DI.
- the capacitor CI therefore, starts to discharge and an electric potential developed by the discharge is applied onto the line 2.
- a switching device S02 is in a disconnecting state (OFF state) while a switching signal SW02 at the logic level "0" is supplied from the drive control circuit 50.
- the switching device S02 is in a connecting state (ON state) when the logic level of the switching signal SW02 is equal to "1" and applies an electric potential on the line 2 to the other end of the capacitor CI via an inductor L2 and a diode D2. That is, the capacitor CI is charged by the electric potential on the line 2.
- a switching device S03 is in a disconnecting state (OFF state) while a switching signal SW03 at the logic level "0" is supplied from the drive control circuit 50.
- the switching device SO3 is in a connecting state (ON state) when the logic level of the switching signal SW03 is equal to "1" and applies an electric potential Vc at a positive side terminal of a DC power source Bl onto the line 2.
- the PDP earth potential Vs is applied to a negative side terminal of the DC power source Bl .
- a switching device S04 is in a disconnecting state (OFF state) while a switching signal SW04 at the logic level “0" is supplied from the drive control circuit 50.
- the switching device SO4 is in a connecting state (ON state) when the logic level of the switching signal SW04 is equal to "1" and applies the PDP earth potential Vs onto the line 2.
- the line 2 is connected to a row electrode Y of the PDP 10 having a capacitive component C 0 .
- the circuit shown in Fig. 3 is provided for each of n channels corresponding to the row electrodes Y x to Y n .
- Fig. 4 is a diagram showing the timing of each of the switching signals SW01 to SW04 which are supplied from the drive control circuit 50 to the row electrode driving circuit 30 shown in Fig. 3 in order to generate the sustain pulse IP y as shown in Fig. 2 on the line 2.
- the switching signal SW04 among the switching signals SW01 to SW04 is only at the logic level "1", so the switching device S04 takes the ON state and the PDP earth potential Vs is applied on the line 2. Therefore, during this period of time, the electric potential on the line 2 is equal to the PDP earth potential Vs, that is, 0 [V].
- the sustain pulse IP y of the positive voltage as shown in Fig. 4 is applied onto the line 2.
- a withstanding voltage of each switching device included in the driving circuit of each of the row electrodes and the column electrodes is determined by the maximum value of a drive pulse voltage which is applied to each device. To assure a withstanding voltage enough for the high voltage mentioned above, therefore, it is necessary to use the switching device of a high withstanding voltage. Use of the switching device of the high withstanding voltage becomes an obstacle to the realization of low costs and miniaturization of the driving circuit .
- Figs. 5 and 6 show examples of a display panel driving circuit which is provided in the electrode driving circuit and generates various drive pulses such as reset pulse RP y and sustain pulse IP y .
- Those circuits generate the drive pulses by using the charge/discharge of the capacitor due to the resonance of an LC circuit comprising the inductor and the capacitor. That is, in consideration of a point that each discharge cell of the PDP 10 is a capacitive load, a resonance circuit is formed by combining the inductor as an inductive device and the capacitor for collecting an electric power to the discharge cell.
- the resonance circuit is excited at predetermined timing by using a switching device such as an FET, thereby generating a desired pulse.
- the circuit of Fig. 5 has conventionally widely been used as a display panel driving circuit and is referred to as a "single-stage resonance circuit" hereinbelow for convenience of explanation.
- the circuit shown in Fig. 6 intends to reduce the withstanding voltage of the device used in the single-stage resonance circuit and is similarly referred to as a "double resonance circuit” below.
- the double resonance circuit has a construction such that a potential transition circuit comprising the switching device, capacitor, and the like is added to the single-stage resonance circuit of Fig. 5 in order to raise the electric potential which is applied to the resonance circuit step by step.
- the resonance current therefore, passes through a switching device SW11 or SW12 constituting the potential transition circuit and a surplus electric power loss due to an ON resistance of the device is caused.
- a parasitic capacitance Ck is caused between electric potential lines (OUTa and OUTb in Fig.
- n indicates the number of repetition times in the unit time of the drive pulse . Disclosure of the Invention
- the invention has been made in view of the above- described problems and it is an object of the invention to provide a display panel driving apparatus in which the electric power consumption can be reduced. It is another object of the invention to provide a display panel driving apparatus in which a switching device of a low withstanding voltage can be used, so that the size of the apparatus may be reduced. It is a further object of the invention to provide a display panel driving apparatus which can be produced at low cost .
- a display panel driving apparatus for driving a display panel having a row electrode group, a column electrode group arranged so as to cross the row electrode group, and capacitive light emitting devices each of which is arranged at each of crossing points of the row electrode group and the column electrode group, wherein a drive pulse is applied to each of the capacitive light emitting devices via an output terminal when driving the display panel
- the apparatus comprising: a DC power source for sustaining a predetermined voltage; a transition voltage generating circuit for generating a transition voltage which rises and trails by charging and discharging charges from the DC power source; and a resonance relay circuit for generating a pulse having a leading edge which rises gradually and a trailing edge which trails gradually as a drive pulse from the output terminal based on the transition voltage.
- a display panel driving circuit for driving a display panel having a row electrode group, a column electrode group arranged so as to cross the row electrode group, and capacitive light emitting devices each of which is arranged at each of crossing points of the row electrode group and the column electrode group, wherein a drive pulse is supplied to each of the capacitive light emitting devices via an output terminal when driving the display panel
- the apparatus comprising: a reference potential generating circuit for generating a plurality of reference potentials in order from a high potential; a resonance circuit which is connected to the capacitive light emitting devices via the output terminal, forms a resonance circuit, and generates a plurality of resonance voltages which rise and decrease at different timings from each of the plurality of reference potentials onto the output terminal; and a clamping circuit for clamping a peak voltage in each of the resonance voltages to one of the plurality of reference potentials and generating a pulse which sets a highest value of the plurality of reference potentials to its amplitude and has a leading edge
- Fig. 1 is a diagram showing a schematic construction of a conventional PDP display apparatus
- Fig. 2 is a diagram showing applying timing of various drive pulses in the apparatus of Fig. 1;
- Fig. 3 is a diagram showing a drive pulse generating circuit provided for a row electrode driving circuit 30;
- Fig. 4 is a diagram showing an operation time chart of the drive pulse generating circuit shown in Fig. 3;
- Fig. 5 is a circuit diagram showing the construction of a conventional display panel driving circuit (single-stage resonance circuit ) ;
- Fig. 6 is a circuit diagram showing the construction of a conventional display panel driving circuit (double resonance circuit);
- Fig. 7 is a diagram schematically showing the construction of a PDP display apparatus having a driving apparatus of the invention.
- Fig. 8 is a diagram showing the first embodiment of a pulse generating circuit as a driving apparatus based on the invention.
- Fig. 9 is a diagram showing an operation time chart of the pulse generating circuit shown in Fig. 8.
- Fig. 10 is a diagram showing the second embodiment of a pulse generating circuit as a driving apparatus based on the invention.
- Fig. 11 is a diagram showing an operation time chart of the pulse generating circuit shown in Fig. 10;
- Fig. 12 is a diagram showing the third embodiment of a pulse generating circuit as a driving apparatus based on the invention.
- Fig. 13 is a diagram showing an operation time chart of the pulse generating circuit shown in Fig. 12;
- Fig. 14 is a circuit diagram showing the fourth embodiment of a display panel driving circuit based on the invention.
- Fig. 15 is a time chart showing the operation in the display panel driving circuit of Fig. 14;
- Fig. 16 is a connection diagram showing a connecting state just before time point to of the display panel driving circuit of Fig. 14;
- Fig. 17 is a connection diagram showing a connecting state just after time point t3 of the display panel driving circuit of Fig. 14;
- Fig. 18 is a time chart showing examples of drive pulses which are generated from the display panel driving circuit of Fig. 14;
- Fig. 19 is a circuit diagram showing the fifth embodiment of a display panel driving circuit based on the invention.
- Fig. 20 is a time chart showing the operation of the display panel driving circuit of Fig. 19.
- Fig. 21 is a time chart showing examples of drive pulses which are generated from the display panel driving circuit of Fig . 19 .
- Fig. 7 is a diagram showing the construction of a display apparatus having a driving apparatus of the display panel according to the invention.
- the PDP 10 as a display panel has the row electrodes Y 2 to Y n and X x to X n constituting row electrode pairs in which one pair of X and Y corresponds to each row (the first row to the nth row) of one screen. Further, the column electrodes Z ⁇ to Z m correspond to each column (the first column to the mth column) of one screen are formed on the PDP 10 so as to perpendicularly cross the row electrode pairs and sandwich a dielectric layer and a discharge space (not shown) .
- One discharge cell C (1 j ⁇ is formed in a crossing portion of one row electrode pair (X, Y) and one column electrode Z .
- a row electrode driving circuit 31 generates the reset pulse RP y of the positive voltage as shown in Fig. 2, the scanning pulse SP of the negative voltage, and the sustain pulse IP y and applies them to each of the row electrodes Y x to Y n at the timing shown in Fig. 2.
- a row electrode driving circuit 41 generates the reset pulse RP X of the negative voltage as shown in Fig. 2 and the sustain pulse IP X of the positive voltage and applies them to each of the row electrodes X x to X n at the timing shown in Fig. 2.
- a column electrode driving circuit 21 generates the pixel data pulses DP X to DP n according to the pixel data corresponding to each of the first row to the nth row of the screen. Those pixel data pulses are sequentially applied to the column electrodes Z x to Z m as shown in Fig. 2.
- a drive control circuit 51 generates various switching signals for generating various drive pulses as shown in Fig. 2 based on the supplied video signal and supplies them to each of the column electrode driving circuit 21 and the row electrode driving circuits 31 and 41.
- a pulse generating circuit as a display panel driving apparatus is provided in each of the row electrode driving circuits 31, the row electrode driving circuits 41, and the column electrode driving circuit 21.
- Fig. 8 shows the first embodiment of the pulse generating circuit according to the invention and the construction of the pulse generating circuit will be described hereinbelow.
- a negative side terminal of a DC power source B for generating a DC voltage (V/2) is connected to the ground, that is, to the PDP earth potential Vs as an earth potential of the PDP 10.
- a positive side terminal of the DC power source B is connected to a line 1 via a diode D3.
- the line 1 is connected via a switching device S3 to a line 3 also serving as an output terminal which reaches each electrode (row electrode or column electrode) of the PDP 10.
- the capacitive component C 0 of the PDP 10 is connected to the line 3.
- An output driver circuit can be also inserted as necessary onto a path which starts from the line 3 and reaches the capacitive component C 0 .
- a cathode of the diode D3 is connected to the line 2 via a capacitor C2.
- the line 2 is further connected to the line 3 via a switching device S4.
- the line 2 is connected to the line 3 via the capacitor CI, a diode parallel circuit 1, and the inductor LI.
- the diode parallel circuit 1 denotes a parallel circuit of a series branch of the diode DI and a switching device S5 and a series branch of the diode D2 and a switching device S6.
- the positive side terminal of the DC power source B is connected to an anode of the diode D3 and connected to the line 2 via a switching device SI.
- the negative side terminal of the DC power source B is likewise connected to the line 2 via a switching device S2 and, at the same time, connected to the line 2 via a capacitor C3 , a diode parallel circuit 2 , and the inductor L2.
- the diode parallel circuit 2 denotes a parallel circuit of a series branch of a diode D4 and a switching device S7 and a series branch of a diode D5 and a switching device S8.
- a circuit constituted by the capacitor CI, diode parallel circuit 1, and inductor LI forms a first resonance circuit
- a circuit constituted by the capacitor C3, diode parallel circuit 2, and inductor L2 forms a second resonance circuit
- ON/OFF states of all of the switching devices SI to S8 included in the circuit are controlled by the logic levels of switching signals SW1 to SW8 which are supplied from the drive control circuit 51 shown in Fig. 7.
- a disclosure regarding each of the switching signals which are supplied from the drive control circuit 51 is omitted and only changes of the ON/OFF states of the switching devices SI to S8 are time-sequentially disclosed.
- switching devices SI to S8 are merely shown by SI to S8 and other devices such as capacitor CI and inductor LI are also similarly shown by only reference characters such as CI and LI.
- the line 1 therefore, is connected to the positive side terminal of the DC power source B via the diode D3 and its electric potential is equal to (1/2)V.
- the lines 2 and 3 are connected to the earth potential Vs via S2 and S4 and their electric potentials are equal to the earth potential Vs of the PDP, that is, 0 [V] .
- C2 connected between the lines 1 and 2 has, consequently, been charged to the electric potential of ( 1/2 ) V .
- the electric potential of the line 2 (line 3) also increases gradually from the earth potential 0 [V] . Since the electric potential of the line 2 is also equal to a bias potential, the electric potential on the line 1 side of C2 also rises gradually from (1/2)V serving as an initial charge potential of C2.
- the electric potential of the line 2 rises gradually from 0 [V] at time point to and becomes an electric potential of almost (1/2)V at time point tl when the resonance current flowing in L2 decreases and becomes 0.
- the electric potential mentioned above is caused by a resonance phenomenon due to the second resonance circuit and is equal to a value higher than the initial charge potential (1/4)V in C3.
- the bias electric potential (1/2)V of the line 2 is added to the initial charge potential (1/4)V, so that the electric potential of CI in the first resonance circuit rises to (3/4)V.
- a resonance current flowing in LI for a period of time between time points tl and t2 shows a change similar to that of a resonance current flowing in L2 for a period of time between time points tO and tl.
- the electric potential of the line 3 starts to increase gradually from (1/2)V. Since S3 is turned on at time point t2 when the electric potential of the line 3 is almost equal to V, the electric potential of the line 3 is clamped to the electric potential of the line 1, that is, the maximum electric potential V.
- the electric potentials of the lines 3 and 2 decrease gradually from (1/2)V and, at the same time, the electric potential of the line 1 also decreases gradually.
- S2 is turned on
- S8 is turned off
- the electric potentials of the lines 2 and 3 are clamped to the earth potential Vs of the PDP, that is 0 [V] .
- the diode D3 is made conductive, the charges in C2 are supplemented by the DC power source B, and the electric potential of the line 1 is set to (1/2)V.
- a pulse waveform shown in Fig. 9 is generated on the line 3 in Fig. 8 and the pulse is supplied as each pulse such as sustain pulse IP X or pixel data pulse DP to the PDP 10 from the line 3 also serving as an output terminal of the pulse generating circuit.
- a voltage range where the switching devices SI to S8 included in the circuit of the embodiment execute the switching operation is limited to [0 ⁇ > (1/2)V] or [(1/2)V ⁇ > V] . It is, therefore, sufficient that all of the withstanding voltages of the switching devices in the circuit are set to (1/2)V and it is sufficient that they can be set to the half of the withstanding voltage in the conventional circuit. Miniaturization and low costs of the switching devices which are used in the pulse generating circuit are, thus, accomplished.
- the maximum voltage of the DC power source B which should be provided as a pulse generating circuit can be set to (1/2)V as a value which is equal to the half of the conventional one. Further, if electric power consumption in the conventional driving circuit shown in Fig. 3 is assumed to be WO, it can be expressed by
- Fig. 10 shows the construction of the circuit. The construction of the circuit based on the embodiment will be described hereinbelow with reference to the drawing.
- the negative side terminal of the DC power source B for generating the DC voltage (V/2) is connected to the ground, that is, to the PDP earth potential Vs as an earth potential of the PDP 10.
- the positive side terminal of the DC power source B is connected to the line 1 via the diode D3.
- the line 1 is connected to the line 3 as an output terminal which starts from the circuit and reaches each electrode (row electrode or column electrode) of the PDP 10 via the switching device S3.
- the capacitive component C 0 of the PDP 10 is connected to the line 3.
- An output driver circuit can be also inserted onto the path starting from the line 3 and reaching the capacitive component C 0 of the PDP 10 as necessary.
- the cathode of the diode D3 is connected to the line 2 via the capacitor C2.
- the line 2 is further connected to the line 3 via the switching device S4.
- the line 2 is likewise connected to the line 3 via the capacitor CI, diode parallel circuit, and inductor LI.
- the diode parallel circuit denotes a parallel circuit of a series branch of the diode DI and the switching device S5 and a series branch of the diode D2 and the switching device S6.
- the ON/OFF states of all of the switching devices SI to S6 included in the circuit are controlled by the logic levels of switching signals SW1 to SW6 which are supplied from the drive control circuit 51 shown in Fig. 7.
- the switching signals which are supplied from the drive control circuit 51 is omitted and it is assumed that only changes of the ON/OFF states of the switching devices SI to S6 are time-sequentially disclosed.
- switching devices SI to S6 are merely shown by SI to S6 and other devices such as capacitor CI and inductor LI are also similarly shown by only reference characters such as CI and LI.
- the lines 2 and 3 are connected to the earth potential Vs via S2 and S4 and their electric potentials are equal to the earth potential Vs of the PDP, that is, 0 [V] .
- C2 connected between the lines 1 and 2 has, consequently, been charged to the electric potential of (1/2)V.
- CI has been charged to the electric potential of (1/4)V by the means (not shown) at the time of turn-on of the power source of the apparatus.
- the electric potential of the line 3 increases gradually from 0 [V] at time point to and is almost equal to the electric potential of (1/2)V at time point tl when the current flowing in LI decreases and is equal to 0.
- the resonance transition of the first time (potential change on the line 3 between time points to and tl) is finished.
- the electric potential due to the resonance transition is caused by the resonance phenomenon of the resonance circuit including LI and is equal to a value higher than the electric potential (1/4)V charged in CI at the first time.
- SI is turned on and S2 is turned off at time point tl when the electric potential of the line 3 is almost equal to (1/2)V, the line 2 is switched from the earth potential to the positive terminal side of the DC power source B and the electric potential of the line 2 is clamped to the electric potential of (1/2)V of the DC power source B.
- the electric potential of the line 1 thus, rises to the maximum potential V since the bias potential (1/2)V of the line 2 is added to the charge potential (1/2)V of C2.
- the bias potential (1/2)V of the line 2 is added to the conventional charge potential (1/4)V of CI and the electric potential of CI rises to (3/4)V.
- the discharge from CI to CO is restarted.
- the resonance transition of the second time occurs subsequently to the resonance transition of the first time and the electric potential of the line 3 continues to rise.
- a pulse waveform shown in Fig. 11 is generated onto the line 3 in Fig. 10 and the pulse is supplied as each pulse such as sustain pulse IP X or pixel data pulse DP to the PDP 10 via the line 3 also serving as an output terminal of the present circuit .
- a voltage range where the switching devices SI to S6 included in the circuit of the embodiment execute the switching operation is limited to [0o(l/2)V] or [(1/2)V ⁇ > V] . That is, it is sufficient that all of the withstanding voltages of the switching devices in the circuit are set to (1/2)V and it is sufficient that they can be set to the half O 03/041041
- the maximum voltage of the DC power source B which should be provided as a pulse generating circuit can be set to (1/2)V as a value which is equal to the half of the conventional one.
- the negative side terminal of the DC power source B for generating a DC voltage (V/3) is connected to the PDP earth potential Vs as an earth potential of the PDP 10.
- the positive side terminal of the DC power source B is connected to the line 1 via the diodes D4 and D3.
- the line 1 is connected to the line 3 as an output terminal which reaches each electrode (row electrode or column electrode) of the PDP 10 via the switching device S3.
- the capacitive component C 0 of the PDP 10 is connected to the line 3.
- An output driver circuit can be also inserted onto the path starting from the line 3 and reaching the capacitive component C 0 of the PDP 10 as necessary.
- the line 3 is connected to the line 2 via the inductor LI, diode parallel circuit, and capacitor CI.
- the diode parallel circuit denotes a parallel circuit of a series branch of the diode DI and the switching device S5 and a series branch of the diode D2 and the switching device S6.
- the resonance circuit is constituted by the inductor LI, diode parallel circuit, capacitor CI , and capacitive component C 0 of the PDP 10.
- the line 3 is further connected to the line 2 via the switching device S4.
- One end of the capacitor C2 is connected to the cathode of the diode D3.
- One end of a series branch of the switching devices SI and S2 is connected to the anode of the diode D3.
- one end of the capacitor C3 is connected to a cathode of the diode D4.
- One end of a series branch of the switching devices S7 and S8 is connected to an anode of the diode D4.
- the other end of the capacitor C2 is connected to the line 2 and, at the same time, connected to a middle point of the series branch of the switching devices SI and S2.
- the other end of the capacitor C3 is connected to the other end of the series branch of the switching devices SI and S2 and connected to a middle point of the series branch of the switching devices S7 and S8.
- the other end of the series branch of the switching devices S7 and S8 is connected to the negative side terminal of the DC power source B.
- the pulse generating circuit according to the present embodiment is not limited to the construction shown in Fig. 12. That is, each of the diodes serially connected to the line 1 in the diagram is combined with the capacitor and the series branch of the switching devices connected before and after the diode, thereby constituting a transition voltage generating circuit of one stage.
- the transition voltage generating circuit of a plurality of stages are cascade- inserted between the DC power source B and the foregoing resonance circuit, thereby constituting the pulse generating circuit according to the embodiment .
- ON/OFF states of all of the switching devices SI to S8 included in the circuit are controlled by the logic levels of switching signals SW1 to SW8 which are supplied from the drive control circuit 51 shown in Fig. 7.
- an explanation regarding each of the switching signals which are supplied from the drive control circuit 51 is omitted and only changes of the ON/OFF states of the switching devices SI to S8 are time-sequentially disclosed.
- switching devices SI to S8 are merely shown by SI to S8 and other devices such as capacitor CI and inductor LI are also similarly shown by only reference characters such as CI and LI.
- Each of C2 and C3 connected between the lines 1 and 2 has, consequently, been charged to the electric potential of (1/3)V.
- CI included in the resonance circuit has been charged to an electric potential of (1/6)V by the means (not shown) at the time of turn-on of the power source of the apparatus.
- the electric potential of the line 3 rises gradually from 0 [V] at time point to and becomes an electric potential of almost (1/3)V at time point tl when the resonance current flowing in LI decreases and becomes 0. Since the electric potential mentioned above is caused by the resonance phenomenon of the resonance circuit including LI, it is equal to a value higher than the initial charge potential (1/6)V in CI.
- the bias electric potential (1/3)V due to C3 is added to the conventional charge potential (1/6)V of CI, so that the electric potential of CI in the resonance circuit rises to (1/2)V. Due to the increase in electric potential mentioned above, the discharge from CI to CO is restarted.
- the resonance current flows again via S5, DI, and LI, that is, the resonance transition of the second time (time point tl to t2) occurs subsequently to the resonance transition of the first time (time point to to tl) and the electric potential of the line 3 continues to rise.
- the resonance current in this case shows a change as shown in Fig. 13, that is, it increases gradually and, when it reaches the peak value P2, it decreases gradually after that in a manner similar to the foregoing case of time point tO to tl.
- the charge potential (1/3)V of C3 and the bias electric potential (1/3)V due to the DC power source B are similarly added to the initial charge potential (1/6)V, so that the electric potential of CI in the resonance circuit rises to (5/6)V.
- the discharge from CI to CO is, thus, restarted and the resonance current flows again via S5, DI, and LI, that is, the resonance transition of the third time (time point t2 to t3) occurs subsequently to the resonance transition of the second time (time point tl to t2) and the electric potential of the line 3 continues to rise.
- the resonance current in this case also shows a change as shown in Fig. 13, that is, it increases gradually and, when it reaches the peak value P2, it decreases gradually after that in a manner similar to the foregoing cases of time point tO to tl and time point tl to t2.
- a resonance current path of LI ⁇ D2 ⁇ S6 ⁇ CI is newly formed and the charges charged in the capacitive component C 0 of the PDP 10 are discharged toward CI. That is, the resonance current starts to flow again via the line 3 and the charges accumulated in CO are now collected into CI . Since the resonance current at this time flows in the direction from CO to CI , when the direction of the current between time points to and t3 mentioned above is assumed to be positive, the direction of the resonance current at this time is the opposite direction as shown in Fig. 13, that is, the resonance current at this time can be expressed as a resonance current in the negative direction.
- the resonance current starts to flow, the • charges accumulated in CO decrease gradually. In association with it , the electric potential of the line 3 also decreases gradually.
- the discharge from CO to CI is, thus, restarted.
- the resonance transition of the fifth time occurs subsequently to the resonance transition of the fourth time (time point t4 to t5) and the electric potential of the line 3 continues to decrease.
- the resonance current flowing in LI in this instance shows a change as shown in Fig. 13, that is, it increases gradually in the negative direction and, when it reaches the peak value P2, it decreases gradually after that in a manner similar to the foregoing case of time point t4 to t5.
- the discharge from CO to CI is, thus, restarted.
- the resonance transition of the sixth time occurs subsequently to the resonance transition of the fifth time (time point t5 to t6) and the electric potential of the line 3 further decreases.
- the resonance current in this instance also shows a change as shown in Fig. 13 in a manner similar to the foregoing cases of time point t4 to t5 and time point t5 to t6.
- a pulse waveform shown in Fig. 13 is generated on the line 3 in Fig. 12 and the pulse is supplied as each pulse such as sustain pulse IP X or pixel data pulse DP to the PDP 10 via the line 3 also serving as an output terminal.
- a voltage range where the switching devices SI to S8 included in the circuit of the embodiment execute the switching operation is limited to [0o(l/3)V], [(l/3)Vo
- the maximum voltage of the DC power source B which should be provided as a pulse generating circuit can be set to (1/3)V as a value which is equal to 1/3 of the conventional one.
- the construction of the embodiment is not limited to the circuit shown in Fig. 12 as mentioned above. That is, by increasing the number of cascade stages of what are called transition voltage generating circuits which are inserted between the DC power source and the resonance circuit, switching devices of a further low withstanding voltage can be used. The electric power consumption in the circuit and the voltage value of the DC power source which should be provided for the circuit can be further reduced.
- the first to third embodiments can be applied to any of the sustain pulse generating circuit and the pixel data pulse generating circuit .
- the pulse generating circuit using the drive pulse of the positive polarity has been described in the first to third embodiments, the invention is not limited to it but can be also applied to a pulse generating circuit using a drive pulse of a negative polarity.
- the inductors LI and L2 in the resonance circuit have been used in common in the charging path and the discharging path for the capacitive component C 0 of the PDP 10 in the first to third embodiments, the invention is not limited to it but the inductor can be also independently provided for each of the charging path and the discharging path.
- the low electric power consumption of the apparatus can be realized.
- the voltage value of the DC power source built in the apparatus can be reduced, so that switching devices of a low withstanding voltage can be used.
- a display panel driving circuit according to the invention will be described. As shown in Fig. 14 or 19, which will be explained hereinlater, it is assumed that the display panel driving circuit for driving the display panel according to the invention is provided in each of the row electrode driving circuits 31 and 41 and the column electrode driving circuit 21 shown in Fig. 7.
- Fig. 14 shows the fourth embodiment of a display panel driving circuit according to the invention and a construction of the circuit will be described hereinbelow.
- a negative side terminal (0 [V]) of the DC power source (not shown) for generating the DC voltage +V [V] is connected to an earth potential G (0 [V]) as an earth potential of the PDP 10.
- a positive side terminal (+V [V]) of the DC power source (not shown) is connected to a first power terminal Vmax of the present circuit.
- One end of a switch B2-SW is connected to the power terminal Vmax.
- the other end of the switch B2-SW is connected to an anode of a diode G2-D1, an output terminal OUT, a series branch U2, and a series branch D2.
- the output terminal OUT is an output terminal of the pulse signal which reaches each row electrode or column electrode of the PDP 10.
- the capacitive component C 0 of the discharge cell C (1 ⁇ in the PDP 10 is connected to the output terminal OUT.
- An output driver circuit can be also inserted as necessary onto a path starting from the output terminal OUT and reaching the capacitive component C 0 .
- the series branch U2 denotes a serial circuit comprising an inductor U2-L, a diode U2-Di, and a switch U2-SW.
- the series branch D2 denotes a serial circuit comprising an inductor D2-L, a diode D2-Di, and a switch D2- sw.
- each of the series branches U2 and D2 is connected to one end of the capacitor C2.
- a portion comprising the series branches U2 and D2 and the capacitor C2 constitutes the second resonance circuit in the embodiment.
- a cathode of the diode G2-Di is connected to one end of the switch G2-SW.
- the other end of the switch G2-SW is connected to an anode of a diode Bl-Di, the other end of the capacitor C2, one end of the capacitor C3, and a second power terminal Vmid of the present circuit.
- a voltage +V/2 [V] as an electric potential of 1/2 of the first power terminal Vmax is supplied to Vmid.
- a cathode of the diode Bl-Di is connected to one end of a switch Bl-SW.
- the other end of the switch Bl-SW is connected to one end of a switch Gl-SW, a series branch Ul, a series branch DI, and the output terminal OUT.
- the series branch Ul denotes a serial circuit comprising an inductor Ul-L, a diode Ul-Di, and a switch Ul-SW.
- the series branch DI denotes a serial circuit comprising an inductor Dl-L, a diode Dl-Di, and a switch Dl-SW.
- each of the series branches Ul and DI is connected to one end of the capacitor CI .
- the series branches Ul and DI and the capacitor CI constitutes the first resonance circuit in the embodiment in a manner similar to the second resonance circuit.
- the other end of the switch Gl-SW is connected to the other end of the capacitor CI, the other end of the capacitor C3, and the earth potential G (0 [V]).
- Each of the switching devices included in the present circuit can be constituted, for example, by using a portion between a drain terminal and a source terminal of an FET or other switching devices can be used.
- FET field-effect transistor
- the switches Ul-SW, Bl-SW, U2-SW, and B2-SW are OFF and the switches D2-SW, G2-SW, Dl-SW, and Gl-SW are ON.
- a connecting state of the circuit in this case is shown in a connection diagram of Fig. 16.
- the output terminal OUT is connected to the earth potential via Gl-SW and its electric potential is equal to the earth potential of the PDP, that is, 0 [V] .
- the switches of D2-SW, G2-SW, Dl-SW, and Gl-SW which have been in the ON state so far are turned off and Ul-SW is turned on.
- the output terminal OUT therefore, is connected to CI via the series branch Ul of the first resonance circuit comprising Ul-L, Ul-Di, and Ul-SW.
- CI has been charged to the electric potential of +V/4 [V] and the electric potential of the output terminal OUT is equal to 0 [V] .
- the charges charged in CI therefore, are moved from the output terminal OUT to the capacitive component C 0 of the discharge cell C (1 j ⁇ in the PDP 10 via the series branch Ul. That is, the current which charges CO starts to flow via the series branch Ul.
- the electric potential of CO that is, the electric potential of the output terminal OUT rises gradually from the earth potential 0 [V] .
- the increase in electric potential mentioned above is caused due to the resonance phenomenon by Ul-L and CO.
- An increase rate of the potential increase for an increasing period of time of the resonance current is, therefore, large and there is a tendency such that the increase rate of the potential increase for a decreasing period of time of the resonance current is saturated.
- the increase in electric potential due to the resonance phenomenon is caused over the initial charge potential +V/4 [V] in CI.
- the electric potential of the output terminal OUT continues to rise again, it cannot rise to +V/2 [V] due to a loss by a resistance component and, at a time point when the resonance current is equal to 0, the diode Ul-Di is turned off and it is clamped to an electric potential lower than +V/2 [V].
- Bl-SW is turned on and the output terminal OUT is connected to Vmid via Bl-SW and Bl-Di.
- the electric potential of the output terminal OUT consequently, rises rapidly to +V/2 [V] as an electric potential of Vmid and is clamped to the electric potential of +V/2 [V] .
- the electric potential of the output terminal OUT starts to rise gradually from +V/2 [V] .
- the increase in electric potential is caused due to the resonance phenomenon by U2-L and CO. If circuit constants of the inductors and the like in the first and second resonance circuits are set to be identical, therefore, the potential increase of the output terminal OUT shows a tendency similar to that in the case of the resonance phenomenon by the first resonance circuit shown at time point tO to tl mentioned above.
- Bl-SW which plays a role of clamping the electric potential of the output terminal OUT to +V/2 [V] is not turned off at time point t2. This is because the electric potential on the cathode side of Bl-Di is higher than +V/2 [V] as an electric potential on the anode side by the turn-on of U2-SW, Bl-SW is made nonconductive, and the clamping of the output terminal OUT is automatically released.
- the electric potential of the output terminal OUT continues to rise again, it cannot rise to +V [V] due to the loss by the resistance component and, at a time point when the resonance current is equal to 0, the diode U2-D1 is turned off and it is clamped to an electric potential lower than +V [V] .
- B2-SW is turned on at time point t3 after the clamping.
- the output terminal OUT is, thus, directly connected to the power terminal Vmax via B2-SW.
- the electric potential of the output terminal OUT therefore, rises rapidly to +V [V] as an electric potential of Vmax and is clamped to the maximum potential +V [V] of the circuit.
- Fig. 17 shows a connecting state of the display panel driving circuit in a state where the output terminal OUT has been clamped to the maximum potential +V [V] after the elapse of time point t3.
- the positive maximum potential +V [V] is applied to all cathodes of the diodes shown in the diagram. All of the diodes. therefore, are made nonconductive and there is no fear that the electric potential on the anode side of each diode exerts influence on the output terminal OUT.
- the electric potential of C2 when it is seen from the output terminal OUT, that is, from CO is equal to +3V/4 [V] including the bias potential by C3.
- C2 collects the charges accumulated in CO. That is, the resonance current due to D2-L and C2 of the second resonance circuit starts to flow in a form of discharging from CO toward C2. Since the clamping of the maximum potential +V [V] has been released by the turn-off of B2-SW, the electric potential of the output terminal OUT decreases gradually as shown in Fig. 15 in association with the discharge of CO .
- Dl-SW is now turned on and the output terminal OUT is connected to CI via the series branch DI of the first resonance circuit comprising Dl-L, Dl- Di, and Dl-SW.
- the charge potential of CI is equal to +V/4 [V] and the electric potential of the output terminal OUT at time point t6, that is, the electric potential of CO is equal to +V/2 [V] .
- the charges, therefore, are now collected from CO to CI and the resonance current due to Dl-L and CI of the first resonance circuit starts to flow.
- the electric potential of the output terminal OUT thus, also starts to again decrease from +V/2 [V].
- the embodiment is not limited to it.
- a shape of the pulse waveform can be adjusted.
- the shape of the pulse waveform therefore, can be further optimized in accordance with a situation of a load to be driven in order to effectively reduce the electric power consumption.
- the electric potential of the capacitor C3 in Fig. 14 is automatically settled to +V/2 [V] by the operation of the circuit. In case of fixing the electric potential of Vmid to +V/2 [V] and using the display panel driving circuit, therefore, the DC power source for applying the voltage to Vmid can be omitted.
- the construction of the fifth embodiment is shown in a circuit diagram of Fig. 19.
- the earth terminal (0 [V]) of the DC power source (not shown) for generating the DC voltages +V/2 [V] and -V/2 [V] is connected to the earth potential G (0 [V]) as an earth potential of the PDP 10.
- the positive side terminal (+V/2 [V]) of the DC power source (not shown) is connected to a first power terminal VI of the present circuit and the negative side terminal (-V/2 [V] ) is connected to a second power terminal V2 of the present circuit, respectively.
- One end of the switch B2-SW is connected to the power terminal VI.
- the other end of the switch B2-SW is connected to the anode of the diode G2-D1, the series branch U2, the series branch D2, and the output terminal OUT.
- the output terminal OUT is an output terminal of the pulse signal which reaches each row electrode or column electrode of the PDP 10.
- the capacitive component C 0 of the discharge cell C (1 j ⁇ in the PDP 10 is connected to the output terminal OUT.
- An output driver circuit can be also inserted as necessary onto a path starting from the output terminal OUT and reaching the capacitive component C 0 .
- the series branch U2 denotes a serial circuit comprising the inductor U2-L, the diode U2-Di, and the switch U2-SW.
- the series branch D2 denotes a serial circuit comprising the inductor D2-L, the diode D2-D1, and the switch D2-SW.
- each of the series branches U2 and D2 is connected to one end of the capacitor C2.
- a portion comprising the series branches U2 and D2 and the capacitor C2 constitutes the second resonance circuit in the embodiment.
- the cathode of the diode G2-Di is connected to one end of the switch G2-SW.
- the other end of the switch G2-SW is connected to the anode of the diode Bl-Di, the other end of the capacitor C2, one end of the capacitor CI, which will be explained hereinlater, and the earth potential.
- the cathode of the diode Bl-Di is connected to one end of the switch Bl-SW.
- the other end of the switch Bl-SW is connected to one end of the switch Gl-SW, the output terminal OUT, the series branch Ul, and the series branch DI.
- the series branch Ul denotes a serial circuit comprising the inductor Ul-L, the diode Ul-Di, and the switch Ul-SW.
- the series branch DI denotes a serial circuit comprising the inductor Dl-L, the diode Dl-Di, and the switch Dl-SW.
- each of the series branches Ul and DI is connected to one end of the capacitor CI .
- the series branches Ul and DI and the capacitor CI constitutes the first resonance circuit in the embodiment in a manner similar to the second resonance circuit .
- the other end of the switch Gl-SW is connected to V2 (- V/2 [V]) as a second power terminal of the present circuit.
- Each of the switching devices included in the present circuit can be constituted, for example, by an FET utilising the switch function between the drain terminal and the source terminal, or using other switching devices.
- an FET it is assumed that ON/OFF states of the switching device are controlled by a control signal which is applied to the gate terminal of the FET.
- the switches Ul-SW, Bl-SW, U2-SW, and B2-SW are OFF and the switches D2-SW, G2-SW, Dl-SW, and Gl-SW are ON.
- the output terminal OUT is, therefore, connected to the power terminal V2 via Gl-SW and its electric potential is equal to -V/2 [V] .
- the capacitive component C 0 of the discharge cell C (1# j ⁇ of the PDP 10 connected to the output terminal OUT has, therefore, been charged to the electric potential of -V/2 [V] until time point to.
- the electric potential of CO that is, the electric potential of the output terminal OUT rises gradually from -V/2 [V] .
- the increase in electric potential mentioned above is caused due to the resonance phenomenon by Ul-L and CO.
- An increase rate of the potential increase for an increasing period of time of the resonance current is large and there is a tendency such that the increase rate of the potential increase for a decreasing period of time of the resonance current is saturated.
- the increase in electric potential due to the resonance phenomenon is caused over the initial charge potential -V/4 [V] in CI.
- the electric potential of the output terminal OUT continues to rise again, it cannot rise to 0 [V] due to the loss by the resistance component and, at a time point when the resonance current is equal to 0, the diode Ul-Di is turned off and it is clamped to an electric potential lower than 0 [V] .
- Bl-SW is turned on and Ul-SW is turned off.
- the output terminal OUT is, thus, connected to the earth terminal via Bl-SW and Bl- Di.
- the electric potential of the output terminal OUT is, consequently, clamped to 0 [V] .
- the electric potential of the output terminal OUT starts to increase gradually from 0 [V] .
- the increase in electric potential is caused due to the resonance phenomenon by U2-L and CO. If circuit constants of the inductors and the like in the first and second resonance circuits are set to be identical, therefore, the potential increase of the output terminal OUT shows a tendency similar to that in the case of the resonance phenomenon by the first resonance circuit shown at time point tO to tl mentioned above.
- the electric potential of the output terminal OUT continues to rise again, it cannot rise to +V/2 [V] due to the loss by the resistance component and, at a time point when the resonance current is equal to 0, the diode U2-D1 is turned off and it is clamped to an electric potential lower than +V/2 [V] .
- B2-SW is turned on, so that the output terminal OUT is directly connected to the power terminal VI via B2-SW.
- the electric potential of the output terminal OUT consequently, rises rapidly to +V/2 [V] as an electric potential of VI and is clamped to the electric potential of +V/2 [V] .
- the charge potential of C2 is equal to +V/4 [V] and, for a period of time between time points t3 and t4, CO has been charged to +V/2 [V] .
- C2 collects the charges accumulated in CO and the resonance current due to D2-L and C2 of the second resonance circuit starts to flow in a form of discharging from CO toward C2. Since the clamping of +V/2 [V] has been released by the turn-off of B2-SW, the electric potential of the output terminal OUT decreases gradually as shown in Fig. 20 in association with the discharge of CO.
- Dl-SW is now turned on and the output terminal OUT is connected to CI via the series branch DI of the first resonance circuit comprising Ul-L, Dl- Di, and Dl-SW.
- the charge potential of CI is equal to -V/4 [V] and the electric potential of the output terminal OUT at time point t6, that is, the electric potential of CO is equal to 0 [V] .
- the charges are. therefore, now collected from CO to CI and the resonance current due to Ul-L and CI of the first resonance circuit starts to flow.
- the electric potential of the output terminal OUT thus, starts to decrease again from 0 [V] .
- the pulse waveform produced by the display panel driving circuit of the above embodiment has a bipolarity characteristic having an amplitude from -V/2 to +V/2.
- the phase of the pulse train which is supplied from each row electrode driving circuit to each electrode is controlled by the drive control circuit 51 so that a potential difference Vdmax between the Y electrode and the X electrode is equal to or higher than the discharge start voltage.
- the potential transition circuit in the conventional double resonance circuit shown in Fig. 6 can be omitted by the use of the multistage resonance circuits which are connected.
- the electric power loss due to the switching devices of the potential transition circuit and the generation of the power loss associated with the excitation of the parasitic capacitance are prevented, and the electric power consumption upon driving of the display panel can be suppressed.
- the invention is not limited to those embodiments. That is, the display panel driving circuit according to the invention can be also produced by combining the resonance circuits of n stages (n > 3) of different amplitude ranges.
- the pulse waveform need to be symmetrical for the earth potential, it is necessary to set a value of (n) to an even number. By using this type of construction, the requirement of the withstanding voltages of the devices which are used can be further reduced. The optimization of the pulse waveform for the purpose of reducing the electric power consumption can be performed further finely.
- the resonance time in the pulse waveform is extended owing to the improvement of a drive sequence, by increasing the inductance of the resonance circuit, collecting efficiency of the electric power can be improved.
- the increase in inductance results in an increase in the number of turns in the inductor, so that its DC resistance increases.
- the inductor can be distributed into a plurality of inductors. It is possible to easily eliminate an disadvantage such as an increase in resistance component in association with the increase in inductance .
- the display panel driving circuit which can easily make an optimum design of the pulse waveform and can reduce the electric power consumption upon driving of the load.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Plasma & Fusion (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Control Of Gas Discharge Display Tubes (AREA)
- Dc-Dc Converters (AREA)
Abstract
Description
Claims
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2001341086A JP2003140602A (en) | 2001-11-06 | 2001-11-06 | Display panel driver |
JP2001341086 | 2001-11-06 | ||
JP2002032402A JP2003233343A (en) | 2002-02-08 | 2002-02-08 | Display panel driving circuit |
JP2002032402 | 2002-02-08 | ||
PCT/JP2002/011230 WO2003041041A2 (en) | 2001-11-06 | 2002-10-29 | Displ ay panel driving apparatus with reduced power loss |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1530789A2 true EP1530789A2 (en) | 2005-05-18 |
EP1530789B1 EP1530789B1 (en) | 2011-08-10 |
Family
ID=26624375
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP02779934A Expired - Lifetime EP1530789B1 (en) | 2001-11-06 | 2002-10-29 | Display panel driving apparatus with reduced power loss |
Country Status (7)
Country | Link |
---|---|
US (1) | US7071900B2 (en) |
EP (1) | EP1530789B1 (en) |
KR (1) | KR100590301B1 (en) |
CN (2) | CN1630893A (en) |
AU (1) | AU2002343213A1 (en) |
TW (1) | TW580674B (en) |
WO (1) | WO2003041041A2 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3751548A1 (en) * | 2019-06-11 | 2020-12-16 | Synaptics, Incorporated | Gate select signal with reduced interference |
Families Citing this family (36)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6957350B1 (en) | 1996-01-30 | 2005-10-18 | Dolby Laboratories Licensing Corporation | Encrypted and watermarked temporal and resolution layering in advanced television |
US8374237B2 (en) | 2001-03-02 | 2013-02-12 | Dolby Laboratories Licensing Corporation | High precision encoding and decoding of video images |
US8111754B1 (en) | 2001-07-11 | 2012-02-07 | Dolby Laboratories Licensing Corporation | Interpolation of video compression frames |
US7266150B2 (en) | 2001-07-11 | 2007-09-04 | Dolby Laboratories, Inc. | Interpolation of video compression frames |
US20030112863A1 (en) | 2001-07-12 | 2003-06-19 | Demos Gary A. | Method and system for improving compressed image chroma information |
JP2004177815A (en) * | 2002-11-28 | 2004-06-24 | Fujitsu Hitachi Plasma Display Ltd | Capacitive load drive and recovery circuit,capacitive load drive circuit, and plasma display apparatus using the same |
JP4510422B2 (en) * | 2003-06-12 | 2010-07-21 | パナソニック株式会社 | Capacitive light emitting device driving apparatus |
KR100499374B1 (en) | 2003-06-12 | 2005-07-04 | 엘지전자 주식회사 | Apparatus and Method of Energy Recovery and Driving Method of Plasma Display Panel Using the same |
JP4422443B2 (en) * | 2003-07-22 | 2010-02-24 | パナソニック株式会社 | Display panel drive device |
KR20050081012A (en) * | 2004-02-12 | 2005-08-18 | 엘지전자 주식회사 | Device for driving plasma display panel |
JP2005292177A (en) * | 2004-03-31 | 2005-10-20 | Pioneer Electronic Corp | Driving method for display panel |
KR100571203B1 (en) * | 2004-05-18 | 2006-04-17 | 엘지전자 주식회사 | Driving apparatus for plasma display panel including energy recovery circuit |
EP1632928A3 (en) * | 2004-09-07 | 2006-10-11 | LG Electronic Inc. | Energy recovery apparatus and method for a plasma display panel |
KR100588019B1 (en) * | 2004-12-31 | 2006-06-12 | 엘지전자 주식회사 | Energy recovery apparatus and method of plasma display panel |
US7667696B2 (en) * | 2005-05-24 | 2010-02-23 | Lg Electronics Inc. | Plasma display apparatus |
KR100705814B1 (en) * | 2005-06-16 | 2007-04-09 | 엘지전자 주식회사 | Driving Apparatus for Plasma Display Panel |
US20060290610A1 (en) * | 2005-06-28 | 2006-12-28 | Lg Electronics Inc. | Plasma display apparatus and method of driving the same |
KR100724366B1 (en) * | 2005-09-08 | 2007-06-04 | 엘지전자 주식회사 | Driving circuit for plasma display panel |
US20070052628A1 (en) * | 2005-09-08 | 2007-03-08 | Lg Electronics Inc. | Plasma display apparatus and method of driving the same |
KR100673471B1 (en) * | 2005-09-29 | 2007-01-24 | 엘지전자 주식회사 | Plasma display panel's device and activating method |
KR100739041B1 (en) * | 2005-10-25 | 2007-07-12 | 삼성에스디아이 주식회사 | Plasma display, and driving device and method thereof |
EP1780700A3 (en) * | 2005-10-28 | 2007-11-14 | LG Electronics Inc. | Plasma display apparatus |
KR100739625B1 (en) * | 2005-11-02 | 2007-07-16 | 삼성에스디아이 주식회사 | Plasma display, and driving device and method thereof |
KR100649530B1 (en) * | 2005-11-24 | 2006-11-27 | 삼성에스디아이 주식회사 | Plasma display, and driving device and method thereof |
KR100670363B1 (en) * | 2005-11-29 | 2007-01-16 | 삼성에스디아이 주식회사 | Apparatus for driving plasma display panel |
US20070120532A1 (en) * | 2005-11-30 | 2007-05-31 | Joon-Yeon Kim | Driving device and method of driving plasma displays |
KR100774916B1 (en) | 2005-12-12 | 2007-11-09 | 엘지전자 주식회사 | Plasma Display Apparatus |
GB0526185D0 (en) * | 2005-12-22 | 2006-02-01 | Cambridge Display Tech Ltd | Electronic device |
CN100370498C (en) * | 2006-06-29 | 2008-02-20 | 四川世纪双虹显示器件有限公司 | Method for reducing standby power consumption of resonant plasma display power supply |
KR100778444B1 (en) * | 2006-07-07 | 2007-11-21 | 삼성에스디아이 주식회사 | Plasma display, and driving device and method thereof |
KR100796692B1 (en) * | 2006-09-20 | 2008-01-21 | 삼성에스디아이 주식회사 | Plasma display, and driving device and method thereof |
US8259037B2 (en) * | 2008-06-18 | 2012-09-04 | Samsung Sdi Co., Ltd. | Plasma display and driving apparatus thereof |
US9445121B2 (en) | 2008-08-04 | 2016-09-13 | Dolby Laboratories Licensing Corporation | Overlapped block disparity estimation and compensation architecture |
US20100033406A1 (en) * | 2008-08-11 | 2010-02-11 | Jin-Ho Yang | Plasma display and driving apparatus thereof |
KR101886743B1 (en) * | 2010-12-20 | 2018-08-10 | 삼성디스플레이 주식회사 | Pulse Generator and Organic Light Emitting Display Device Using the same |
WO2022217465A1 (en) * | 2021-04-13 | 2022-10-20 | 深圳市汇顶科技股份有限公司 | Code-writing circuit, active pen, and electronic device |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3364066B2 (en) * | 1995-10-02 | 2003-01-08 | 富士通株式会社 | AC-type plasma display device and its driving circuit |
KR100222203B1 (en) | 1997-03-17 | 1999-10-01 | 구자홍 | Energy sustaining circuit for ac plasma display panel |
JP3201603B1 (en) * | 1999-06-30 | 2001-08-27 | 富士通株式会社 | Driving device, driving method, and driving circuit for plasma display panel |
JP2004271672A (en) * | 2003-03-06 | 2004-09-30 | Pioneer Electronic Corp | Driving device for display panel |
-
2002
- 2002-10-29 WO PCT/JP2002/011230 patent/WO2003041041A2/en active Application Filing
- 2002-10-29 CN CNA028267389A patent/CN1630893A/en active Pending
- 2002-10-29 KR KR1020047006887A patent/KR100590301B1/en not_active IP Right Cessation
- 2002-10-29 TW TW091132094A patent/TW580674B/en not_active IP Right Cessation
- 2002-10-29 AU AU2002343213A patent/AU2002343213A1/en not_active Abandoned
- 2002-10-29 EP EP02779934A patent/EP1530789B1/en not_active Expired - Lifetime
- 2002-10-30 US US10/283,188 patent/US7071900B2/en not_active Expired - Fee Related
- 2002-11-06 CN CNU022851194U patent/CN2630996Y/en not_active Expired - Fee Related
Non-Patent Citations (1)
Title |
---|
See references of WO03041041A2 * |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3751548A1 (en) * | 2019-06-11 | 2020-12-16 | Synaptics, Incorporated | Gate select signal with reduced interference |
Also Published As
Publication number | Publication date |
---|---|
WO2003041041A3 (en) | 2005-03-24 |
TW580674B (en) | 2004-03-21 |
WO2003041041A2 (en) | 2003-05-15 |
TW200300246A (en) | 2003-05-16 |
CN2630996Y (en) | 2004-08-04 |
KR20040064272A (en) | 2004-07-16 |
CN1630893A (en) | 2005-06-22 |
KR100590301B1 (en) | 2006-06-19 |
AU2002343213A1 (en) | 2003-05-19 |
EP1530789B1 (en) | 2011-08-10 |
US7071900B2 (en) | 2006-07-04 |
US20030085886A1 (en) | 2003-05-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1530789B1 (en) | Display panel driving apparatus with reduced power loss | |
KR100497394B1 (en) | Apparatus for driving panel using one side driving circuit in display panel system and design method thereof | |
US20040070350A1 (en) | Sustain driving apparatus and method for plasma display panel | |
KR20040089465A (en) | Capacitive load driving circuit driving capacitive loads such as pixels in plasma display panels and plasma display apparatus having the capacitive load driving circuit | |
US7492333B2 (en) | Plasma display device and driving method thereof | |
JP2003233343A (en) | Display panel driving circuit | |
US7586486B2 (en) | Display panel driving apparatus | |
KR100589882B1 (en) | Display panel driving method | |
JP2003140602A (en) | Display panel driver | |
JP4324629B2 (en) | Charge / discharge device, plasma display panel, and charge / discharge method | |
US7609233B2 (en) | Plasma display device and driving apparatus thereof | |
KR100732583B1 (en) | Plasma display apparatus | |
JP4357564B2 (en) | Charging / discharging device, display device, plasma display panel, and charging / discharging method | |
KR100531786B1 (en) | Apparatus for driving scan driver of flat display panel | |
US20130057176A1 (en) | Discharge Device Driving Method | |
KR100764662B1 (en) | Plasma display panel device and the operating method of the same | |
KR100481325B1 (en) | Energy Recovery Circuit of Plasma Display Panel | |
US20110084957A1 (en) | Plasma display panel drive circuit and plasma display device | |
EP1777677B1 (en) | Method of driving plasma display apparatus | |
JP4372191B2 (en) | Charging / discharging device, display device, plasma display panel, and charging / discharging method | |
KR100603315B1 (en) | Apparatus for driving plasma display panel and method for driving thereof | |
US20070200799A1 (en) | Flat panel display device | |
KR100870689B1 (en) | Charging/discharging device, plasma display panel, and charging/discharging method | |
US20070097033A1 (en) | Driving of plasma display device | |
JPWO2006100722A1 (en) | Charging / discharging device, display device, plasma display panel, and charging / discharging method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
17P | Request for examination filed |
Effective date: 20040429 |
|
AK | Designated contracting states |
Kind code of ref document: A2 Designated state(s): DE FR GB |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: PIONEER DISPLAY PRODUCTS CORPORATION Owner name: PANASONIC CORPORATION |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: PANASONIC CORPORATION |
|
17Q | First examination report despatched |
Effective date: 20100209 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R096 Ref document number: 60240756 Country of ref document: DE Effective date: 20111013 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20111103 Year of fee payment: 10 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: DE Payment date: 20111229 Year of fee payment: 10 |
|
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20120511 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R097 Ref document number: 60240756 Country of ref document: DE Effective date: 20120511 |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20121029 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: ST Effective date: 20130628 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20130501 Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20121029 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 60240756 Country of ref document: DE Effective date: 20130501 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20121031 |