EP1110151A1 - Bus systeme a effet de tampon pour les acces a la memoire externe - Google Patents
Bus systeme a effet de tampon pour les acces a la memoire externeInfo
- Publication number
- EP1110151A1 EP1110151A1 EP00941339A EP00941339A EP1110151A1 EP 1110151 A1 EP1110151 A1 EP 1110151A1 EP 00941339 A EP00941339 A EP 00941339A EP 00941339 A EP00941339 A EP 00941339A EP 1110151 A1 EP1110151 A1 EP 1110151A1
- Authority
- EP
- European Patent Office
- Prior art keywords
- memory
- bus
- buffer
- write
- processor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1668—Details of memory controller
- G06F13/1673—Details of memory controller using buffers
Definitions
- the present invention relates to computer systems and, more particularly, to a computer system with a processor that accesses memory via a system bus.
- a major objective of the invention is to reduce the time a write to an external memory excludes the use of a system bus for other operations.
- a typical computer includes a processor and main memory.
- the processor executes program instructions, many of which involve the processing of data. Instructions are read from main memory, and data is read from and written to main memory. Advancing technology has provided faster processors and faster memories. As fast as memories have become, they remain a computational bottleneck; processors often have to idle while requests are filled from main memory.
- Caches are a specific class of small fast memories designed to reduce the bottlenecks imposed by accesses to main memory. Caches intercept requests to main memory and attempt to fulfill those requests using memory dedicated to the cache. To be effective, caches must be able to respond much faster than main memory; to achieve the required speed, caches tend to have far less capacity than main memory has. Due to their smaller capacity, caches can normally hold only a fraction of the data and instructions stored in main memory. An effective cache must employ a strategy that provides that the probability of a request for main-memory locations stored in the cache is much greater than the probability of a request for main-memory locations not stored in the cache.
- Caches reduce the frequency of main-memory accesses for read operations, but not for write operations. If an address asserted in a read operation is represented in the cache, the copy of the data in the cache is transmitted to the processor in lieu of the data in main memory. Whether or not an address asserted in a write operation is represented in a cache, data must be written (sooner or later) to main memory. (The exceptions to these generalizations do not alter the essential distinctions between the read and write operations.) When a write operation involves writing to a cache, the cache effectively serves as a buffer in the transfer to main memory.
- While the write buffer frees the processor from having to wait for data to be written to main memory, it does not significantly reduce the time that the system bus is occupied with write operations.
- the system bus can thus remain a bottleneck. Processing can be delayed while write operations are issued if the write buffer is full and cannot be freed because the system bus is occupied. Also, read operations involving addresses not represented in the read cache can be delayed. In addition, other types of transfers, e.g., with other processors or devices, involving the system bus, can be delayed while the system bus is occupied with these write operations. What is needed is a system that reduces the load imposed on the system bus by write operations.
- the present invention provides a computer system with a system-bus buffer for buffering memory-access requests.
- the memory requests include write requests, but can also include read requests.
- the system-bus buffer is a first-in-first-out (FIFO) device.
- the system-bus buffer stores, in addition to address and content data, control data such as transfer width and transfer type (e.g., sequential versus non-sequential).
- a method of the invention provides for a processor issuing a write operation, a system bus transferring the write information, a system-bus buffer storing the write information, a memory bus transferring the write information, and memory storing the write data as requested.
- the method includes the steps of a processor bus transferring the write information, and a processor write buffer storing the write information. These steps occurring in the written order after the processor issues the write operation and before the system bus transfers the write information.
- the invention provides a shared system-bus buffer that also stores device-select information.
- a system can have one controller for conventional RAM-based main memory and another controller for flash memory.
- the flash memory, or other programmable nonvolatile memory can be used to store and upgrade an operating system and/or application-specific programs.
- the present invention provides for occupying the system bus only while a write operation is stored in the system-bus buffer, rather than until completion of a write operation.
- the system bus can be available for other operations while data is being written to memory.
- a local fast memory can be accessed during a write to a slower external memory. (Of course, there will be exceptions, e.g., when the buffer is full and when operations contend for other common resources.)
- the invention provides alternatives for handling read requests that are not fulfilled from cache.
- One approach is to buffer all missed read requests just as the write requests are.
- a second approach is to have read requests bypass the system-bus buffer; there is less to be gained by buffering a read request and bypassing the buffer can sometimes avoid a latency associated with the buffer.
- a third approach is to bypass the buffer when it is empty, but not otherwise. In this hybrid approach, the system bus is freed for other uses during a read operation unless a latency can be avoided by not buffering the read operation.
- the present invention provides, in many contexts, for performs gains that far exceed that achievable simply by expanding the capacity of the processor write buffer.
- the favored contexts include systems with multiple processors, systems with multiple memory controllers, and, more generally, systems with system buses involved a many different types of data transfers.
- FIGURE 1 is a block diagram of a computer system incorporating a system-bus buffer in accordance with the present invention.
- FIGURE 2 is a flow chart of a method of the invention practiced in the context of the computer system of FIG. 1.
- FIGURE 3 is a timing diagram indicated system-bus utilization during a series of write requests in accordance with the present invention.
- referents beginning with “W” refer to "wait” signal lines, and referents that include both numerals and letters refer to control paths (of one or more control lines).
- Unlabeled lines are extensions of numerically labeled buses.
- a computer system API comprises a processor 11, a processor bus 12, a cache 13, local memory 15, a local memory controller 17, a system bus 19, an external-memory control subsystem 21, an external memory bus 23, random-access memory (RAM) 25, and flash memory 27, as shown in FIG. 1. All but the last three elements listed above are fabricated on a single application- specific integrated circuit (ASIC). Memories 25 and 27 are on separate integrated circuits, and, thus, are "external" memories.
- External-memory bus 23 includes traces on a printed-circuit board holding the ASIC and the memories. External-memory bus 23
- Local memory 15 is internal (i.e., on the ASIC) random-access memory available for fast computations.
- External-memory control subsystem 21 comprises a RAM controller 31, a flash-memory controller 33, a system-bus buffer 35, a memory interface 37, and an OR gate 39.
- RAM controller 31 controls access to external RAM 25, and flash-memory controller 33 controls access to flash memory 27.
- Memory interface 37 couples to external-memory bus 23 to define a content and address data path between external-memory control subsystem 21 and external memories 25 and 27.
- System-bus buffer 35 buffers write and read requests originated by processor 11 and directed to external memories 25 and 27. The purpose of system-bus buffer 35 is to free system bus 15 to perform other operations while a memory access is being completed.
- System-bus buffer 35 stores the memory address, the content data to be written (for write requests only), and control data associated with the request.
- the control data includes device- select data, transfer-size data, transfer-type data (sequential versus non-sequential).
- System-bus buffer 35 is a first-in-first-out (FIFO) buffer and is two requests deep. When system-bus buffer 35 is full or empty, it so indicates to controllers 31 and 33 via respective control paths 35R and 35F.
- Memory-interface 37 is directly coupled to system bus 19 so that read data can bypass buffer 35.
- Cache 13 includes a write buffer. It purpose is to free processor bus 12 for other actions while a write request is being fulfilled. Despite being in series along the path from processor 11 to external memories 25 and 27, the write buffer of cache 13 and system-bus buffer 35 are neither redundant or merely cumulative. The presence of a system-bus buffer allows operations to be performed during a write operation that could not be performed during a write operation if only the write buffer of cache 13 were present. For example, a read of local memory 15 can be completed during a write to external RAM 25.
- each external- memory controller 31, 33 must be able to exclude the other from the memory bus when accessing respective external memory 25, 27.
- each controller 31, 33 asserts a respective memory wait signal WMR, WMF, when it needs to exclude access by the other controller.
- the signal need not be asserted for the entire memory access; it can be terminated a clock cycle early to minimize latencies between external memory accesses.
- the two signals WMR and WMF are logically added by OR gate 39.
- the resultant signal WMB is provided to both external controllers 31 and 33.
- a controller 31, 33 will wait for WMB to go low before initiating the next request stored in buffer 35.
- system bus 19 can be used for many types of transfers while an external memory 25, 27 is being accessed.
- the selected controller 1, 33 can wait system bus 19 via a respective wait line WBR, WBF.
- the status of system-bus buffer 35 is indicated to controllers 31, 33 via respective control paths 35R and 35F.
- an external-memory controller can wait the system bus when a read is asserted on the system bus while an external memory is being accessed as indicated by memory wait signal WMB.
- a method Ml of performing an isolated write to RAM 25 is flow-charted in FIG. 2.
- Processor 11 issues a write request specifying an address associated with a memory location within RAM 25 at step SI.
- the write request is transferred on processor bus 12 at step S2.
- the write buffer of cache 13 stores the write request.
- step S4 cache 13 transfers the write request to system bus 19. In the case that there are prior write requests in the write buffer, these are handled first. (If cache 13 is in write-back mode, the write request is transferred to system bus 17 only when the address asserted in the request is not represented in cache 13.) With the write request on system bus 19, the address data, content data, and the control data are made available to system-bus buffer 35. In addition, the control data are made available to RAM controller 31 via path 31R and flash- memory controller 33 via path 3 IF.
- the selected external-memory controller in this case RAM controller 31, enables the input of system-bus buffer 35 via control path 35R. This stores the address, content, and control data in buffer 35. In the case that there are prior requests in buffer 35, these must be executed first. Once the write request becomes "first", its control data are provided to memory controllers 31 and 35.
- RAM controller 31 enables the input of memory interface 37 via control path 35R. This places the address and content data on external bus 23 at step S6. Concurrently, control data is transferred to RAM 31 via control path 23C. The content data is then stored at the location of RAM 31 indicated by the requested address. The width of the content data stored is determined by the control data. This completes the write operation. If the write is to flash memory 27, the procedure is analogous, except that flash- memory controller 33 controls the ultimate transfer via control paths 37F and 25C.
- system bus 19 is occupied for only one bus cycle per isolated write to external memory instead of the entire duration of the access.
- a data transfer involving local memory 15 can be executed during an external memory write.
- the gains in bus availability increase in the event of a series of writes, as indicated in FIG. 3.
- the top row of boxes indicates the degree to which bus cycles are occupied by five writes 1-5.
- the bottom row indicates the durations of the corresponding memory cycles M1-M5. The latter correspond collectively to the system-bus utilization that would occur without the system-bus buffer.
- FIG. 3 indicates the savings where a memory write occupies four bus cycles. In that case, the system bus is occupied for only five of twenty cycles consumed by the memory accesses. The series of writes is completed seven bus cycles before the writes are completed. Thus, the system bus is free much sooner than it would be without the system buffer. In addition, there are system-bus cycles available before the series is completed; these can be used for non-external memory operations, such as accesses of internal memory, such as local memory 15. Where external-memory accesses consume more than four system-bus cycles, the savings are even more substantial.
- Alternative embodiments can provide even greater savings. For example, if there are dedicated external memory buses (in place of shared external memory bus 21), one external data-transfer operation directed on one external memory can begin before a prior write operation to a different external memory is completed. In multi-processor systems, there are more situations in which a processor will not need to wait for the result of prior read operation to issue a request. Thus, greater use may be made of the system-bus cycles freed by the present invention.
- the present invention allows for system buffers that are used only for write requests or for both read and write requests.
- the present invention provides for system-bus buffers of different depths.
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Abstract
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US351053 | 1999-07-12 | ||
US09/351,053 US6708257B2 (en) | 1999-07-12 | 1999-07-12 | Buffering system bus for external-memory access |
PCT/US2000/016045 WO2001004763A1 (fr) | 1999-07-12 | 2000-06-12 | Bus systeme a effet de tampon pour les acces a la memoire externe |
Publications (2)
Publication Number | Publication Date |
---|---|
EP1110151A1 true EP1110151A1 (fr) | 2001-06-27 |
EP1110151B1 EP1110151B1 (fr) | 2007-11-21 |
Family
ID=23379379
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
EP00941339A Expired - Lifetime EP1110151B1 (fr) | 1999-07-12 | 2000-06-12 | Bus systeme a effet de tampon pour les acces a la memoire externe |
Country Status (5)
Country | Link |
---|---|
US (1) | US6708257B2 (fr) |
EP (1) | EP1110151B1 (fr) |
JP (1) | JP2003504757A (fr) |
DE (1) | DE60037174T2 (fr) |
WO (1) | WO2001004763A1 (fr) |
Families Citing this family (87)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070233955A1 (en) * | 2000-01-06 | 2007-10-04 | Super Talent Electronics Inc. | Mixed-Mode ROM/RAM Booting Using an Integrated Flash Controller with NAND-Flash, RAM, and SD Interfaces |
US6874044B1 (en) * | 2003-09-10 | 2005-03-29 | Supertalent Electronics, Inc. | Flash drive/reader with serial-port controller and flash-memory controller mastering a second RAM-buffer bus parallel to a CPU bus |
US20080256352A1 (en) * | 2000-01-06 | 2008-10-16 | Super Talent Electronics, Inc. | Methods and systems of booting of an intelligent non-volatile memory microcontroller from various sources |
JP2001245123A (ja) * | 2000-03-01 | 2001-09-07 | Canon Inc | 画像処理装置,画像処理方法および画像処理過程を記憶した記憶媒体 |
US20050013181A1 (en) * | 2003-07-17 | 2005-01-20 | Adelmann Todd C. | Assisted memory device with integrated cache |
US7171526B2 (en) * | 2003-11-07 | 2007-01-30 | Freescale Semiconductor, Inc. | Memory controller useable in a data processing system |
US7173863B2 (en) * | 2004-03-08 | 2007-02-06 | Sandisk Corporation | Flash controller cache architecture |
US7363427B2 (en) * | 2004-01-12 | 2008-04-22 | Hewlett-Packard Development Company, L.P. | Memory controller connection to RAM using buffer interface |
US7296109B1 (en) * | 2004-01-29 | 2007-11-13 | Integrated Device Technology, Inc. | Buffer bypass circuit for reducing latency in information transfers to a bus |
TWI289304B (en) * | 2004-02-17 | 2007-11-01 | Hon Hai Prec Ind Co Ltd | Data structure design system and method for prolonging useful life of FRAM |
US7882299B2 (en) | 2004-12-21 | 2011-02-01 | Sandisk Corporation | System and method for use of on-chip non-volatile memory write cache |
FR2884629B1 (fr) * | 2005-04-15 | 2007-06-22 | Atmel Corp | Dispositif d'amelioration de la bande passante pour des circuits munis de controleurs memoires multiples |
DE112006000758T5 (de) * | 2005-04-15 | 2008-02-21 | Atmel Corp., San Jose | Vorrichtung zum Verbessern der Bandbreite für Schaltungen mit mehreren Speichersteuereinheiten |
US20070150671A1 (en) * | 2005-12-23 | 2007-06-28 | Boston Circuits, Inc. | Supporting macro memory instructions |
WO2007132456A2 (fr) * | 2006-05-12 | 2007-11-22 | Anobit Technologies Ltd. | Dispositif de mémoire présentant une capacité adaptative |
WO2007132452A2 (fr) * | 2006-05-12 | 2007-11-22 | Anobit Technologies | Réduction des erreurs de programmation dans des dispositifs de mémoire |
US8050086B2 (en) | 2006-05-12 | 2011-11-01 | Anobit Technologies Ltd. | Distortion estimation and cancellation in memory devices |
WO2007132457A2 (fr) * | 2006-05-12 | 2007-11-22 | Anobit Technologies Ltd. | Procédé combiné de codage de correction d'erreur et d'estimation de déformation destiné à des dispositifs de mémoire |
US8060806B2 (en) | 2006-08-27 | 2011-11-15 | Anobit Technologies Ltd. | Estimation of non-linear distortion in memory devices |
US7821826B2 (en) | 2006-10-30 | 2010-10-26 | Anobit Technologies, Ltd. | Memory cell readout using successive approximation |
WO2008053472A2 (fr) * | 2006-10-30 | 2008-05-08 | Anobit Technologies Ltd. | Lecture de cellules de mémoire à l'aide de seuils multiples |
US20080104307A1 (en) * | 2006-10-31 | 2008-05-01 | Van Rooyen Robert M | Multi-sector to single-sector request mapping |
US7924648B2 (en) | 2006-11-28 | 2011-04-12 | Anobit Technologies Ltd. | Memory power and performance management |
WO2008068747A2 (fr) * | 2006-12-03 | 2008-06-12 | Anobit Technologies Ltd. | Gestion automatique de défauts dans des dispositifs à mémoire |
US7900102B2 (en) * | 2006-12-17 | 2011-03-01 | Anobit Technologies Ltd. | High-speed programming of memory devices |
US7593263B2 (en) * | 2006-12-17 | 2009-09-22 | Anobit Technologies Ltd. | Memory device with reduced reading latency |
US7751240B2 (en) * | 2007-01-24 | 2010-07-06 | Anobit Technologies Ltd. | Memory device with negative thresholds |
US8151166B2 (en) * | 2007-01-24 | 2012-04-03 | Anobit Technologies Ltd. | Reduction of back pattern dependency effects in memory devices |
US8369141B2 (en) * | 2007-03-12 | 2013-02-05 | Apple Inc. | Adaptive estimation of memory cell read thresholds |
US8001320B2 (en) * | 2007-04-22 | 2011-08-16 | Anobit Technologies Ltd. | Command interface for memory devices |
WO2008139441A2 (fr) | 2007-05-12 | 2008-11-20 | Anobit Technologies Ltd. | Dispositif de mémoire à unité de traitement de signal interne |
US8234545B2 (en) * | 2007-05-12 | 2012-07-31 | Apple Inc. | Data storage with incremental redundancy |
US7925936B1 (en) | 2007-07-13 | 2011-04-12 | Anobit Technologies Ltd. | Memory device with non-uniform programming levels |
US8259497B2 (en) | 2007-08-06 | 2012-09-04 | Apple Inc. | Programming schemes for multi-level analog memory cells |
US8174905B2 (en) * | 2007-09-19 | 2012-05-08 | Anobit Technologies Ltd. | Programming orders for reducing distortion in arrays of multi-level analog memory cells |
US7773413B2 (en) | 2007-10-08 | 2010-08-10 | Anobit Technologies Ltd. | Reliable data storage in analog memory cells in the presence of temperature variations |
US8068360B2 (en) * | 2007-10-19 | 2011-11-29 | Anobit Technologies Ltd. | Reading analog memory cells using built-in multi-threshold commands |
US8527819B2 (en) * | 2007-10-19 | 2013-09-03 | Apple Inc. | Data storage in analog memory cell arrays having erase failures |
US8000141B1 (en) | 2007-10-19 | 2011-08-16 | Anobit Technologies Ltd. | Compensation for voltage drifts in analog memory cells |
KR101509836B1 (ko) * | 2007-11-13 | 2015-04-06 | 애플 인크. | 멀티 유닛 메모리 디바이스에서의 메모리 유닛의 최적화된 선택 |
US8225181B2 (en) | 2007-11-30 | 2012-07-17 | Apple Inc. | Efficient re-read operations from memory devices |
US8209588B2 (en) * | 2007-12-12 | 2012-06-26 | Anobit Technologies Ltd. | Efficient interference cancellation in analog memory cell arrays |
US8456905B2 (en) | 2007-12-16 | 2013-06-04 | Apple Inc. | Efficient data storage in multi-plane memory devices |
US8085586B2 (en) * | 2007-12-27 | 2011-12-27 | Anobit Technologies Ltd. | Wear level estimation in analog memory cells |
US8156398B2 (en) * | 2008-02-05 | 2012-04-10 | Anobit Technologies Ltd. | Parameter estimation based on error correction code parity check equations |
US7924587B2 (en) * | 2008-02-21 | 2011-04-12 | Anobit Technologies Ltd. | Programming of analog memory cells using a single programming pulse per state transition |
US7864573B2 (en) | 2008-02-24 | 2011-01-04 | Anobit Technologies Ltd. | Programming analog memory cells for reduced variance after retention |
US8230300B2 (en) * | 2008-03-07 | 2012-07-24 | Apple Inc. | Efficient readout from analog memory cells using data compression |
US8400858B2 (en) | 2008-03-18 | 2013-03-19 | Apple Inc. | Memory device with reduced sense time readout |
US8059457B2 (en) * | 2008-03-18 | 2011-11-15 | Anobit Technologies Ltd. | Memory device with multiple-accuracy read commands |
TW200947217A (en) * | 2008-05-09 | 2009-11-16 | Asustek Comp Inc | Computer system and method for processing data signal of memory interface thereof |
US7995388B1 (en) | 2008-08-05 | 2011-08-09 | Anobit Technologies Ltd. | Data storage using modified voltages |
US7924613B1 (en) | 2008-08-05 | 2011-04-12 | Anobit Technologies Ltd. | Data storage in analog memory cells with protection against programming interruption |
US8169825B1 (en) | 2008-09-02 | 2012-05-01 | Anobit Technologies Ltd. | Reliable data storage in analog memory cells subjected to long retention periods |
US8949684B1 (en) | 2008-09-02 | 2015-02-03 | Apple Inc. | Segmented data storage |
US8482978B1 (en) | 2008-09-14 | 2013-07-09 | Apple Inc. | Estimation of memory cell read thresholds by sampling inside programming level distribution intervals |
US8000135B1 (en) | 2008-09-14 | 2011-08-16 | Anobit Technologies Ltd. | Estimation of memory cell read thresholds by sampling inside programming level distribution intervals |
US8239734B1 (en) | 2008-10-15 | 2012-08-07 | Apple Inc. | Efficient data storage in storage device arrays |
US8261159B1 (en) | 2008-10-30 | 2012-09-04 | Apple, Inc. | Data scrambling schemes for memory devices |
US8208304B2 (en) * | 2008-11-16 | 2012-06-26 | Anobit Technologies Ltd. | Storage at M bits/cell density in N bits/cell analog memory cell devices, M>N |
US8174857B1 (en) | 2008-12-31 | 2012-05-08 | Anobit Technologies Ltd. | Efficient readout schemes for analog memory cell devices using multiple read threshold sets |
US8248831B2 (en) * | 2008-12-31 | 2012-08-21 | Apple Inc. | Rejuvenation of analog memory cells |
US8924661B1 (en) | 2009-01-18 | 2014-12-30 | Apple Inc. | Memory system including a controller and processors associated with memory devices |
US8228701B2 (en) | 2009-03-01 | 2012-07-24 | Apple Inc. | Selective activation of programming schemes in analog memory cell arrays |
US8259506B1 (en) | 2009-03-25 | 2012-09-04 | Apple Inc. | Database of memory read thresholds |
US8832354B2 (en) * | 2009-03-25 | 2014-09-09 | Apple Inc. | Use of host system resources by memory controller |
US8238157B1 (en) | 2009-04-12 | 2012-08-07 | Apple Inc. | Selective re-programming of analog memory cells |
US8479080B1 (en) | 2009-07-12 | 2013-07-02 | Apple Inc. | Adaptive over-provisioning in memory systems |
US8495465B1 (en) | 2009-10-15 | 2013-07-23 | Apple Inc. | Error correction coding over multiple memory pages |
US8677054B1 (en) | 2009-12-16 | 2014-03-18 | Apple Inc. | Memory management schemes for non-volatile memory devices |
TWI449043B (zh) * | 2009-12-17 | 2014-08-11 | Novatek Microelectronics Corp | 高速記憶體系統 |
US8694814B1 (en) | 2010-01-10 | 2014-04-08 | Apple Inc. | Reuse of host hibernation storage space by memory controller |
US8677203B1 (en) | 2010-01-11 | 2014-03-18 | Apple Inc. | Redundant data storage schemes for multi-die memory systems |
US8694853B1 (en) | 2010-05-04 | 2014-04-08 | Apple Inc. | Read commands for reading interfering memory cells |
US8572423B1 (en) | 2010-06-22 | 2013-10-29 | Apple Inc. | Reducing peak current in memory systems |
US8595591B1 (en) | 2010-07-11 | 2013-11-26 | Apple Inc. | Interference-aware assignment of programming levels in analog memory cells |
US9104580B1 (en) | 2010-07-27 | 2015-08-11 | Apple Inc. | Cache memory for hybrid disk drives |
US8645794B1 (en) | 2010-07-31 | 2014-02-04 | Apple Inc. | Data storage in analog memory cells using a non-integer number of bits per cell |
US8856475B1 (en) | 2010-08-01 | 2014-10-07 | Apple Inc. | Efficient selection of memory blocks for compaction |
US8694854B1 (en) | 2010-08-17 | 2014-04-08 | Apple Inc. | Read threshold setting based on soft readout statistics |
US9021181B1 (en) | 2010-09-27 | 2015-04-28 | Apple Inc. | Memory management for unifying memory cell conditions by using maximum time intervals |
KR102149222B1 (ko) * | 2013-09-26 | 2020-10-14 | 삼성전자주식회사 | 캐시를 이용한 데이터 복사 방법 및 그 장치 |
TWI553642B (zh) * | 2013-12-12 | 2016-10-11 | 慧榮科技股份有限公司 | 資料存取命令執行方法以及使用該方法的快閃記憶體裝置 |
CN105183676A (zh) * | 2015-10-21 | 2015-12-23 | 上海斐讯数据通信技术有限公司 | 对存储器写保护的系统及方法 |
US10108374B2 (en) | 2016-07-12 | 2018-10-23 | Nxp Usa, Inc. | Memory controller for performing write transaction with stall when write buffer is full and abort when transaction spans page boundary |
US11556416B2 (en) | 2021-05-05 | 2023-01-17 | Apple Inc. | Controlling memory readout reliability and throughput by adjusting distance between read thresholds |
US11847342B2 (en) | 2021-07-28 | 2023-12-19 | Apple Inc. | Efficient transfer of hard data and confidence levels in reading a nonvolatile memory |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58225432A (ja) * | 1982-06-24 | 1983-12-27 | Toshiba Corp | 要求バツフア装置 |
US5369651A (en) * | 1992-06-30 | 1994-11-29 | Intel Corporation | Multiplexed byte enable bus for partial word writes to ECC protected memory |
JPH06131244A (ja) * | 1992-10-20 | 1994-05-13 | Fujitsu Ltd | 共有メモリの非同期アクセス方式 |
JPH06266596A (ja) * | 1993-03-11 | 1994-09-22 | Hitachi Ltd | フラッシュメモリファイル記憶装置および情報処理装置 |
JPH07129456A (ja) * | 1993-10-28 | 1995-05-19 | Toshiba Corp | コンピュータシステム |
JP2591502B2 (ja) | 1994-12-09 | 1997-03-19 | 日本電気株式会社 | 情報処理システムおよびそのバス調停方式 |
US6044225A (en) * | 1996-03-13 | 2000-03-28 | Diamond Multimedia Systems, Inc. | Multiple parallel digital data stream channel controller |
US5943500A (en) * | 1996-07-19 | 1999-08-24 | Compaq Computer Corporation | Long latency interrupt handling and input/output write posting |
US6021473A (en) * | 1996-08-27 | 2000-02-01 | Vlsi Technology, Inc. | Method and apparatus for maintaining coherency for data transaction of CPU and bus device utilizing selective flushing mechanism |
US5974501A (en) * | 1996-12-19 | 1999-10-26 | Compaq Computer Corporation | Method and apparatus for detecting memory device types |
FR2759178B1 (fr) * | 1997-02-05 | 1999-04-09 | Sgs Thomson Microelectronics | Circuit de gestion de memoire dans un environnement multi-utilisateurs avec requete et priorite d'acces |
US6243769B1 (en) * | 1997-07-18 | 2001-06-05 | Micron Technology, Inc. | Dynamic buffer allocation for a computer system |
US6145042A (en) * | 1997-12-23 | 2000-11-07 | Emc Corporation | Timing protocol for a data storage system |
EP1044411B1 (fr) * | 1997-12-30 | 2003-05-02 | Micron Technology, Inc. | Ordinateur avec point d'acces graphique accelere et equipe avec plusieurs controleurs memoire et procede de manufacure de dites controleurs |
US6138183A (en) * | 1998-05-06 | 2000-10-24 | Ess Technolgoy Inc. | Transparent direct memory access |
-
1999
- 1999-07-12 US US09/351,053 patent/US6708257B2/en not_active Expired - Lifetime
-
2000
- 2000-06-12 JP JP2001510099A patent/JP2003504757A/ja not_active Withdrawn
- 2000-06-12 EP EP00941339A patent/EP1110151B1/fr not_active Expired - Lifetime
- 2000-06-12 WO PCT/US2000/016045 patent/WO2001004763A1/fr active IP Right Grant
- 2000-06-12 DE DE60037174T patent/DE60037174T2/de not_active Expired - Lifetime
Non-Patent Citations (1)
Title |
---|
See references of WO0104763A1 * |
Also Published As
Publication number | Publication date |
---|---|
DE60037174T2 (de) | 2008-10-09 |
DE60037174D1 (de) | 2008-01-03 |
EP1110151B1 (fr) | 2007-11-21 |
US6708257B2 (en) | 2004-03-16 |
JP2003504757A (ja) | 2003-02-04 |
US20010052060A1 (en) | 2001-12-13 |
WO2001004763A1 (fr) | 2001-01-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP1110151B1 (fr) | Bus systeme a effet de tampon pour les acces a la memoire externe | |
US9904489B2 (en) | Processing systems, memory controllers and methods for controlling memory access operations | |
US5822772A (en) | Memory controller and method of memory access sequence recordering that eliminates page miss and row miss penalties | |
US20070226422A1 (en) | Multi-master system and data transfer system | |
US20090132749A1 (en) | Cache memory system | |
US11500797B2 (en) | Computer memory expansion device and method of operation | |
US6836831B2 (en) | Independent sequencers in a DRAM control structure | |
US20040153610A1 (en) | Cache controller unit architecture and applied method | |
US6513104B1 (en) | Byte-wise write allocate with retry tracking | |
US7406571B2 (en) | Memory system and method for controlling the same, and method for maintaining data coherency | |
US20030088737A1 (en) | Bandwidth enhancement for uncached devices | |
US11176039B2 (en) | Cache and method for managing cache | |
JP2851777B2 (ja) | バス制御方法及び情報処理装置 | |
JP4680340B2 (ja) | プロセッサ | |
JP2001229074A (ja) | メモリ制御装置と情報処理装置及びメモリ制御チップ | |
JPH0793215A (ja) | 半導体記憶装置 | |
CN116302111A (zh) | 高效的多线程并行计算处理器数据缓存的设计方法和装置 | |
JPH11203198A (ja) | メモリアクセス制御装置 | |
JPH01112451A (ja) | キャッシュメモリ制御装置 | |
JPH0321941B2 (fr) | ||
JPH0695317B2 (ja) | キヤツシユメモリのプリフエツチ制御方式 | |
JPH0467241A (ja) | キヤツシユ方式 | |
JPH04268638A (ja) | キャッシュメモリ方式 | |
JPH03224043A (ja) | キャッシュ制御部におけるデータ転送制御方式 | |
JPH01287757A (ja) | 記憶装置の接続方式 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
PUAI | Public reference made under article 153(3) epc to a published international application that has entered the european phase |
Free format text: ORIGINAL CODE: 0009012 |
|
AK | Designated contracting states |
Kind code of ref document: A1 Designated state(s): AT BE CH CY DE DK ES FI FR GB GR IE IT LI LU MC NL PT SE |
|
AX | Request for extension of the european patent |
Free format text: AL;LT;LV;MK;RO;SI |
|
17P | Request for examination filed |
Effective date: 20010718 |
|
RBV | Designated contracting states (corrected) |
Designated state(s): DE FR GB |
|
17Q | First examination report despatched |
Effective date: 20050512 |
|
GRAP | Despatch of communication of intention to grant a patent |
Free format text: ORIGINAL CODE: EPIDOSNIGR1 |
|
GRAS | Grant fee paid |
Free format text: ORIGINAL CODE: EPIDOSNIGR3 |
|
RAP1 | Party data changed (applicant data changed or rights of an application transferred) |
Owner name: NXP B.V. |
|
GRAA | (expected) grant |
Free format text: ORIGINAL CODE: 0009210 |
|
AK | Designated contracting states |
Kind code of ref document: B1 Designated state(s): DE FR GB |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: FG4D |
|
REF | Corresponds to: |
Ref document number: 60037174 Country of ref document: DE Date of ref document: 20080103 Kind code of ref document: P |
|
ET | Fr: translation filed | ||
PLBE | No opposition filed within time limit |
Free format text: ORIGINAL CODE: 0009261 |
|
STAA | Information on the status of an ep patent application or granted ep patent |
Free format text: STATUS: NO OPPOSITION FILED WITHIN TIME LIMIT |
|
26N | No opposition filed |
Effective date: 20080822 |
|
REG | Reference to a national code |
Ref country code: GB Ref legal event code: 732E Free format text: REGISTERED BETWEEN 20110915 AND 20110921 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: TP Owner name: INVENSAS CORPORATION, US Effective date: 20111014 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R081 Ref document number: 60037174 Country of ref document: DE Owner name: INVENSAS CORP., (N. D. GES. D. STAATES DELAWAR, US Free format text: FORMER OWNER: NXP B.V., EINDHOVEN, NL Effective date: 20120412 Ref country code: DE Ref legal event code: R082 Ref document number: 60037174 Country of ref document: DE Representative=s name: EISENFUEHR SPEISER PATENTANWAELTE RECHTSANWAEL, DE Effective date: 20120412 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: CA Effective date: 20120724 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 16 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 17 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 18 |
|
REG | Reference to a national code |
Ref country code: FR Ref legal event code: PLFP Year of fee payment: 19 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: FR Payment date: 20180626 Year of fee payment: 19 |
|
PGFP | Annual fee paid to national office [announced via postgrant information from national office to epo] |
Ref country code: GB Payment date: 20180627 Year of fee payment: 19 Ref country code: DE Payment date: 20180627 Year of fee payment: 19 |
|
REG | Reference to a national code |
Ref country code: DE Ref legal event code: R119 Ref document number: 60037174 Country of ref document: DE |
|
GBPC | Gb: european patent ceased through non-payment of renewal fee |
Effective date: 20190612 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: DE Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20200101 Ref country code: GB Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20190612 |
|
PG25 | Lapsed in a contracting state [announced via postgrant information from national office to epo] |
Ref country code: FR Free format text: LAPSE BECAUSE OF NON-PAYMENT OF DUE FEES Effective date: 20190630 |