EP0723703A1 - Edge connectable metal package - Google Patents

Edge connectable metal package

Info

Publication number
EP0723703A1
EP0723703A1 EP94929803A EP94929803A EP0723703A1 EP 0723703 A1 EP0723703 A1 EP 0723703A1 EP 94929803 A EP94929803 A EP 94929803A EP 94929803 A EP94929803 A EP 94929803A EP 0723703 A1 EP0723703 A1 EP 0723703A1
Authority
EP
European Patent Office
Prior art keywords
package
leadframe
base component
perimeter
metallic
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Withdrawn
Application number
EP94929803A
Other languages
German (de)
French (fr)
Other versions
EP0723703A4 (en
Inventor
Paul R. Hoffman
James M. Popplewell
Jeffrey S. Braden
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Olin Corp
Original Assignee
Olin Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Olin Corp filed Critical Olin Corp
Publication of EP0723703A1 publication Critical patent/EP0723703A1/en
Publication of EP0723703A4 publication Critical patent/EP0723703A4/en
Withdrawn legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L24/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/60Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/04Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
    • H01L23/053Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
    • H01L23/057Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body the leads being parallel to the base
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/02Containers; Seals
    • H01L23/10Containers; Seals characterised by the material or arrangement of seals between parts, e.g. between cap and base of the container or between leads and walls of the container
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/142Metallic substrates having insulating layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49517Additional leads
    • H01L23/49524Additional leads the additional leads being a tape carrier or flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49517Additional leads
    • H01L23/49531Additional leads the additional leads being a wiring board
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49575Assemblies of semiconductor devices on lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L24/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L24/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/2612Auxiliary members for layer connectors, e.g. spacers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/291Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/29111Tin [Sn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29199Material of the matrix
    • H01L2224/2929Material of the matrix with a principal constituent of the material being a polymer, e.g. polyester, phenolic based polymer, epoxy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/28Structure, shape, material or disposition of the layer connectors prior to the connecting process
    • H01L2224/29Structure, shape, material or disposition of the layer connectors prior to the connecting process of an individual layer connector
    • H01L2224/29001Core members of the layer connector
    • H01L2224/29099Material
    • H01L2224/29198Material with a principal constituent of the material being a combination of two or more materials in the form of a matrix with a filler, i.e. being a hybrid material, e.g. segmented structures, foams
    • H01L2224/29298Fillers
    • H01L2224/29299Base material
    • H01L2224/293Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/29338Base material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/29339Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32245Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/4501Shape
    • H01L2224/45012Cross-sectional shape
    • H01L2224/45015Cross-sectional shape being circular
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/45124Aluminium (Al) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45144Gold (Au) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L2224/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • H01L2224/45001Core members of the connector
    • H01L2224/45099Material
    • H01L2224/451Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
    • H01L2224/45138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/45147Copper (Cu) as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • H01L2224/48247Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/49105Connecting at different heights
    • H01L2224/49109Connecting at different heights outside the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4911Disposition the connectors being bonded to at least one common bonding area, e.g. daisy chain
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/49Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
    • H01L2224/491Disposition
    • H01L2224/4912Layout
    • H01L2224/49175Parallel arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/83Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
    • H01L2224/838Bonding techniques
    • H01L2224/83801Soldering or alloying
    • H01L2224/83805Soldering or alloying involving forming a eutectic alloy at the bonding interface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/85Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
    • H01L2224/852Applying energy for connecting
    • H01L2224/85201Compression bonding
    • H01L2224/85205Ultrasonic bonding
    • H01L2224/85207Thermosonic bonding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/44Structure, shape, material or disposition of the wire connectors prior to the connecting process
    • H01L24/45Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/42Wire connectors; Manufacturing methods related thereto
    • H01L24/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L24/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/73Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01007Nitrogen [N]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01014Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01022Titanium [Ti]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01028Nickel [Ni]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01031Gallium [Ga]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0104Zirconium [Zr]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01046Palladium [Pd]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01047Silver [Ag]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01072Hafnium [Hf]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01074Tungsten [W]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01078Platinum [Pt]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01082Lead [Pb]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01083Bismuth [Bi]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01327Intermediate phases, i.e. intermetallics compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/095Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
    • H01L2924/097Glass-ceramics, e.g. devitrified glass
    • H01L2924/09701Low temperature co-fired ceramic [LTCC]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1515Shape
    • H01L2924/15153Shape the die mounting substrate comprising a recess for hosting the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/15165Monolayer substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/156Material
    • H01L2924/157Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2924/15738Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950 C and less than 1550 C
    • H01L2924/15747Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16152Cap comprising a cavity for hosting the device, e.g. U-shaped cap
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/161Cap
    • H01L2924/1615Shape
    • H01L2924/16195Flat cap [not enclosing an internal cavity]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/191Disposition
    • H01L2924/19101Disposition of discrete passive components
    • H01L2924/19107Disposition of discrete passive components off-chip wires
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/20Parameters
    • H01L2924/207Diameter ranges
    • H01L2924/20752Diameter ranges larger or equal to 20 microns less than 30 microns

Definitions

  • the present invention relates to metal packages for housing a plurality of integrated circuit devices. More particularly, the invention relates to an adhesively sealed metal package having a circuit electrically interconnected to a leadframe and thermally connected to the package base.
  • Adhesively sealed metal packages are disclosed in U.S. Patent Nos. 4,105,861 to Hascoe; 4,461,924 to Butt and 4,939,316 to Mahulikar et al.
  • the packages have a metallic base and cover.
  • a leadframe is disposed between the base and cover and adhesively bonded to both.
  • the leadframe may include a centrally positioned die attach paddle with an integrated circuit device bonded thereto. Bond wires electrically interconnect the device to the leadframe.
  • metal packages over molded plastic packages such as quad flat packs (QFPs) or ceramic packages such as ceramic dual in line packages (CERDIPs)
  • QFPs quad flat packs
  • CERDIPs ceramic dual in line packages
  • the metal package removes heat generated during the operation of the device more efficiently than plastic or ceramic packages.
  • the improved heat dissipation is due to both the improved thermal conduction of the metallic components and the ability of the components to disperse heat laterally along all surfaces of the package.
  • the improved thermal dissipation permits encapsulation of more complex and higher power integrated circuit devices than is possible with plastic or ceramic packages. As the integrated circuit devices become more complex, more electrical interconnections with external circuitry and with other integrated circuit devices is required.
  • the leadframe which electrically interconnects the device to external circuitry is usually manufactured from a copper base alloy having a thickness of from about 0.13mm to about 0.51mm (5-20 mils). Due to stamping and etching constraints, the minimum width of each lead, as well as the spacing between leads is about equal to the thickness of the leadframe. As a result, there is a limit on the number of leads which may approach the integrated circuit device.
  • An additional limitation is lead length. As the integrated circuit devices become more powerful and operate at higher operating speeds, the time for an electronic signal to travel from one device to the next limits the speed of the electronic assembly (such as a computer) . When a single device is encapsulated in each electronic package, the electronic signal must travel from the device, through a bond wire, through a leadframe, through a circuit trace on a printed circuit board, through a second leadframe, through a second bond wire and then to a second discretely housed device.
  • a hybrid circuit has conductive circuit traces formed on a dielectric substrate. Discrete integrated circuit devices are electrically interconnected to the circuit traces such that a plurality of devices may all be located on a single substrate.
  • the hybrid circuit can then be encapsulated in a metal, plastic or ceramic package typically referred to as a multi-chip module. Examples of multi-chip modules, as well as a description of their development may be found in an article by Hodson entitled "Circuits Meet the Challenge of Size, Power and Flexibility" which appeared in the October, 1991 issue of ELECTRONIC PACKAGING AND PRODUCTION.
  • Multi-chip modules address the problem of increasing the density of integrated circuit devices.
  • the dielectric substrates which are typically silicon or alumina, are not ideal for the conduction of heat from the multi-chip module.
  • aluminum nitride has been proposed as an alternate and will provide better thermal conduction, the material is brittle and hard to fabricate.
  • a low cost, high thermal conductivity multi-chip module may be formed using a metallic substrate.
  • the metal preferably copper, aluminum or an alloy thereof, has better thermal conductivity than conventional silicon and alumina substrates and also better thermal conductivity than Kovar which is frequently used to house the circuits. Accordingly, it is an object of the invention to provide a multi-chip module having high thermal conductivity. It is a feature of the invention that a circuit, either rigid or flexible, and either single or multi-layer, is adhesively bonded to a metallic substrate with an inorganic dielectric layer disposed therebetween. A plurality of integrated circuit devices are electrically interconnected either to that circuit or to a leadframe positioned around the perimeter of the circuit. Yet another feature of the invention is that the devices may be attached to any one of the metallic substrate, the inorganic dielectric layer, the circuit traces or an intervening die attach paddle.
  • a leadframe assembly for electrically interconnecting a plurality of semiconductor devices.
  • the assembly includes a leadframe with inner lead ends defining a central region and a hybrid circuit.
  • the hybrid circuit is made up of a dielectric substrate which supports circuit traces.
  • the hybrid circuit contains a first means for electrically interconnecting at least a portion of the circuit traces to the inner lead ends of the leadframe and a second means for supporting a plurality of discrete semiconductor devices.
  • the leadframe assembly is encapsulated within metallic package components or is encased in a plastic molding resin.
  • Figure 1 shows in cross sectional representation an adhesively sealed metal package as known from the prior art.
  • Figure 2 shows in top planar view an integrated circuit device bonded to a centrally positioned die attach paddle as known from the prior art.
  • Figure 3 shows in top planar view a hybrid circuit mounted on a die attach paddle and electrically interconnected to a leadframe in accordance with a first embodiment of the invention.
  • Figure 4 shows in cross sectional representation a multi-chip module incorporating a centrally positioned die attach paddle.
  • Figure 5 shows in cross sectional representation a hybrid circuit mounted on a metallic package component in accordance with a second embodiment of the invention.
  • Figure 6 shows in cross sectional representation a hybrid circuit mounted on a metallic package component and incorporating a multi-layer circuit in accordance with a third embodiment of the invention.
  • Figure 7 shows in cross sectional representation a multi-chip module with a leadframe is adhesively bonded to a metallic package component in accordance with a fourth embodiment of the invention.
  • Figure 8 shows in cross-sectional representation a hybrid circuit encapsulated in an adhesively sealed metal package.
  • Figure 9 shows in cross sectional representation an edge socketable metal electronic package in accordance with an embodiment of the invention.
  • Figure 10 shows in top planar view the edge socketable package of Fig. 9.
  • Figure 11 shows in top planar view a multi-chip module encased within the edge socketable package of Fig. 9.
  • Figure 12 shows in cross sectional representation an adhesively sealed metal package having circuit traces bonded to the package base in accordance with an embodiment of the invention.
  • Figure 13 shows in cross sectional representation an edge socketable package utilizing the circuit traces of Fig. 12.
  • Figure 14 shows in cross sectional representation a side brazed package utilizing the circuit traces of Fig. 12. The following definitions apply throughout this application:
  • Hybrid Circuit a circuit which combines several different components in a single package.
  • the hybrid circuit will include circuit traces supported on a dielectric substrate and a plurality of discrete semiconductor devices.
  • Multi-Chip Module an electronic package for housing one or more hybrid circuits.
  • Figure 1 shows in cross sectional an adhesively sealed metal package 10.
  • the package 10 has a metallic base component 12 and a cover component 14.
  • a leadframe 16 is disposed between the metallic base component 12 and the cover component 14 and adhesively bonded to both by a polymer adhesive 18.
  • a die attach paddle 20 which is typically formed from the same metal as the leadframe is bonded to the metallic base component 12 by a thermally conductive pad attach adhesive 22.
  • both the metallic base component 12 and the cover component 14 are formed from aluminum or an aluminum base alloy. At least a portion of the surfaces 30 of the package components is coated with an anodization layer which provides both corrosion resistance and electrical isolation. Dependent on whether the surface 32 of the interior of the metallic base component 12 is anodized or not, the semiconductor device 24 may be electrically interconnected to the metallic base component 12 or electrically isolated therefrom.
  • Figure 2 shows in top planar view the positioning of the semiconductor device 24 on a die attach paddle 20 as known from the prior art.
  • the die attach paddle 20 is disposed within a central region defined by the inner lead tips 34 of the leadframe.
  • the inner lead tips 34 may approach the semiconductor device 24 from all four directions as in a quad configuration; from two sides (dual in-line configuration) ; or from a single side (single in-line configuration) .
  • Small diameter bond wires 28 electrically interconnect the semiconductor device 24 to the inner lead ends 34 of the leadframe.
  • These bond wires 28 are generally small diameter, typically on the order of 0.025mm (1 mil), wires of copper, aluminum, gold or alloys thereof and are thermosonically bonded to the inner lead ends 34 of the leadframe and metallized input/output pads on the electrically active face of the semiconductor device 24.
  • thin strips of copper foil as utilized in tape automated bonding (TAB) may also form the interconnection between the semiconductor device 24 and the inner lead ends 28. Due to the stamping and etching constraints discussed above, a limited number of inner lead ends 34 may approach the semiconductor device 24. Spacing the inner lead ends 34 farther from the semiconductor device 24 will permit the inclusion of additional leads. However, this is not a desired solution. As the bond wire length increases, the operating speed of the device decreases.
  • Figure 3 shows a leadframe assembly 40 for the electrical interconnection of a hybrid circuit 42.
  • the hybrid circuit 42 comprises a dielectric substrate 44 which supports a plurality of circuit traces 46.
  • the dielectric substrate 44 may be formed from any suitable insulative material, either organic or inorganic, and may be either rigid or flexible.
  • dielectric substrate is preferred to facilitate the conduction of heat from the semiconductor devices.
  • the semiconductor device 24 c is mounted in an aperture 48 formed through the dielectric substrate 44 directly to either the package base (not shown) or a die attach paddle 20, the thickness of the dielectric substrate becomes less important.
  • the dielectric substrate 44 is formed from an insulative material having good thermal conductivity such as aluminum nitride or silicon carbide, the thickness of the substrates is less important.
  • Typical materials for the dielectric substrate include ceramics such as alumina (A1 2 0 3 ) , aluminum nitride (A1N) and silicon carbide (SiC) .
  • the dielectric substrate may also be an organic such as polyimide or an epoxy, either filled or unfilled.
  • Other substrate materials include silicon which has good thermal conductivity and a coefficient of thermal expansion exactly matching that of silicon based semiconductor devices 24.
  • a plurality of circuit traces 46 are formed on the dielectric substrate 44 by conventional means.
  • a desired pattern may be formed from a metallic paste by a process such as screen printing or direct writing. The metallic paste is then fired to drive off organic binders leaving behind a metallized circuit pattern.
  • a metallic film may be deposited by electroless plating or by lamination of a thin layer of metallic foil. Selective etching, such as photolithography, forms the described circuit patterns.
  • the circuit traces 46 can electrically interconnect semiconductor devices 24*, 24 b .
  • Other circuit traces 46' can form a metallization pad for attachment of an integrated circuit device 24*.
  • a first means is provided to electrically interconnect circuit traces to the inner lead ends 34 of the leadframe. Suitable first means include a metallized interposer pad 46" to shorten the length of bond wires extending between the inner lead ends 34 of the leadframe and a semiconductor device 24 d .
  • the circuit traces can form a metallic foil 47 bonded to semiconductor device 24 d in TAB format or form a series of discrete bonding sites for direct soldering to input/output sites on the integrated circuit device ("flip chip bonding") .
  • the circuit traces can also form another first means for electrical interconnection or an extension 50 for direct bonding to the inner lead ends 34.
  • the circuit traces 46* can form bonding pads for the direct attachment of inner lead ends 34 to the hybrid circuit 42. Attachment may be by any suitable electrically conductive means such as thermosonic bonding, thermal compression bonding, soldering and conductive adhesives. Preferred are low melting solders such as gold tin and lead tin alloys. Attachment of the leadframe assembly 40 to the metallic base component 12 of an adhesively sealed metal package is illustrated in cross-sectional representation in Figure 4.
  • Figure 4 shows two semiconductor devices 24*, 24 c bonded to a die attach paddle 20 by means of a hybrid circuit 42.
  • metallized bonding pad 46' may electrically interconnect the backside of the semiconductor device 24* to the leadframe or to other semiconductor devices.
  • the semiconductor device 24 c can extend through an aperture 48 in the hybrid circuit 42 for direct Bonding to the die attach paddle 20.
  • Attachments of the semiconductor devices 24*, 24 c to either the hybrid circuit 42 or the die attach paddle 20 may be by any conventional means such as an epoxy or a low temperature melting solder. If electrical interconnection between the backside of the semiconductor device and the bonding site is desired, either a metallic solder such as the gold tin eutectic or a lead tin composition may be used. Alternatively, a conductive adhesive such as a silver filled epoxy may be utilized.
  • suitable die attach materials include polymer adhesives and, when the dielectric substrate 44 is a high temperature substrate such as ceramic or silicon, a sealing glass may be utilized. Additionally, metals which alloy with the substrate, for example, for a silicon substrate, gold may be utilized.
  • Small diameter bond wires 28 electrically interconnect the inner lead ends 34 to a bonding pad 46" which is then electrically interconnected through a second bond wire 28' to a semiconductor device 24°.
  • This interposer circuit structure reduces the length of the bond wire required to interconnect the leadframe to the semiconductor device 24 c .
  • foil extensions 50 may extend from the circuit metallizations 46 for direct interconnection to inner lead ends 34.
  • Bond 52 between the foil extension 50 and the inner lead end 34 may be by any suitable means which maintains electrical conductivity between the foil extension and the inner lead end such as a conductive adhesive, a solder or thermal compression or thermosonic bonding. Most preferred are low melting temperature solders such as gold-tin or lead-tin alloys.
  • the leadframe assembly 40 is then bonded to a metallic base component 12 by a pad attach adhesive 22.
  • the pad attach adhesive 22 may be any suitable metallic or polymer adhesive such as a solder or epoxy. When a polymer adhesive is utilized, it is desirable to increase the thermal conductivity of the adhesive to improve thermal conduction.
  • the pad attach adhesive 22 may be a thermosetting epoxy filled with a thermally conductive material such as silver, graphite or alumina.
  • One particularly advantageous aspect of this embodiment is illustrated by the direct bonding of semiconductor device 24 c to die attach paddle 20. While all the advantages of the hybrid circuit 42 are obtained, the semiconductor device 24 c is in direct contact with the metallic die attach paddle 20. Heat generated by the semiconductor device does not pass through a thermally insulating dielectric substrate 44 to reach the thermally conductive die attach paddle 20.
  • a second embodiment of the invention is illustrated in cross sectional representation in Figure 5.
  • the hybrid circuit 42 is bonded such as by an adhesive 54 directly to the metallic base component 12. While the dielectric substrate 44 provides electrical isolation between the circuit traces 46 and the metallic base component 12, it is desirable to provide an inorganic dielectric layer 56 between the metallic base component and the hybrid circuit 42.
  • the metallic substrate is aluminum or an aluminum base alloy
  • the inorganic dielectric layer may constitute a layer of anodized aluminum formed by any suitable anodization process, such as anodic immersion in a solution containing sulfuric acid and sulfosalicylic acid which provides an integral black color for aluminum alloys of the 3xxx series (aluminum containing up to 1.5 weight percent manganese) .
  • the inorganic dielectric layer 56 may constitute a thin refractory oxide layer formed in situ, by coating with a second material and forming the inorganic dielectric layer from that second material or by direct bonding of an insulating layer.
  • the "in situ" process involves forming the inorganic dielectric layer 56 directly from the constituents of the copper base alloy.
  • Preferred copper alloys contain from about 2 to about 12 percent by weight aluminum.
  • One particularly preferred alloy is copper alloy C6381 containing 2.5 to 3.1% aluminum, 1.5 to 2.1% silicon and the balance copper.
  • the copper base alloy is oxidized by heating in gases having a low oxygen content.
  • One suitable gas is 4% hydrogen, 96% nitrogen and a trace of oxygen released from a trace of water mixed in the gas.
  • the copper base alloy may be clad with a metal or alloy capable of forming the refractory oxide as disclosed in U.S. Patent No. 4,862,323.
  • the copper base substrates may be coated with a second metal, such as nickel, and a refractory oxide formed on the coating layer.
  • a second metal such as nickel
  • Another suitable technique is disclosed in U.S. Patent No. 4,495,378 to Dotzer et al.
  • An iron or copper substrate is coated with a metallic flash of copper or silver. Aluminum is then electrolytically deposited on the flash and anodized to form an inorganic dielectric layer.
  • the formation of the layer may be selective, for example, when an electrolytic process is used such as anodization, a plater's tape may mask selected areas to prevent formation of the layer in those regions.
  • semiconductor device 24 e may be bonded directly to the metallic base component 12 to maximize thermal conduction from the electronic device.
  • the semiconductor device 24 f may be bonded to the inorganic dielectric layer. The choice between embodiments 24 e and 24 f depends on whether electrical isolation from the metallic base component 12 is desired.
  • the semiconductor device 24 b may be bonded to a metallization pad 46' formed from the circuitry traces 46.
  • Figure 6 illustrates in cross sectional representation a third embodiment of the invention.
  • the hybrid circuit comprises a multi-layer hybrid circuit 58 having a plurality of metallic layers and at least one dielectric layer separating the metallic layers.
  • Circuit traces 46 may be formed on the first metallic layer 60 as well as the second metallic layer 62.
  • one of the metallic layers may comprise a solid sheet for use as a ground or power plane.
  • An electrically conductive via 64 formed by any means known in the art, for example, deposition of a carbon black dispersion on the walls of a non-conductive via followed by electrolytic or electroless plating of a conductive material such as copper as disclosed in U.S. Patent No. 4,619,741 to Minten et al, may be utilized.
  • the conductive vias 64 allow electrical interconnection of the second metallic layer to input/output sites on the face of the semiconductor device 24.
  • the semiconductor devices may be bonded to either of the metallic layers, to the intervening dielectric layer 64, to a die attach paddle (not shown) to the inorganic dielectric layer 56 or to the metallic base component 12.
  • Figure 6 shows a multi-layer hybrid circuit 58 comprising two metal layers and a single dielectric layer, there may be any number of metallic layers and intervening dielectric layers. Additionally, while Figure 6 illustrates an embodiment in which the multi-layer hybrid circuit 58 is directly bonded to an inorganic dielectric layer 56 formed on the surface of a metallic base component 12, it is within the scope of the invention for a die attach paddle to be disposed between the multi-layer hybrid circuit and the metallic base component.
  • FIG. 7 illustrates in cross sectional representation a fourth embodiment of the invention.
  • the metallic base component 12 has an inorganic dielectric layer 56 formed on at least one surface.
  • a thermally conductive, electrically insulating pad attach adhesive 22 such as a thermosetting polymer, thermoplastic polymer or sealing glass bonds both the inner lead ends 34 of the leadframe and a plurality of die attach paddles 20 to the metallic base component.
  • Bond wires 28 electrically interconnect the semiconductor devices 24 to the leadframe and to metallic circuit runs 66 which may constitute inner lead fingers or metallic runs electrically isolated from the leadframe.
  • the semiconductor devices 24 are bonded to die attach paddles 20 with die attach adhesive 26.
  • the die attach paddles are then adhesively bonded to the inorganic dielectric layer by thermally conductive pad attach adhesive 22.
  • Thesleadframe assemblies illustrated in Figures 3-7 may be encapsulated in any suitable electronic package, such as plastic, ceramic or metal.
  • Figure 8 illustr es in cross sectional representation a preferred embodiment in which a multi-layer hybrid circuit is encapsulated within a metal electronic package 70. All elements illustrated in Figure 8 are not drawn to scale to better show the structure of the hybrid circuit 58. As a result, certain elements, notably semiconductor devices 24, are distorted in the Figure.
  • the package has a metallic base component 12 formed from a thermally conductive material such as an aluminum base alloy. Fins 72 may be formed in the metallic base component 12 to increase thermal dissipation.
  • a multi-layer hybrid circuit 58 having first 60 and second 62 metallic layers and intervening dielectric layers 64 is bonded by adhesive 54 to a die attach paddle 20. Thermally conductive pad attach adhesive 22 bonds the multi-layer hybrid circuit and the die attach paddle 20 to the metallic base component 12.
  • the surface 30 of the base component 12 is preferably coated with an inorganic dielectric layer to improve electrical isolation and corrosion resistance.
  • the first metallic layer 60 contains cantilever foil extensions 50 for direct bonding to the inner leads 34 of leadframe 16.
  • a plurality of semiconductor devices 24 are bonded to the die attach paddle 20. Bond wires 28 electrically interconnect the semiconductor devices 24 to circuit traces formed in the first metallic layer. Electrical interconnection to the second metallic layer may also be incorporated through the use of electrically conductive vias (not shown) .
  • a cover component 14 and a metallic base component 12 are bonded to the leadframe 16 by a polymer adhesive 18.
  • the polymer adhesive 18 is a thermosetting epoxy or other adhesive requiring heat for cure, air in the package cavity 74 will expand during heating.
  • a vent hole 76 is preferably formed in the cover component 14. The vent hole 76 is subsequently sealed, for example, by adhesively sealing a small metal slug to complete the multi-chip module 70.
  • Figure 8 illustrates an embodiment in which a leadframe assembly is encapsulated within a metal package, it is within the scope of the invention to encapsulate any of the above-described leadframe assemblies in a molded plastic package, a ceramic package or a glass sealed metal package.
  • FIG. 9 shows in cross-sectional representation another embodiment of the present invention.
  • the electronic package 90 is edge connectable for making electrical contact with an external socket.
  • the package 90 has a base component 92 formed from a thermally conductive material such as a metal, metal alloy or metal compound. Copper and aluminum based materials are preferred for good thermal conductivity. If a close match of the coefficient of thermal expansion of an encased silicon based semiconductor device 94 is required, the base component 92 may be formed from an iron-nickel alloy.
  • a ⁇ dframe 96 is bonded to the base component 92 by a ..irst dielectric sealant 98.
  • the first dielectric sealant is any suitably adherent material such as a thermosetting or thermoplastic polymer resin or a sealing glass.
  • the dielectric sealant 98 is a thermosetting epoxy resin.
  • the leadframe 96 is any suitable electrically conductive material such as copper or a copper based alloy.
  • a cover component 100 which may be formed from any suitable material such as a polymer, ceramic or metal, is bonded to the leadframe 96 with a second dielectric sealant 102.
  • the second dielectric sealant 102 is preferably formed from the same material as the first dielectric sealant 98 such that the same thermal profile cures both sealants.
  • the cover component 100 is preferably formed from a material having a coefficient of thermal expansion close to that of the base component 92 to avoid flexing of the package due to a coefficient of thermal expansion mis-match. Generally, the cover component 100 will be formed from the same material as the base component 92.
  • An external portion 104 of the leads of the leadframe 96 extends beyond the perimeter of the cover component 100 and is supported by the base component 92.
  • the external portion 104 terminates at the perimeter of base component 92.
  • the first dielectric sealant 98 electrically isolates the external portion 104 from a metallic base component 92.
  • the base component 92 is coated with a dielectric layer.
  • the edge connectable portion 106 may be any desired thickness.
  • the typical thickness of a printed wiring board socket is about 1.1 millimeters.
  • Figure 10 illustrates in top planar view the electronic package 90 of Figure 9.
  • the external portion 104 is shaded for clarity.
  • Advantages of this design in addition to the ease of edge connectability, include virtually no possibility of external lead damage, bending or distortion since the leads are rigidly adhered to the base component 92. While the leads can emanate from all four sides of the package as illustrated in Figure 10, it is within the scope of the invention for the leads to emanate from one, two or three sides.
  • Figure 11 shows in top planar view an electronic package 110 housing a hybrid circuit 112 which may be any known in the art or any of the hybrid circuits described above.
  • Circuit traces 114 and the means 116 of electrically interconnecting the circuit traces to electrical components 118 is described above.
  • the circuit traces 114 are electrically interconnected to the interior portion of a leadframe and the exterior portion 104 of the leadframe extends beyond the package cover 100 for electrical interconnection to a socket.
  • Figure 12 illustrates in cross-sectional representation an adhesively sealed electronic package 120 in accordance with another embodiment of the invention.
  • the base component 122 which may be any suitable metal, metal alloy or metallic compound, is at least partially coated with a dielectric layer 124.
  • the base component 122 is an aluminum based material and the dielectric layer 124 is an anodization layer.
  • Circuit traces 126 are deposited directly on the dielectric layer 124 by any suitable process such as screen printing, ion or plasma deposition or direct writing.
  • the circuit traces are any conductive material which is adherent to the dielectric layer 124 following firing or other curing. Suitable materials include metallizations such as copper, tungsten, palladium/nickel alloys and chromium/copper/chromium/laminar structures. Conductive polymers such as silver filled epoxy can also be used.
  • electrically conductive inks which are generally a mixture of a relatively low melting point metal or metal alloy powder, a relatively high melting metal powder and a flux.
  • the high melting point metal powder is copper powder.
  • other metals or alloys such as silver, gold, palladium and nickel and their alloys may be employed.
  • the lower melting temperature powder may be tin, bismuth, lead, gallium, indium or any other metal or metal alloy having a melting point lower than the high melting powder component.
  • the flux is driven off and the metallic powders diffuse, forming an intermetallic alloy with a relatively high melting temperature.
  • Conductive inks of this type are available from Toranaga Technologies, Inc., of Carlsbad, California.
  • One or more integrated circuit devices 128 or other electrical components are electrically interconnected to the circuit traces 126 by any suitable means 130 such as wire bonding, TAB attach or flip chip bonding.
  • the circuit trace 126 is electrically interconnected to a leadframe 132 by any suitable means such as wire bonding, TAB attach or direct soldering.
  • a dielectric sealing means 134 such as a thermosetting polymer resin, thermoplastic polymer resin or sealing glass bonds the leadframe 132 to the base component 122.
  • a cover component 136 is bonded to the opposing side of the leadframe by any suitable means, preferably the same first dielectric sealant 134.
  • the circuit traces 126 may extend to the perimeter of the base component 122 to form an edge socketable package as described above.
  • Figure 14 illustrates in cross sectional representation an electronic package in accordance with another embodiment of the invention. While most elements of this package are similar to those of Figures 12 and 13, the circuit trace 126 terminates at the perimeter of the base component 122 and cover component 136.
  • a suitable solder 142 such as a lead tin alloy or a gold tin alloy is deposited on the edge of the circuit trace 126 such as by solder dipping or screen printing.
  • a leadframe 144 is brought into contact with the solder 142 and bonded to the solder forming a side brazed package.

Abstract

There is provided an edge connectable electronic package (90). The package (90) has a metallic base (92) at least partially coated with a dielectric layer. An interconnection means (96) taking the form of either a leadframe or a circuit trace is electrically interconnected to an encased semiconductor device (94). The opposing end of the interconnection means (96) extends to the package perimeter for interconnection to a socket or brazing to external leads.

Description

EDGE CONNECTABLE METAL PACKAGE
The present invention relates to metal packages for housing a plurality of integrated circuit devices. More particularly, the invention relates to an adhesively sealed metal package having a circuit electrically interconnected to a leadframe and thermally connected to the package base.
Adhesively sealed metal packages are disclosed in U.S. Patent Nos. 4,105,861 to Hascoe; 4,461,924 to Butt and 4,939,316 to Mahulikar et al. The packages have a metallic base and cover. A leadframe is disposed between the base and cover and adhesively bonded to both. The leadframe may include a centrally positioned die attach paddle with an integrated circuit device bonded thereto. Bond wires electrically interconnect the device to the leadframe.
One advantage of metal packages over molded plastic packages such as quad flat packs (QFPs) or ceramic packages such as ceramic dual in line packages (CERDIPs) , is improved thermal conduction. The metal package removes heat generated during the operation of the device more efficiently than plastic or ceramic packages. The improved heat dissipation is due to both the improved thermal conduction of the metallic components and the ability of the components to disperse heat laterally along all surfaces of the package. The improved thermal dissipation permits encapsulation of more complex and higher power integrated circuit devices than is possible with plastic or ceramic packages. As the integrated circuit devices become more complex, more electrical interconnections with external circuitry and with other integrated circuit devices is required. The leadframe which electrically interconnects the device to external circuitry is usually manufactured from a copper base alloy having a thickness of from about 0.13mm to about 0.51mm (5-20 mils). Due to stamping and etching constraints, the minimum width of each lead, as well as the spacing between leads is about equal to the thickness of the leadframe. As a result, there is a limit on the number of leads which may approach the integrated circuit device.
An additional limitation is lead length. As the integrated circuit devices become more powerful and operate at higher operating speeds, the time for an electronic signal to travel from one device to the next limits the speed of the electronic assembly (such as a computer) . When a single device is encapsulated in each electronic package, the electronic signal must travel from the device, through a bond wire, through a leadframe, through a circuit trace on a printed circuit board, through a second leadframe, through a second bond wire and then to a second discretely housed device.
One approach to increase the density of interconnections to an integrated circuit device and to reduce the time required for an electric signal to travel from device to device is a hybrid circuit. A hybrid circuit has conductive circuit traces formed on a dielectric substrate. Discrete integrated circuit devices are electrically interconnected to the circuit traces such that a plurality of devices may all be located on a single substrate. The hybrid circuit can then be encapsulated in a metal, plastic or ceramic package typically referred to as a multi-chip module. Examples of multi-chip modules, as well as a description of their development may be found in an article by Hodson entitled "Circuits Meet the Challenge of Size, Power and Flexibility" which appeared in the October, 1991 issue of ELECTRONIC PACKAGING AND PRODUCTION.
Multi-chip modules address the problem of increasing the density of integrated circuit devices. However, the dielectric substrates which are typically silicon or alumina, are not ideal for the conduction of heat from the multi-chip module. While aluminum nitride has been proposed as an alternate and will provide better thermal conduction, the material is brittle and hard to fabricate.
Applicants have determined that a low cost, high thermal conductivity multi-chip module may be formed using a metallic substrate. The metal, preferably copper, aluminum or an alloy thereof, has better thermal conductivity than conventional silicon and alumina substrates and also better thermal conductivity than Kovar which is frequently used to house the circuits. Accordingly, it is an object of the invention to provide a multi-chip module having high thermal conductivity. It is a feature of the invention that a circuit, either rigid or flexible, and either single or multi-layer, is adhesively bonded to a metallic substrate with an inorganic dielectric layer disposed therebetween. A plurality of integrated circuit devices are electrically interconnected either to that circuit or to a leadframe positioned around the perimeter of the circuit. Yet another feature of the invention is that the devices may be attached to any one of the metallic substrate, the inorganic dielectric layer, the circuit traces or an intervening die attach paddle.
It is an advantage of the invention that the multi-chip modules have high thermal dissipation capabilities. Another advantage of the invention is that the inorganic dielectric layer electrically isolates the integrated circuit devices, the adhesively bonded circuit and the leadframe from the metallic package components of the multi-chip module. In accordance with the invention, there is provided a leadframe assembly for electrically interconnecting a plurality of semiconductor devices. The assembly includes a leadframe with inner lead ends defining a central region and a hybrid circuit. The hybrid circuit is made up of a dielectric substrate which supports circuit traces. The hybrid circuit contains a first means for electrically interconnecting at least a portion of the circuit traces to the inner lead ends of the leadframe and a second means for supporting a plurality of discrete semiconductor devices.
In a second embodiment of the invention, the leadframe assembly is encapsulated within metallic package components or is encased in a plastic molding resin.
The above stated objects, features and advantages, as well as others, will become more apparent from the specification and drawings which follow.
Figure 1 shows in cross sectional representation an adhesively sealed metal package as known from the prior art.
Figure 2 shows in top planar view an integrated circuit device bonded to a centrally positioned die attach paddle as known from the prior art.
Figure 3 shows in top planar view a hybrid circuit mounted on a die attach paddle and electrically interconnected to a leadframe in accordance with a first embodiment of the invention.
Figure 4 shows in cross sectional representation a multi-chip module incorporating a centrally positioned die attach paddle. Figure 5 shows in cross sectional representation a hybrid circuit mounted on a metallic package component in accordance with a second embodiment of the invention. Figure 6 shows in cross sectional representation a hybrid circuit mounted on a metallic package component and incorporating a multi-layer circuit in accordance with a third embodiment of the invention. Figure 7 shows in cross sectional representation a multi-chip module with a leadframe is adhesively bonded to a metallic package component in accordance with a fourth embodiment of the invention. Figure 8 shows in cross-sectional representation a hybrid circuit encapsulated in an adhesively sealed metal package. Figure 9 shows in cross sectional representation an edge socketable metal electronic package in accordance with an embodiment of the invention. Figure 10 shows in top planar view the edge socketable package of Fig. 9.
Figure 11 shows in top planar view a multi-chip module encased within the edge socketable package of Fig. 9. Figure 12 shows in cross sectional representation an adhesively sealed metal package having circuit traces bonded to the package base in accordance with an embodiment of the invention. Figure 13 shows in cross sectional representation an edge socketable package utilizing the circuit traces of Fig. 12.
Figure 14 shows in cross sectional representation a side brazed package utilizing the circuit traces of Fig. 12. The following definitions apply throughout this application:
Hybrid Circuit - a circuit which combines several different components in a single package. Typically, the hybrid circuit will include circuit traces supported on a dielectric substrate and a plurality of discrete semiconductor devices.
Multi-Chip Module - an electronic package for housing one or more hybrid circuits.
Figure 1 shows in cross sectional an adhesively sealed metal package 10. The package 10 has a metallic base component 12 and a cover component 14. A leadframe 16 is disposed between the metallic base component 12 and the cover component 14 and adhesively bonded to both by a polymer adhesive 18.
A die attach paddle 20 which is typically formed from the same metal as the leadframe is bonded to the metallic base component 12 by a thermally conductive pad attach adhesive 22. An integrated circuit device 24, typically a silicon based semiconductor integrated circuit, is bonded to the die attach paddle 20 by a die attach 26 which may be either a low melting temperature solder or a polymer adhesive. Small diameter bond wires 28 electrically interconnect the leadframe 16 to the semiconductor device 24.
In the electronic package of U.S. Patent No. 4,939,316, both the metallic base component 12 and the cover component 14 are formed from aluminum or an aluminum base alloy. At least a portion of the surfaces 30 of the package components is coated with an anodization layer which provides both corrosion resistance and electrical isolation. Dependent on whether the surface 32 of the interior of the metallic base component 12 is anodized or not, the semiconductor device 24 may be electrically interconnected to the metallic base component 12 or electrically isolated therefrom.
Figure 2 shows in top planar view the positioning of the semiconductor device 24 on a die attach paddle 20 as known from the prior art. The die attach paddle 20 is disposed within a central region defined by the inner lead tips 34 of the leadframe. The inner lead tips 34 may approach the semiconductor device 24 from all four directions as in a quad configuration; from two sides (dual in-line configuration) ; or from a single side (single in-line configuration) . Small diameter bond wires 28 electrically interconnect the semiconductor device 24 to the inner lead ends 34 of the leadframe. These bond wires 28 are generally small diameter, typically on the order of 0.025mm (1 mil), wires of copper, aluminum, gold or alloys thereof and are thermosonically bonded to the inner lead ends 34 of the leadframe and metallized input/output pads on the electrically active face of the semiconductor device 24. Alternatively, thin strips of copper foil as utilized in tape automated bonding (TAB) may also form the interconnection between the semiconductor device 24 and the inner lead ends 28. Due to the stamping and etching constraints discussed above, a limited number of inner lead ends 34 may approach the semiconductor device 24. Spacing the inner lead ends 34 farther from the semiconductor device 24 will permit the inclusion of additional leads. However, this is not a desired solution. As the bond wire length increases, the operating speed of the device decreases. Longer bond wires are also prone to sag which may cause an electrical short circuit. These problems are solved by the first embodiment of Applicant's invention which is illustrated in top planar view in Figure 3. Figure 3 shows a leadframe assembly 40 for the electrical interconnection of a hybrid circuit 42. The hybrid circuit 42 comprises a dielectric substrate 44 which supports a plurality of circuit traces 46. The dielectric substrate 44 may be formed from any suitable insulative material, either organic or inorganic, and may be either rigid or flexible. Generally, if the semiconductor devices 24*, 24b, 24% 24d are mounted on the dielectric substrate as shown for semiconductor devices 24*, 24 , 24d, a relatively thin, on the order of 0.025-0.076mm (1-3 mils), dielectric substrate is preferred to facilitate the conduction of heat from the semiconductor devices. If the semiconductor device 24c is mounted in an aperture 48 formed through the dielectric substrate 44 directly to either the package base (not shown) or a die attach paddle 20, the thickness of the dielectric substrate becomes less important. Similarly, if the dielectric substrate 44 is formed from an insulative material having good thermal conductivity such as aluminum nitride or silicon carbide, the thickness of the substrates is less important.
Typical materials for the dielectric substrate include ceramics such as alumina (A1203) , aluminum nitride (A1N) and silicon carbide (SiC) . The dielectric substrate may also be an organic such as polyimide or an epoxy, either filled or unfilled. Other substrate materials include silicon which has good thermal conductivity and a coefficient of thermal expansion exactly matching that of silicon based semiconductor devices 24.
A plurality of circuit traces 46 are formed on the dielectric substrate 44 by conventional means. For materials able to withstand high temperatures such as ceramic and silicon, a desired pattern may be formed from a metallic paste by a process such as screen printing or direct writing. The metallic paste is then fired to drive off organic binders leaving behind a metallized circuit pattern. When the dielectric substrate 44 is organic based, such as a polyimide, a metallic film may be deposited by electroless plating or by lamination of a thin layer of metallic foil. Selective etching, such as photolithography, forms the described circuit patterns.
The circuit traces 46 can electrically interconnect semiconductor devices 24*, 24b. Other circuit traces 46' can form a metallization pad for attachment of an integrated circuit device 24*. A first means is provided to electrically interconnect circuit traces to the inner lead ends 34 of the leadframe. Suitable first means include a metallized interposer pad 46" to shorten the length of bond wires extending between the inner lead ends 34 of the leadframe and a semiconductor device 24d. The circuit traces can form a metallic foil 47 bonded to semiconductor device 24d in TAB format or form a series of discrete bonding sites for direct soldering to input/output sites on the integrated circuit device ("flip chip bonding") .
The circuit traces can also form another first means for electrical interconnection or an extension 50 for direct bonding to the inner lead ends 34. The circuit traces 46* can form bonding pads for the direct attachment of inner lead ends 34 to the hybrid circuit 42. Attachment may be by any suitable electrically conductive means such as thermosonic bonding, thermal compression bonding, soldering and conductive adhesives. Preferred are low melting solders such as gold tin and lead tin alloys. Attachment of the leadframe assembly 40 to the metallic base component 12 of an adhesively sealed metal package is illustrated in cross-sectional representation in Figure 4. Figure 4 shows two semiconductor devices 24*, 24c bonded to a die attach paddle 20 by means of a hybrid circuit 42. Semiconductor device 24* is directly bonded to a metallized circuit trace 46' bonding pad. As more clearly shown in Figure 3, metallized bonding pad 46' may electrically interconnect the backside of the semiconductor device 24* to the leadframe or to other semiconductor devices.
Referring back to Figure 4, the semiconductor device 24c can extend through an aperture 48 in the hybrid circuit 42 for direct Bonding to the die attach paddle 20. Attachments of the semiconductor devices 24*, 24c to either the hybrid circuit 42 or the die attach paddle 20 may be by any conventional means such as an epoxy or a low temperature melting solder. If electrical interconnection between the backside of the semiconductor device and the bonding site is desired, either a metallic solder such as the gold tin eutectic or a lead tin composition may be used. Alternatively, a conductive adhesive such as a silver filled epoxy may be utilized.
If, as illustrated in Figure 3, the integrated circuit device 24d is directly bonded to the dielectric substrate 44, suitable die attach materials include polymer adhesives and, when the dielectric substrate 44 is a high temperature substrate such as ceramic or silicon, a sealing glass may be utilized. Additionally, metals which alloy with the substrate, for example, for a silicon substrate, gold may be utilized.
Referring back to Figure 4, two methods of interconnecting the hybrid circuit 42 to an external leadframe are illustrated. Small diameter bond wires 28 electrically interconnect the inner lead ends 34 to a bonding pad 46" which is then electrically interconnected through a second bond wire 28' to a semiconductor device 24°. This interposer circuit structure reduces the length of the bond wire required to interconnect the leadframe to the semiconductor device 24c.
Alternatively, foil extensions 50 may extend from the circuit metallizations 46 for direct interconnection to inner lead ends 34. Bond 52 between the foil extension 50 and the inner lead end 34 may be by any suitable means which maintains electrical conductivity between the foil extension and the inner lead end such as a conductive adhesive, a solder or thermal compression or thermosonic bonding. Most preferred are low melting temperature solders such as gold-tin or lead-tin alloys.
The leadframe assembly 40 is then bonded to a metallic base component 12 by a pad attach adhesive 22. The pad attach adhesive 22 may be any suitable metallic or polymer adhesive such as a solder or epoxy. When a polymer adhesive is utilized, it is desirable to increase the thermal conductivity of the adhesive to improve thermal conduction. The pad attach adhesive 22 may be a thermosetting epoxy filled with a thermally conductive material such as silver, graphite or alumina. One particularly advantageous aspect of this embodiment is illustrated by the direct bonding of semiconductor device 24c to die attach paddle 20. While all the advantages of the hybrid circuit 42 are obtained, the semiconductor device 24c is in direct contact with the metallic die attach paddle 20. Heat generated by the semiconductor device does not pass through a thermally insulating dielectric substrate 44 to reach the thermally conductive die attach paddle 20.
A second embodiment of the invention is illustrated in cross sectional representation in Figure 5. The hybrid circuit 42 is bonded such as by an adhesive 54 directly to the metallic base component 12. While the dielectric substrate 44 provides electrical isolation between the circuit traces 46 and the metallic base component 12, it is desirable to provide an inorganic dielectric layer 56 between the metallic base component and the hybrid circuit 42. When the metallic substrate is aluminum or an aluminum base alloy, the inorganic dielectric layer may constitute a layer of anodized aluminum formed by any suitable anodization process, such as anodic immersion in a solution containing sulfuric acid and sulfosalicylic acid which provides an integral black color for aluminum alloys of the 3xxx series (aluminum containing up to 1.5 weight percent manganese) .
Where the metallic base component 12 is copper or a copper base alloy, the inorganic dielectric layer 56 may constitute a thin refractory oxide layer formed in situ, by coating with a second material and forming the inorganic dielectric layer from that second material or by direct bonding of an insulating layer. The "in situ" process involves forming the inorganic dielectric layer 56 directly from the constituents of the copper base alloy. Preferred copper alloys contain from about 2 to about 12 percent by weight aluminum. One particularly preferred alloy is copper alloy C6381 containing 2.5 to 3.1% aluminum, 1.5 to 2.1% silicon and the balance copper. The copper base alloy is oxidized by heating in gases having a low oxygen content. One suitable gas is 4% hydrogen, 96% nitrogen and a trace of oxygen released from a trace of water mixed in the gas.
If the copper base alloy is not suited for insitu formation of the inorganic dielectric layer 56, the copper base alloy may be clad with a metal or alloy capable of forming the refractory oxide as disclosed in U.S. Patent No. 4,862,323. Alternatively, as disclosed in U.S. Patent No. 4,888,449 to Crane et al, the copper base substrates may be coated with a second metal, such as nickel, and a refractory oxide formed on the coating layer. Another suitable technique is disclosed in U.S. Patent No. 4,495,378 to Dotzer et al. An iron or copper substrate is coated with a metallic flash of copper or silver. Aluminum is then electrolytically deposited on the flash and anodized to form an inorganic dielectric layer.
Yet another method of forming an inorganic dielectric layer 56 on a metallic base component 12 is disclosed in U.S. Patent No. 4,611,745 to Nakahashi et al. An aluminum nitride substrate is soldered to a copper layer using a braze material comprising silver and a reactive metals selected from the group consisting of titanium, zirconium and hafnium.
Whatever method is used for the formation of the inorganic dielectric layer 56, it is preferred that the formation of the layer may be selective, for example, when an electrolytic process is used such as anodization, a plater's tape may mask selected areas to prevent formation of the layer in those regions. By selective deposition, semiconductor device 24e may be bonded directly to the metallic base component 12 to maximize thermal conduction from the electronic device. Alternatively, the semiconductor device 24f may be bonded to the inorganic dielectric layer. The choice between embodiments 24e and 24f depends on whether electrical isolation from the metallic base component 12 is desired.
As with the preceding embodiment, the semiconductor device 24b may be bonded to a metallization pad 46' formed from the circuitry traces 46.
Figure 6 illustrates in cross sectional representation a third embodiment of the invention. In this embodiment, the hybrid circuit comprises a multi-layer hybrid circuit 58 having a plurality of metallic layers and at least one dielectric layer separating the metallic layers. Circuit traces 46 may be formed on the first metallic layer 60 as well as the second metallic layer 62. Alternatively, one of the metallic layers may comprise a solid sheet for use as a ground or power plane. An electrically conductive via 64 formed by any means known in the art, for example, deposition of a carbon black dispersion on the walls of a non-conductive via followed by electrolytic or electroless plating of a conductive material such as copper as disclosed in U.S. Patent No. 4,619,741 to Minten et al, may be utilized. The conductive vias 64 allow electrical interconnection of the second metallic layer to input/output sites on the face of the semiconductor device 24. The semiconductor devices may be bonded to either of the metallic layers, to the intervening dielectric layer 64, to a die attach paddle (not shown) to the inorganic dielectric layer 56 or to the metallic base component 12.
While Figure 6 shows a multi-layer hybrid circuit 58 comprising two metal layers and a single dielectric layer, there may be any number of metallic layers and intervening dielectric layers. Additionally, while Figure 6 illustrates an embodiment in which the multi-layer hybrid circuit 58 is directly bonded to an inorganic dielectric layer 56 formed on the surface of a metallic base component 12, it is within the scope of the invention for a die attach paddle to be disposed between the multi-layer hybrid circuit and the metallic base component.
Figure 7 illustrates in cross sectional representation a fourth embodiment of the invention. The metallic base component 12 has an inorganic dielectric layer 56 formed on at least one surface. A thermally conductive, electrically insulating pad attach adhesive 22 such as a thermosetting polymer, thermoplastic polymer or sealing glass bonds both the inner lead ends 34 of the leadframe and a plurality of die attach paddles 20 to the metallic base component. Bond wires 28 electrically interconnect the semiconductor devices 24 to the leadframe and to metallic circuit runs 66 which may constitute inner lead fingers or metallic runs electrically isolated from the leadframe. The semiconductor devices 24 are bonded to die attach paddles 20 with die attach adhesive 26. The die attach paddles are then adhesively bonded to the inorganic dielectric layer by thermally conductive pad attach adhesive 22.
Thesleadframe assemblies illustrated in Figures 3-7 may be encapsulated in any suitable electronic package, such as plastic, ceramic or metal. Figure 8 illustr es in cross sectional representation a preferred embodiment in which a multi-layer hybrid circuit is encapsulated within a metal electronic package 70. All elements illustrated in Figure 8 are not drawn to scale to better show the structure of the hybrid circuit 58. As a result, certain elements, notably semiconductor devices 24, are distorted in the Figure.
The package has a metallic base component 12 formed from a thermally conductive material such as an aluminum base alloy. Fins 72 may be formed in the metallic base component 12 to increase thermal dissipation. A multi-layer hybrid circuit 58 having first 60 and second 62 metallic layers and intervening dielectric layers 64 is bonded by adhesive 54 to a die attach paddle 20. Thermally conductive pad attach adhesive 22 bonds the multi-layer hybrid circuit and the die attach paddle 20 to the metallic base component 12. The surface 30 of the base component 12 is preferably coated with an inorganic dielectric layer to improve electrical isolation and corrosion resistance. The first metallic layer 60 contains cantilever foil extensions 50 for direct bonding to the inner leads 34 of leadframe 16. A plurality of semiconductor devices 24 are bonded to the die attach paddle 20. Bond wires 28 electrically interconnect the semiconductor devices 24 to circuit traces formed in the first metallic layer. Electrical interconnection to the second metallic layer may also be incorporated through the use of electrically conductive vias (not shown) .
A cover component 14 and a metallic base component 12 are bonded to the leadframe 16 by a polymer adhesive 18. If the polymer adhesive 18 is a thermosetting epoxy or other adhesive requiring heat for cure, air in the package cavity 74 will expand during heating. To prevent the change in cavity volume from creating pressure on the polymer adhesive 18 and causing an inadequate seal, a vent hole 76 is preferably formed in the cover component 14. The vent hole 76 is subsequently sealed, for example, by adhesively sealing a small metal slug to complete the multi-chip module 70.
While Figure 8 illustrates an embodiment in which a leadframe assembly is encapsulated within a metal package, it is within the scope of the invention to encapsulate any of the above-described leadframe assemblies in a molded plastic package, a ceramic package or a glass sealed metal package.
Figure 9 shows in cross-sectional representation another embodiment of the present invention. The electronic package 90 is edge connectable for making electrical contact with an external socket. The package 90 has a base component 92 formed from a thermally conductive material such as a metal, metal alloy or metal compound. Copper and aluminum based materials are preferred for good thermal conductivity. If a close match of the coefficient of thermal expansion of an encased silicon based semiconductor device 94 is required, the base component 92 may be formed from an iron-nickel alloy.
A ^dframe 96 is bonded to the base component 92 by a ..irst dielectric sealant 98. The first dielectric sealant is any suitably adherent material such as a thermosetting or thermoplastic polymer resin or a sealing glass. Preferably, the dielectric sealant 98 is a thermosetting epoxy resin. The leadframe 96 is any suitable electrically conductive material such as copper or a copper based alloy.
A cover component 100 which may be formed from any suitable material such as a polymer, ceramic or metal, is bonded to the leadframe 96 with a second dielectric sealant 102. For ease of assembly, the second dielectric sealant 102 is preferably formed from the same material as the first dielectric sealant 98 such that the same thermal profile cures both sealants. The cover component 100 is preferably formed from a material having a coefficient of thermal expansion close to that of the base component 92 to avoid flexing of the package due to a coefficient of thermal expansion mis-match. Generally, the cover component 100 will be formed from the same material as the base component 92.
An external portion 104 of the leads of the leadframe 96 extends beyond the perimeter of the cover component 100 and is supported by the base component 92. Preferably, the external portion 104 terminates at the perimeter of base component 92. The first dielectric sealant 98 electrically isolates the external portion 104 from a metallic base component 92. To provide improved electrical isolation, the base component 92 is coated with a dielectric layer. By varying the thickness of the base component 92, leadframe 96 and first dielectric sealant 98, the edge connectable portion 106 may be any desired thickness. The typical thickness of a printed wiring board socket is about 1.1 millimeters.
Figure 10 illustrates in top planar view the electronic package 90 of Figure 9. The external portion 104 is shaded for clarity. Advantages of this design, in addition to the ease of edge connectability, include virtually no possibility of external lead damage, bending or distortion since the leads are rigidly adhered to the base component 92. While the leads can emanate from all four sides of the package as illustrated in Figure 10, it is within the scope of the invention for the leads to emanate from one, two or three sides.
Figure 11 shows in top planar view an electronic package 110 housing a hybrid circuit 112 which may be any known in the art or any of the hybrid circuits described above. Circuit traces 114 and the means 116 of electrically interconnecting the circuit traces to electrical components 118 is described above. The circuit traces 114 are electrically interconnected to the interior portion of a leadframe and the exterior portion 104 of the leadframe extends beyond the package cover 100 for electrical interconnection to a socket.
Figure 12 illustrates in cross-sectional representation an adhesively sealed electronic package 120 in accordance with another embodiment of the invention. In this embodiment, the base component 122, which may be any suitable metal, metal alloy or metallic compound, is at least partially coated with a dielectric layer 124. Preferably, the base component 122 is an aluminum based material and the dielectric layer 124 is an anodization layer. Circuit traces 126 are deposited directly on the dielectric layer 124 by any suitable process such as screen printing, ion or plasma deposition or direct writing. The circuit traces are any conductive material which is adherent to the dielectric layer 124 following firing or other curing. Suitable materials include metallizations such as copper, tungsten, palladium/nickel alloys and chromium/copper/chromium/laminar structures. Conductive polymers such as silver filled epoxy can also be used.
Another group of suitable materials are electrically conductive inks which are generally a mixture of a relatively low melting point metal or metal alloy powder, a relatively high melting metal powder and a flux. Typically, the high melting point metal powder is copper powder. However, other metals or alloys such as silver, gold, palladium and nickel and their alloys may be employed. The lower melting temperature powder may be tin, bismuth, lead, gallium, indium or any other metal or metal alloy having a melting point lower than the high melting powder component. During firing, the flux is driven off and the metallic powders diffuse, forming an intermetallic alloy with a relatively high melting temperature. Conductive inks of this type are available from Toranaga Technologies, Inc., of Carlsbad, California.
One or more integrated circuit devices 128 or other electrical components are electrically interconnected to the circuit traces 126 by any suitable means 130 such as wire bonding, TAB attach or flip chip bonding. The circuit trace 126 is electrically interconnected to a leadframe 132 by any suitable means such as wire bonding, TAB attach or direct soldering. A dielectric sealing means 134 such as a thermosetting polymer resin, thermoplastic polymer resin or sealing glass bonds the leadframe 132 to the base component 122. A cover component 136 is bonded to the opposing side of the leadframe by any suitable means, preferably the same first dielectric sealant 134. With reference to Figure 13, the circuit traces 126 may extend to the perimeter of the base component 122 to form an edge socketable package as described above.
Figure 14 illustrates in cross sectional representation an electronic package in accordance with another embodiment of the invention. While most elements of this package are similar to those of Figures 12 and 13, the circuit trace 126 terminates at the perimeter of the base component 122 and cover component 136. A suitable solder 142 such as a lead tin alloy or a gold tin alloy is deposited on the edge of the circuit trace 126 such as by solder dipping or screen printing. A leadframe 144 is brought into contact with the solder 142 and bonded to the solder forming a side brazed package.
It is apparent that there has been provided in accordance with this invention a leadframe assembly incorporating a hybrid circuit which fully satisfies the objects, means and advantages set forth hereinbefore. While the invention has been described in combination with specific embodiments thereof, it is evident that many alternatives, modifications and variations will be apparent to those skilled in the art in light of the foregoing description. Accordingly, it is intended to embrace all such alternatives, modifications, and variations as fall within the spirit and broad scope of the claims.

Claims

IN THE CLAIMS ;
1. A package (90) for encasing one or more electronic devices (94) , characterized by: a base component (92) having a first perimeter; a cover component (100) having a second perimeter of a size less than said first perimeter; and a leadframe (96) disposed between the base component (92) and the cover component (100) wherein an external portion (104) of said leadframe (96) terminates adjacent said first perimeter.
2. The package (90) of claim 1 characterized in that said base component (92) is selected from the group consisting of metals, metal alloys and metal compounds.
3. The package (90) of claim 2 characterized in that said base component (92) is aluminum, an aluminum alloy or an aluminum compound.
4. The package (90) of either claim 2 or claim 3 characterized in that said base component (92) is at least partially coated with a dielectric layer.
5. The package (90) of claim 4 characterized in that the combined thickness of said base component (92) , said external portion of said leadframe (96) and a dielectric sealant (98) bonding said base component (92) to said leadframe (96) is that effective to electrically interconnect said package (90) to an external socket.
6. A package (120) for encasing one or more electronic devices (128) , characterized by: a base component (122) at least partially coated with a dielectric layer (124) ; a cover component (136) ; a leadframe (132) disposed between the base component (122) and the cover component (136) ; and one or more circuit traces (126) adherent to said dielectric layer (124) and electrically interconnected to both said electronic devices (128) and to said leadframe (132) .
7. The package (120) of claim 6 characterized in that said base (122) is aluminum, an aluminum alloy or an aluminum compound and said dielectric layer (124) is an anodization layer.
8. The package (120) of claim 7 characterized in that said circuit traces (126) are selected from the goup consisting of fired metallizations, silver filled polymers and conductive inks.
9. A package (120, 140) for encasing one or more electronic devices (128) , characterized by: an aluminum alloy base component (122) at least partially coated with an anodization layer (124) and having a first perimeter; a cover component (136) having a second perimeter; and one or more circuit traces (126) adherent to said anodization layer (124) and extending to about said first perimeter.
10. The package (120, 140) of claim 9 characterized in that said circuit traces (126) are selected from the goup consisting of fired metallizations, silver filled polymers and conductive inks.
11. The package (120) of claim 9 characterized in that said first perimeter is greater than said second perimeter.
12. The package (140) of claim 9 characterized in that said first perimeter is equal to said second perimeter.
13. The package (120, 140) of either claim 11 or claim 12 characterized in that a leadframe (144) is soldered (142) to the edges of said circuit traces (126) adjacent said first perimeter.
EP94929803A 1993-10-12 1994-09-26 Edge connectable metal package Withdrawn EP0723703A4 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US134993 1987-12-18
US13499393A 1993-10-12 1993-10-12
PCT/US1994/010388 WO1995010853A1 (en) 1993-10-12 1994-09-26 Edge connectable metal package

Publications (2)

Publication Number Publication Date
EP0723703A1 true EP0723703A1 (en) 1996-07-31
EP0723703A4 EP0723703A4 (en) 1998-04-01

Family

ID=22466004

Family Applications (1)

Application Number Title Priority Date Filing Date
EP94929803A Withdrawn EP0723703A4 (en) 1993-10-12 1994-09-26 Edge connectable metal package

Country Status (5)

Country Link
EP (1) EP0723703A4 (en)
JP (1) JPH09503888A (en)
KR (1) KR960705354A (en)
AU (1) AU7873894A (en)
WO (1) WO1995010853A1 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102008001414A1 (en) * 2008-04-28 2009-10-29 Robert Bosch Gmbh Substrate circuit module with components in multiple contacting levels

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2094552A (en) * 1981-03-06 1982-09-15 Thomson Csf A semiconductor-chip encapsulation micromodule which is testable after soldering on a substrate
US4480013A (en) * 1981-07-20 1984-10-30 Sumitomo Electric Industries, Ltd. Substrate for use in semiconductor apparatus
US4577056A (en) * 1984-04-09 1986-03-18 Olin Corporation Hermetically sealed metal package
US4862323A (en) * 1984-04-12 1989-08-29 Olin Corporation Chip carrier
US4939316A (en) * 1988-10-05 1990-07-03 Olin Corporation Aluminum alloy semiconductor packages
US5013871A (en) * 1988-02-10 1991-05-07 Olin Corporation Kit for the assembly of a metal electronic package
US5014159A (en) * 1982-04-19 1991-05-07 Olin Corporation Semiconductor package

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS58190046A (en) * 1982-04-30 1983-11-05 Fujitsu Ltd Semiconductor device
US4953001A (en) * 1985-09-27 1990-08-28 Raytheon Company Semiconductor device package and packaging method
US4839716A (en) * 1987-06-01 1989-06-13 Olin Corporation Semiconductor packaging
US5268533A (en) * 1991-05-03 1993-12-07 Hughes Aircraft Company Pre-stressed laminated lid for electronic circuit package

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2094552A (en) * 1981-03-06 1982-09-15 Thomson Csf A semiconductor-chip encapsulation micromodule which is testable after soldering on a substrate
US4480013A (en) * 1981-07-20 1984-10-30 Sumitomo Electric Industries, Ltd. Substrate for use in semiconductor apparatus
US5014159A (en) * 1982-04-19 1991-05-07 Olin Corporation Semiconductor package
US4577056A (en) * 1984-04-09 1986-03-18 Olin Corporation Hermetically sealed metal package
US4862323A (en) * 1984-04-12 1989-08-29 Olin Corporation Chip carrier
US5013871A (en) * 1988-02-10 1991-05-07 Olin Corporation Kit for the assembly of a metal electronic package
US4939316A (en) * 1988-10-05 1990-07-03 Olin Corporation Aluminum alloy semiconductor packages

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
See also references of WO9510853A1 *

Also Published As

Publication number Publication date
EP0723703A4 (en) 1998-04-01
KR960705354A (en) 1996-10-09
WO1995010853A1 (en) 1995-04-20
AU7873894A (en) 1995-05-04
JPH09503888A (en) 1997-04-15

Similar Documents

Publication Publication Date Title
US6300673B1 (en) Edge connectable metal package
US5103292A (en) Metal pin grid array package
US6262477B1 (en) Ball grid array electronic package
US5098864A (en) Process for manufacturing a metal pin grid array package
US5506446A (en) Electronic package having improved wire bonding capability
US4577056A (en) Hermetically sealed metal package
WO1997002600A1 (en) Electronic package with improved thermal properties
EP1019960A1 (en) Ball grid array semiconductor package and method for making the same
CN100562999C (en) Circuit module
KR20020095053A (en) Power module package improved heat radiating capability and method for manufacturing the same
JP3631638B2 (en) Mounting structure of semiconductor device package
JPS622587A (en) Hybryd integrated circuit for high power
EP0723703A1 (en) Edge connectable metal package
JPH0677361A (en) Multi-chip module
WO1994025984A1 (en) Ic package and method of its manufacture
JPH10256413A (en) Semiconductor package
JPH08107127A (en) Semiconductor device
JPH0897329A (en) Device having electronic device therein
JPH08255868A (en) Semiconductor device and manufacture thereof
WO1995008188A1 (en) Flip chip in metal electronic packages
JP2649251B2 (en) Substrate for mounting electronic components
JP3470041B2 (en) Hybrid integrated circuit device
JP2024042491A (en) semiconductor equipment
JP2001210769A (en) Semiconductor device
JPS63250164A (en) High power hybrid integrated circuit substrate and its integrated circuit

Legal Events

Date Code Title Description
PUAI Public reference made under article 153(3) epc to a published international application that has entered the european phase

Free format text: ORIGINAL CODE: 0009012

17P Request for examination filed

Effective date: 19960410

AK Designated contracting states

Kind code of ref document: A1

Designated state(s): DE GB

A4 Supplementary search report drawn up and despatched

Effective date: 19980213

AK Designated contracting states

Kind code of ref document: A4

Designated state(s): DE GB

STAA Information on the status of an ep patent application or granted ep patent

Free format text: STATUS: THE APPLICATION IS DEEMED TO BE WITHDRAWN

18D Application deemed to be withdrawn

Effective date: 19990401