DE69628609D1 - Distribuiertes Pipeline-Busarbitrierungssystem - Google Patents
Distribuiertes Pipeline-BusarbitrierungssystemInfo
- Publication number
- DE69628609D1 DE69628609D1 DE69628609T DE69628609T DE69628609D1 DE 69628609 D1 DE69628609 D1 DE 69628609D1 DE 69628609 T DE69628609 T DE 69628609T DE 69628609 T DE69628609 T DE 69628609T DE 69628609 D1 DE69628609 D1 DE 69628609D1
- Authority
- DE
- Germany
- Prior art keywords
- bus arbitration
- arbitration system
- pipeline bus
- distributed pipeline
- distributed
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/36—Handling requests for interconnection or transfer for access to common bus or bus system
- G06F13/368—Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/36—Handling requests for interconnection or transfer for access to common bus or bus system
- G06F13/368—Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control
- G06F13/374—Handling requests for interconnection or transfer for access to common bus or bus system with decentralised access control using a self-select method with individual priority code comparator
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Bus Control (AREA)
- Multi Processors (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US414559 | 1995-03-31 | ||
US08/414,559 US5710891A (en) | 1995-03-31 | 1995-03-31 | Pipelined distributed bus arbitration system |
Publications (2)
Publication Number | Publication Date |
---|---|
DE69628609D1 true DE69628609D1 (de) | 2003-07-17 |
DE69628609T2 DE69628609T2 (de) | 2004-05-13 |
Family
ID=23641973
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE69628609T Expired - Lifetime DE69628609T2 (de) | 1995-03-31 | 1996-03-15 | Distribuiertes Pipeline-Busarbitrierungssystem |
Country Status (5)
Country | Link |
---|---|
US (2) | US5710891A (de) |
EP (1) | EP0737925B1 (de) |
JP (1) | JP3899142B2 (de) |
CA (1) | CA2171170A1 (de) |
DE (1) | DE69628609T2 (de) |
Families Citing this family (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5845107A (en) * | 1996-07-03 | 1998-12-01 | Intel Corporation | Signaling protocol conversion between a processor and a high-performance system bus |
US5815674A (en) * | 1996-07-15 | 1998-09-29 | Micron Electronics, Inc. | Method and system for interfacing a plurality of bus requesters with a computer bus |
US5925118A (en) * | 1996-10-11 | 1999-07-20 | International Business Machines Corporation | Methods and architectures for overlapped read and write operations |
US5894562A (en) * | 1996-10-28 | 1999-04-13 | Motorola, Inc. | Method and apparatus for controlling bus arbitration in a data processing system |
US5909558A (en) * | 1997-07-31 | 1999-06-01 | Linzmeier; Daniel | Low power serial arbitration system |
US6467009B1 (en) * | 1998-10-14 | 2002-10-15 | Triscend Corporation | Configurable processor system unit |
US6389497B1 (en) * | 1999-01-22 | 2002-05-14 | Analog Devices, Inc. | DRAM refresh monitoring and cycle accurate distributed bus arbitration in a multi-processing environment |
US6654833B1 (en) * | 1999-07-29 | 2003-11-25 | Micron Technology, Inc. | Bus arbitration |
US6851047B1 (en) | 1999-10-15 | 2005-02-01 | Xilinx, Inc. | Configuration in a configurable system on a chip |
US6578098B1 (en) * | 1999-11-04 | 2003-06-10 | Koninklijke Philips Electronics N.V. | Predictive mechanism for ASB slave responses |
US6732210B1 (en) * | 2000-01-03 | 2004-05-04 | Genesis Microchip Inc | Communication bus for a multi-processor system |
US20020016882A1 (en) * | 2000-04-24 | 2002-02-07 | Hiroshi Matsuuchi | Digital device, data input-output control method, and data input-output control system |
US6731303B1 (en) * | 2000-06-15 | 2004-05-04 | International Business Machines Corporation | Hardware perspective correction of pixel coordinates and texture coordinates |
US6721840B1 (en) | 2000-08-18 | 2004-04-13 | Triscend Corporation | Method and system for interfacing an integrated circuit to synchronous dynamic memory and static memory |
US6518787B1 (en) | 2000-09-21 | 2003-02-11 | Triscend Corporation | Input/output architecture for efficient configuration of programmable input/output cells |
US6633938B1 (en) * | 2000-10-06 | 2003-10-14 | Broadcom Corporation | Independent reset of arbiters and agents to allow for delayed agent reset |
US7076586B1 (en) | 2000-10-06 | 2006-07-11 | Broadcom Corporation | Default bus grant to a bus agent |
US6957290B1 (en) | 2000-10-06 | 2005-10-18 | Broadcom Corporation | Fast arbitration scheme for a bus |
US6985980B1 (en) | 2000-11-03 | 2006-01-10 | Xilinx, Inc. | Diagnostic scheme for programmable logic in a system on a chip |
DE10064593A1 (de) * | 2000-12-22 | 2002-08-29 | Siemens Ag | Verfahren und Anordnung zum Datenaustausch |
US6877053B2 (en) * | 2001-01-03 | 2005-04-05 | Nec Corporation | High performance communication architecture for circuit designs using probabilistic allocation of resources |
US6725364B1 (en) | 2001-03-08 | 2004-04-20 | Xilinx, Inc. | Configurable processor system |
US20030004698A1 (en) * | 2001-06-29 | 2003-01-02 | Osborn Daniel D. | Agent state drive simulation and method for detecting simulated drive fights |
US7107374B1 (en) | 2001-09-05 | 2006-09-12 | Xilinx, Inc. | Method for bus mastering for devices resident in configurable system logic |
JP4260720B2 (ja) * | 2004-10-27 | 2009-04-30 | 日本テキサス・インスツルメンツ株式会社 | バス制御装置 |
JP4455540B2 (ja) * | 2006-06-15 | 2010-04-21 | キヤノン株式会社 | バスシステム及び調停方法 |
US7809874B2 (en) * | 2006-06-21 | 2010-10-05 | International Business Machines Corporation | Method for resource sharing in a multiple pipeline environment |
FI122301B (fi) * | 2006-08-25 | 2011-11-30 | Atomia Oy | Piiri, menetelmä ja järjestely yksinkertaisen ja luotettavan hajautetun väyläarbitroinnin toteuttamiseksi |
GB2447690B (en) * | 2007-03-22 | 2011-06-08 | Advanced Risc Mach Ltd | A Data processing apparatus and method for performing multi-cycle arbitration |
TWI355822B (en) * | 2007-12-20 | 2012-01-01 | Realtek Semiconductor Corp | Circuit and method for setting data and their appl |
US7779189B2 (en) * | 2008-02-21 | 2010-08-17 | International Business Machines Corporation | Method, system, and computer program product for pipeline arbitration |
US20160127061A1 (en) * | 2014-11-05 | 2016-05-05 | Qualcomm Incorporated | Broadcast interface |
US10289786B1 (en) * | 2017-06-27 | 2019-05-14 | Xilinx, Inc. | Circuit design transformation for automatic latency reduction |
CN111478840A (zh) * | 2020-04-15 | 2020-07-31 | 联合华芯电子有限公司 | 用于总线系统的双速率仲裁中继设备 |
Family Cites Families (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4228503A (en) * | 1978-10-02 | 1980-10-14 | Sperry Corporation | Multiplexed directory for dedicated cache memory system |
US5111424A (en) * | 1987-05-01 | 1992-05-05 | Digital Equipment Corporation | Lookahead bus arbitration system with override of conditional access grants by bus cycle extensions for multicycle data transfer |
JPH065524B2 (ja) * | 1987-11-18 | 1994-01-19 | インターナショナル・ビジネス・マシーンズ・コーポレーション | 記憶装置管理方法 |
US4979099A (en) * | 1988-10-25 | 1990-12-18 | Apollo Computer Inc. | Quasi-fair arbitration scheme with default owner speedup |
EP0380842A3 (de) * | 1989-02-03 | 1991-06-12 | Digital Equipment Corporation | Verfahren und Vorrichtung zur Schnittstellenbildung zwischen einer Systemsteuereinheit für ein Multiprozessorsystem und den zentralen Verarbeitungseinheiten |
US5168568A (en) * | 1989-02-06 | 1992-12-01 | Compaq Computer Corporation | Delaying arbitration of bus access in digital computers |
US5036459A (en) * | 1989-03-09 | 1991-07-30 | U.S. Philips Corporation | Multi-processor computer system with distributed memory and an interprocessor communication mechanism, and method for operating such mechanism |
US5148545A (en) * | 1989-07-21 | 1992-09-15 | Clearpoint Research Corporation | Bus device which performs protocol confidential transactions |
DE69127936T2 (de) * | 1990-06-29 | 1998-05-07 | Digital Equipment Corp | Busprotokoll für Prozessor mit write-back cache |
US5119448A (en) * | 1990-09-21 | 1992-06-02 | Tacan Corporation | Modular micro-optical systems and method of making such systems |
JPH04318654A (ja) * | 1991-02-13 | 1992-11-10 | Hewlett Packard Co <Hp> | マイクロプロセッサへの割り込みのリダイレクションシステム |
JP2703417B2 (ja) * | 1991-04-05 | 1998-01-26 | 富士通株式会社 | 受信バッファ |
US5369748A (en) * | 1991-08-23 | 1994-11-29 | Nexgen Microsystems | Bus arbitration in a dual-bus architecture where one bus has relatively high latency |
DE69230428T2 (de) * | 1991-09-27 | 2000-08-03 | Sun Microsystems, Inc. | Verklemmungserkennung und Maskierung enthaltende Busarbitrierungsarchitektur |
US5430848A (en) * | 1992-08-14 | 1995-07-04 | Loral Fairchild Corporation | Distributed arbitration with programmable priorities |
US5319753A (en) * | 1992-09-29 | 1994-06-07 | Zilog, Inc. | Queued interrupt mechanism with supplementary command/status/message information |
US5434993A (en) * | 1992-11-09 | 1995-07-18 | Sun Microsystems, Inc. | Methods and apparatus for creating a pending write-back controller for a cache controller on a packet switched memory bus employing dual directories |
US5299196A (en) * | 1992-11-12 | 1994-03-29 | International Business Machines Corporation | Distributed address decoding for bus structures |
CA2116826C (en) * | 1993-03-11 | 1998-11-24 | Timothy J. Sullivan | Data processing system using a non-multiplexed, asynchronous address/data bus system |
JPH07105031A (ja) * | 1993-09-20 | 1995-04-21 | Internatl Business Mach Corp <Ibm> | 多重プロセッサ・コンピュータ・システム内で割込み情報を伝えるための方法および装置 |
-
1995
- 1995-03-31 US US08/414,559 patent/US5710891A/en not_active Expired - Lifetime
-
1996
- 1996-03-06 CA CA002171170A patent/CA2171170A1/en not_active Abandoned
- 1996-03-15 DE DE69628609T patent/DE69628609T2/de not_active Expired - Lifetime
- 1996-03-15 EP EP96301773A patent/EP0737925B1/de not_active Expired - Lifetime
- 1996-04-01 JP JP10607996A patent/JP3899142B2/ja not_active Expired - Lifetime
-
1997
- 1997-06-04 US US08/870,438 patent/US5862356A/en not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
CA2171170A1 (en) | 1996-10-01 |
DE69628609T2 (de) | 2004-05-13 |
US5862356A (en) | 1999-01-19 |
EP0737925A1 (de) | 1996-10-16 |
US5710891A (en) | 1998-01-20 |
EP0737925B1 (de) | 2003-06-11 |
JP3899142B2 (ja) | 2007-03-28 |
JPH0926933A (ja) | 1997-01-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE69628609D1 (de) | Distribuiertes Pipeline-Busarbitrierungssystem | |
DE69614034D1 (de) | Rechnersystem | |
DE69514389D1 (de) | Verbindungssystem | |
DE69611918D1 (de) | Verbindungssystem | |
DE69632289D1 (de) | Verteiltes serielles Arbitrierungssystem | |
DE69630751D1 (de) | Lizenzanzeigesystem | |
DE69623712D1 (de) | Schnittsystem | |
DE69624319D1 (de) | Blockiersystem | |
DE69422750D1 (de) | Serielles Bussystem | |
DE69513211D1 (de) | Schnelles verteiltes Pipeline-Arbitrierungsschema | |
DE69717232D1 (de) | Fehlertolerantes Bussystem | |
NO960135D0 (no) | Rörlednings-leggesystem | |
DE69830550D1 (de) | Arbitrierungssystem | |
DE59409273D1 (de) | Datenbussystem | |
ATA43196A (de) | Pyrometallurgisches system | |
DE59605364D1 (de) | Rechnersystem | |
DE69612092D1 (de) | Digitales datenbussystem mit arbitrierung | |
FI973322A0 (fi) | Telinejärjestelmä | |
DE69613518D1 (de) | Rechnergestütztes Entwurfssystem | |
GB9526156D0 (en) | Computer bus systems | |
DE69628768D1 (de) | Rechnersystem | |
KR970010826U (ko) | 컴퓨터 교육 시스템 구조 | |
KR960038412U (ko) | 순번대기 시스템 | |
KR970033008U (ko) | 버스의 조명장치 | |
KR970034891U (ko) | 버스용 리테이너 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8364 | No opposition during term of opposition |