DE60006992D1 - Mehrstufiger algorithmischer mustergenerator zur prüfung von ic-bausteinen - Google Patents
Mehrstufiger algorithmischer mustergenerator zur prüfung von ic-bausteinenInfo
- Publication number
- DE60006992D1 DE60006992D1 DE60006992T DE60006992T DE60006992D1 DE 60006992 D1 DE60006992 D1 DE 60006992D1 DE 60006992 T DE60006992 T DE 60006992T DE 60006992 T DE60006992 T DE 60006992T DE 60006992 D1 DE60006992 D1 DE 60006992D1
- Authority
- DE
- Germany
- Prior art keywords
- testing
- components
- pattern generator
- algorithmic pattern
- stage algorithmic
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/319—Tester hardware, i.e. output processing circuits
- G01R31/31917—Stimuli generation or application of test patterns to the device under test [DUT]
- G01R31/31926—Routing signals to or from the device under test [DUT], e.g. switch matrix, pin multiplexing
-
- G—PHYSICS
- G01—MEASURING; TESTING
- G01R—MEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
- G01R31/00—Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
- G01R31/28—Testing of electronic circuits, e.g. by signal tracer
- G01R31/317—Testing of digital circuits
- G01R31/3181—Functional testing
- G01R31/31813—Test pattern generators
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Computer Networks & Wireless Communication (AREA)
- Tests Of Electronic Circuits (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/432,965 US6415408B1 (en) | 1999-11-03 | 1999-11-03 | Multi-stage algorithmic pattern generator for testing IC chips |
PCT/US2000/029301 WO2001033236A1 (en) | 1999-11-03 | 2000-10-24 | Multi-stage algorithmic pattern generator for testing ic chips |
Publications (1)
Publication Number | Publication Date |
---|---|
DE60006992D1 true DE60006992D1 (de) | 2004-01-15 |
Family
ID=23718291
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
DE60006992T Expired - Lifetime DE60006992D1 (de) | 1999-11-03 | 2000-10-24 | Mehrstufiger algorithmischer mustergenerator zur prüfung von ic-bausteinen |
Country Status (5)
Country | Link |
---|---|
US (1) | US6415408B1 (ja) |
EP (1) | EP1226444B1 (ja) |
JP (1) | JP3591646B2 (ja) |
DE (1) | DE60006992D1 (ja) |
WO (1) | WO2001033236A1 (ja) |
Families Citing this family (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6934900B1 (en) * | 2001-06-25 | 2005-08-23 | Global Unichip Corporation | Test pattern generator for SRAM and DRAM |
KR100487535B1 (ko) * | 2002-08-14 | 2005-05-03 | 삼성전자주식회사 | 다른 종류의 반도체 장치들을 동시에 테스트하는 시스템 |
DE10322541A1 (de) * | 2003-05-19 | 2004-12-16 | Infineon Technologies Ag | Speicherbaustein mit integrierter Adressscramblereinheit und Verfahren zum Verscrambeln einer Adresse in einem integrierten Speicher |
US7228478B2 (en) * | 2004-08-11 | 2007-06-05 | International Business Machines Corporation | Built-in self-test (BIST) for high performance circuits |
JP5843358B2 (ja) * | 2010-01-15 | 2016-01-13 | 国立大学法人 奈良先端科学技術大学院大学 | 半導体集積回路のテストパターン生成方法、プログラム、およびコンピュータ読み取り可能な記録媒体 |
US9202592B2 (en) * | 2013-12-30 | 2015-12-01 | Unisys Corporation | Systems and methods for memory management in a dynamic translation computer system |
US9360523B2 (en) * | 2014-04-18 | 2016-06-07 | Breker Verification Systems | Display in a graphical format of test results generated using scenario models |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5359569A (en) * | 1991-10-29 | 1994-10-25 | Hitachi Ltd. | Semiconductor memory |
US5390129A (en) * | 1992-07-06 | 1995-02-14 | Motay Electronics, Inc. | Universal burn-in driver system and method therefor |
US5696929A (en) * | 1995-10-03 | 1997-12-09 | Intel Corporation | Flash EEPROM main memory in a computer system |
JPH09244961A (ja) * | 1996-03-08 | 1997-09-19 | Mitsubishi Electric Corp | フラッシュata−pcカード |
US5883905A (en) * | 1997-02-18 | 1999-03-16 | Schlumberger Technologies, Inc. | Pattern generator with extended register programming |
US5923675A (en) * | 1997-02-20 | 1999-07-13 | Teradyne, Inc. | Semiconductor tester for testing devices with embedded memory |
-
1999
- 1999-11-03 US US09/432,965 patent/US6415408B1/en not_active Expired - Fee Related
-
2000
- 2000-10-24 JP JP2001535069A patent/JP3591646B2/ja not_active Expired - Fee Related
- 2000-10-24 EP EP00920251A patent/EP1226444B1/en not_active Expired - Lifetime
- 2000-10-24 WO PCT/US2000/029301 patent/WO2001033236A1/en active Search and Examination
- 2000-10-24 DE DE60006992T patent/DE60006992D1/de not_active Expired - Lifetime
Also Published As
Publication number | Publication date |
---|---|
EP1226444B1 (en) | 2003-12-03 |
JP3591646B2 (ja) | 2004-11-24 |
US6415408B1 (en) | 2002-07-02 |
EP1226444A1 (en) | 2002-07-31 |
WO2001033236A1 (en) | 2001-05-10 |
JP2003513285A (ja) | 2003-04-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
DE60042825D1 (de) | Vorrichtung zur überprüfung von spielkarten | |
DE69734379D1 (de) | Vorrichtung zur Prüfung von integrierten Schaltungen | |
DE60029368D1 (de) | Tintenstrahl-Prüfmuster | |
DE69936470D1 (de) | Testkarte | |
DE69820338D1 (de) | Intrumentarium zum Einsetzen von Implantaten | |
DE69931144D1 (de) | Vorrichtung zur retraktion von körperlichen geweben | |
DE60032438D1 (de) | Verbessertes Verfahren zum Einbetten von passiven Bauteilen | |
DE60002420D1 (de) | Silikonkautschuk zur Beschichtung von Airbags | |
DE10084445T1 (de) | Vorrichtung zur Herstellung von Kapseln | |
DE50105056D1 (de) | Vorrichtung zum Verbinden von Bauteilen | |
DE69918134D1 (de) | Gerät zur verhinderung von rückfluss bei entwässerung | |
DE60001913D1 (de) | Mustergenerator für eine testvorrichtung von paketbasierten speichern | |
DE69940014D1 (de) | Vorrichtung zur verhinderung von autodiebstahl | |
DE59905261D1 (de) | Verfahren zum Konfigurieren von Sensoren | |
DE60027470D1 (de) | Vorrichtung zur halterung von trocknerpatronen | |
DE50015692D1 (de) | Vorrichtung zur fixierung von chirurgischen implantaten | |
DE60039668D1 (de) | Gerät zur Fixmusterdetektion | |
DE69926215D1 (de) | Verfahren und Schaltung zur Minimierung von Störsignalen in Phasenregelkreisen | |
DE60025796D1 (de) | Massebene für ein IC | |
DE69806625D1 (de) | Vorrichtung zum beleuchten von mustern | |
DE60013879D1 (de) | Anfangsstufe eines mehrstufigen algorithmischen mustergenerator zur prüfung von ic-bausteinen | |
DE60006992D1 (de) | Mehrstufiger algorithmischer mustergenerator zur prüfung von ic-bausteinen | |
DE69916247D1 (de) | Vorrichtung zur fixierung von knochenbrüchen | |
DE60042518D1 (de) | Verfahren zur speicherprüfung | |
DE60002775D1 (de) | Vorrichtung zur Herstellung von elektronischen Schaltungen |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
8332 | No legal effect for de |