DE2403641A1 - Verfahren zur herstellung von feinen mustern - Google Patents

Verfahren zur herstellung von feinen mustern

Info

Publication number
DE2403641A1
DE2403641A1 DE2403641A DE2403641A DE2403641A1 DE 2403641 A1 DE2403641 A1 DE 2403641A1 DE 2403641 A DE2403641 A DE 2403641A DE 2403641 A DE2403641 A DE 2403641A DE 2403641 A1 DE2403641 A1 DE 2403641A1
Authority
DE
Germany
Prior art keywords
layer
pattern
resist pattern
etched
etchant
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
DE2403641A
Other languages
German (de)
English (en)
Inventor
Douglas J Hamilton
Masamichi Sato
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujifilm Holdings Corp
Original Assignee
Fuji Photo Film Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fuji Photo Film Co Ltd filed Critical Fuji Photo Film Co Ltd
Publication of DE2403641A1 publication Critical patent/DE2403641A1/de
Pending legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D44/00Charge transfer devices
    • H10D44/40Charge-coupled devices [CCD]
    • H10D44/45Charge-coupled devices [CCD] having field effect produced by insulated gate electrodes 
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/482Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/482Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
    • H01L23/4824Pads with extended contours, e.g. grid structure, branch structure, finger structure
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/0198Integrating together multiple components covered by H10D44/00, e.g. integrating charge coupled devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10DINORGANIC ELECTRIC SEMICONDUCTOR DEVICES
    • H10D84/00Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
    • H10D84/01Manufacture or treatment
    • H10D84/02Manufacture or treatment characterised by using material-based technologies
    • H10D84/03Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
    • H10D84/038Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Weting (AREA)
  • ing And Chemical Polishing (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Manufacturing Of Printed Circuit Boards (AREA)
  • Photosensitive Polymer And Photoresist Processing (AREA)
DE2403641A 1973-01-25 1974-01-25 Verfahren zur herstellung von feinen mustern Pending DE2403641A1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP48010452A JPS5236675B2 (enrdf_load_stackoverflow) 1973-01-25 1973-01-25

Publications (1)

Publication Number Publication Date
DE2403641A1 true DE2403641A1 (de) 1974-08-01

Family

ID=11750521

Family Applications (1)

Application Number Title Priority Date Filing Date
DE2403641A Pending DE2403641A1 (de) 1973-01-25 1974-01-25 Verfahren zur herstellung von feinen mustern

Country Status (2)

Country Link
JP (1) JPS5236675B2 (enrdf_load_stackoverflow)
DE (1) DE2403641A1 (enrdf_load_stackoverflow)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2328288A1 (fr) * 1975-10-15 1977-05-13 Philips Nv Perfectionnements au procede pour fabriquer des dispositifs electroniques
EP0052920A3 (en) * 1980-09-25 1984-04-25 Texas Instruments Incorporated Electronic circuit interconnection system
DE102006035749A1 (de) * 2006-07-28 2008-01-31 Leonhard Kurz Gmbh & Co. Kg Verfahren zur Herstellung mindestens eines Bauteils sowie Bauteil

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2432719B2 (de) * 1974-07-08 1977-06-02 Siemens AG, 1000 Berlin und 8000 München Verfahren zum erzeugen von feinen strukturen aus aufdampfbaren materialien auf einer unterlage und anwendung des verfahrens
JPS54107675A (en) * 1978-02-10 1979-08-23 Matsushita Electric Ind Co Ltd Manufacture for semicnductor device
JPS5669835A (en) * 1979-11-09 1981-06-11 Japan Electronic Ind Dev Assoc<Jeida> Method for forming thin film pattern
JPS5687326A (en) * 1979-12-17 1981-07-15 Sony Corp Method of forming wiring

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2328288A1 (fr) * 1975-10-15 1977-05-13 Philips Nv Perfectionnements au procede pour fabriquer des dispositifs electroniques
EP0052920A3 (en) * 1980-09-25 1984-04-25 Texas Instruments Incorporated Electronic circuit interconnection system
DE102006035749A1 (de) * 2006-07-28 2008-01-31 Leonhard Kurz Gmbh & Co. Kg Verfahren zur Herstellung mindestens eines Bauteils sowie Bauteil

Also Published As

Publication number Publication date
JPS5236675B2 (enrdf_load_stackoverflow) 1977-09-17
JPS4999274A (enrdf_load_stackoverflow) 1974-09-19

Similar Documents

Publication Publication Date Title
DE3130122C2 (enrdf_load_stackoverflow)
DE69023976T2 (de) Verfahren zur Herstellung eines Halbleiterbauelementes mit einem T-Gate.
DE69222097T2 (de) Verfahren für das Drucken einer Abbildung auf einem Substrat, insbesondere geeignet für die Herstellung von gedruckten Schaltplatinen
DE3000746C2 (de) Verfahren zur Erzeugung von mikroskopischen Bildern
DE2754396A1 (de) Verfahren zum herstellen von duennfilmmustern
DE2453035B2 (de) Verfahren zum Aufbringen einer metallischen Schicht in Form eines Musters auf einem mit einer ersten dünnen, metallischen Schicht überzogenen inerten Substrat
DE69310835T2 (de) Verfahren zum Ätzen von Mustern in Sendust- und Chromschichten
DE2429026A1 (de) Verfahren zum kopieren von duennfilmmustern auf einem substrat und vorrichtung zur durchfuehrung des verfahrens
DE2628099A1 (de) Verfahren zum herstellen einer maske
DE2338160A1 (de) Verfahren zur vorbereitung eines plaettchens fuer die halbleiterherstellung
DE3030653A1 (de) Verfahren zur herstellung von halbleiteranordnungen
DE3343035A1 (de) Verfahren zur herstellung eines magnet(mess)fuehlers mit mindestens zwei elementen mit magnetischer widerstandsaenderung
DE2555299A1 (de) Verfahren zur herstellung von vielschichtchips fuer mikroelektrische anordnungen
DE69220846T2 (de) Verfahren zur Herstellung eines Halbleiterbauelements mit Ionenimplantierung
DE69712478T2 (de) Eine bildumkehrtechnik zu ausbildung kleiner strukturen in integrierten schaltkreisen
DE2539691A1 (de) Verfahren zum entwickeln von elektronenstrahlempfindlichen resistfilmen
DE2403641A1 (de) Verfahren zur herstellung von feinen mustern
DE1489162C3 (de) Verfahren zur Herstellung einer Halbleiteranordnung
EP0308816A1 (de) Verfahren zum Herstellen von Anschlusskontakten für Dünnfilm-Magnetköpfe
DE2719902A1 (de) Verfahren zum entfernen isolierter materialbereiche von einer unterlage
DE4447264B4 (de) Verfahren zur Herstellung einer Halbton-Phasenverschiebungsmaske
DE2143737A1 (de) Photoaetzverfahren
DE2740180C2 (de) Maske für Elektronenbildprojektion und Verfahren zum Herstellen einer solchen Maske
DE3823463C1 (enrdf_load_stackoverflow)
DE69707162T2 (de) Verfahren zur herstellung von oberflächenwellenanordnungen