DE2403641A1 - Verfahren zur herstellung von feinen mustern - Google Patents
Verfahren zur herstellung von feinen musternInfo
- Publication number
- DE2403641A1 DE2403641A1 DE2403641A DE2403641A DE2403641A1 DE 2403641 A1 DE2403641 A1 DE 2403641A1 DE 2403641 A DE2403641 A DE 2403641A DE 2403641 A DE2403641 A DE 2403641A DE 2403641 A1 DE2403641 A1 DE 2403641A1
- Authority
- DE
- Germany
- Prior art keywords
- layer
- pattern
- resist pattern
- etched
- etchant
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D44/00—Charge transfer devices
- H10D44/40—Charge-coupled devices [CCD]
- H10D44/45—Charge-coupled devices [CCD] having field effect produced by insulated gate electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the groups H01L21/18 - H01L21/326 or H10D48/04 - H10D48/07
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/482—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body (electrodes)
- H01L23/4824—Pads with extended contours, e.g. grid structure, branch structure, finger structure
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/0198—Integrating together multiple components covered by H10D44/00, e.g. integrating charge coupled devices
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
- H10D84/01—Manufacture or treatment
- H10D84/02—Manufacture or treatment characterised by using material-based technologies
- H10D84/03—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology
- H10D84/038—Manufacture or treatment characterised by using material-based technologies using Group IV technology, e.g. silicon technology or silicon-carbide [SiC] technology using silicon technology, e.g. SiGe
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Weting (AREA)
- ing And Chemical Polishing (AREA)
- Solid State Image Pick-Up Elements (AREA)
- Manufacturing Of Printed Circuit Boards (AREA)
- Photosensitive Polymer And Photoresist Processing (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP48010452A JPS5236675B2 (cs) | 1973-01-25 | 1973-01-25 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| DE2403641A1 true DE2403641A1 (de) | 1974-08-01 |
Family
ID=11750521
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| DE2403641A Pending DE2403641A1 (de) | 1973-01-25 | 1974-01-25 | Verfahren zur herstellung von feinen mustern |
Country Status (2)
| Country | Link |
|---|---|
| JP (1) | JPS5236675B2 (cs) |
| DE (1) | DE2403641A1 (cs) |
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2328288A1 (fr) * | 1975-10-15 | 1977-05-13 | Philips Nv | Perfectionnements au procede pour fabriquer des dispositifs electroniques |
| EP0052920A3 (en) * | 1980-09-25 | 1984-04-25 | Texas Instruments Incorporated | Electronic circuit interconnection system |
| DE102006035749A1 (de) * | 2006-07-28 | 2008-01-31 | Leonhard Kurz Gmbh & Co. Kg | Verfahren zur Herstellung mindestens eines Bauteils sowie Bauteil |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| DE2432719B2 (de) * | 1974-07-08 | 1977-06-02 | Siemens AG, 1000 Berlin und 8000 München | Verfahren zum erzeugen von feinen strukturen aus aufdampfbaren materialien auf einer unterlage und anwendung des verfahrens |
| JPS54107675A (en) * | 1978-02-10 | 1979-08-23 | Matsushita Electric Ind Co Ltd | Manufacture for semicnductor device |
| JPS5669835A (en) * | 1979-11-09 | 1981-06-11 | Japan Electronic Ind Dev Assoc<Jeida> | Method for forming thin film pattern |
| JPS5687326A (en) * | 1979-12-17 | 1981-07-15 | Sony Corp | Method of forming wiring |
-
1973
- 1973-01-25 JP JP48010452A patent/JPS5236675B2/ja not_active Expired
-
1974
- 1974-01-25 DE DE2403641A patent/DE2403641A1/de active Pending
Cited By (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| FR2328288A1 (fr) * | 1975-10-15 | 1977-05-13 | Philips Nv | Perfectionnements au procede pour fabriquer des dispositifs electroniques |
| EP0052920A3 (en) * | 1980-09-25 | 1984-04-25 | Texas Instruments Incorporated | Electronic circuit interconnection system |
| DE102006035749A1 (de) * | 2006-07-28 | 2008-01-31 | Leonhard Kurz Gmbh & Co. Kg | Verfahren zur Herstellung mindestens eines Bauteils sowie Bauteil |
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5236675B2 (cs) | 1977-09-17 |
| JPS4999274A (cs) | 1974-09-19 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| DE3130122C2 (cs) | ||
| DE69023976T2 (de) | Verfahren zur Herstellung eines Halbleiterbauelementes mit einem T-Gate. | |
| DE4440230C2 (de) | Verfahren zur Bildung feiner Strukturen eines Halbleiterbauelements | |
| DE69222097T2 (de) | Verfahren für das Drucken einer Abbildung auf einem Substrat, insbesondere geeignet für die Herstellung von gedruckten Schaltplatinen | |
| DE3000746C2 (de) | Verfahren zur Erzeugung von mikroskopischen Bildern | |
| DE2754396A1 (de) | Verfahren zum herstellen von duennfilmmustern | |
| DE2453035B2 (de) | Verfahren zum Aufbringen einer metallischen Schicht in Form eines Musters auf einem mit einer ersten dünnen, metallischen Schicht überzogenen inerten Substrat | |
| DE2429026A1 (de) | Verfahren zum kopieren von duennfilmmustern auf einem substrat und vorrichtung zur durchfuehrung des verfahrens | |
| DE2628099A1 (de) | Verfahren zum herstellen einer maske | |
| DE2338160A1 (de) | Verfahren zur vorbereitung eines plaettchens fuer die halbleiterherstellung | |
| DE3030653A1 (de) | Verfahren zur herstellung von halbleiteranordnungen | |
| DE3343035A1 (de) | Verfahren zur herstellung eines magnet(mess)fuehlers mit mindestens zwei elementen mit magnetischer widerstandsaenderung | |
| DE69220846T2 (de) | Verfahren zur Herstellung eines Halbleiterbauelements mit Ionenimplantierung | |
| DE69712478T2 (de) | Eine bildumkehrtechnik zu ausbildung kleiner strukturen in integrierten schaltkreisen | |
| DE2539691A1 (de) | Verfahren zum entwickeln von elektronenstrahlempfindlichen resistfilmen | |
| DE2403641A1 (de) | Verfahren zur herstellung von feinen mustern | |
| DE1489162C3 (de) | Verfahren zur Herstellung einer Halbleiteranordnung | |
| EP0308816A1 (de) | Verfahren zum Herstellen von Anschlusskontakten für Dünnfilm-Magnetköpfe | |
| DE2719902A1 (de) | Verfahren zum entfernen isolierter materialbereiche von einer unterlage | |
| DE4447264B4 (de) | Verfahren zur Herstellung einer Halbton-Phasenverschiebungsmaske | |
| DE2143737A1 (de) | Photoaetzverfahren | |
| DE2740180C2 (de) | Maske für Elektronenbildprojektion und Verfahren zum Herstellen einer solchen Maske | |
| DE3823463C1 (cs) | ||
| DE69707162T2 (de) | Verfahren zur herstellung von oberflächenwellenanordnungen | |
| DE2451486A1 (de) | Verfahren zum herstellen kleinster oeffnungen in integrierten schaltungen |