CO4771135A1 - Cconversion de linea analoga a digital . - Google Patents

Cconversion de linea analoga a digital .

Info

Publication number
CO4771135A1
CO4771135A1 CO97072987A CO97072987A CO4771135A1 CO 4771135 A1 CO4771135 A1 CO 4771135A1 CO 97072987 A CO97072987 A CO 97072987A CO 97072987 A CO97072987 A CO 97072987A CO 4771135 A1 CO4771135 A1 CO 4771135A1
Authority
CO
Colombia
Prior art keywords
signal
analog
vin
output
digital
Prior art date
Application number
CO97072987A
Other languages
English (en)
Inventor
Signell Svante
Erik Beng Jonsson
Helge Stenstrom
Tan Nianxiong
Original Assignee
Ericsson Telefon Ab L M
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ericsson Telefon Ab L M filed Critical Ericsson Telefon Ab L M
Publication of CO4771135A1 publication Critical patent/CO4771135A1/es

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/06Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M1/0617Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
    • H03M1/0675Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy
    • H03M1/0687Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using fault-tolerant coding, e.g. parity check, error correcting codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/66Digital/analogue converters
    • H03M1/667Recirculation type
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/06Continuously compensating for, or preventing, undesired influence of physical parameters
    • H03M1/0617Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence
    • H03M1/0675Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy
    • H03M1/0678Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components
    • H03M1/068Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components the original and additional components or elements being complementary to each other, e.g. CMOS
    • H03M1/0682Continuously compensating for, or preventing, undesired influence of physical parameters characterised by the use of methods or means not specific to a particular type of detrimental influence using redundancy using additional components or elements, e.g. dummy components the original and additional components or elements being complementary to each other, e.g. CMOS using a differential network structure, i.e. symmetrical with respect to ground
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/12Analogue/digital converters
    • H03M1/34Analogue value compared with reference values
    • H03M1/38Analogue value compared with reference values sequentially only, e.g. successive approximation type
    • H03M1/44Sequential comparisons in series-connected stages with change in value of analogue signal
    • H03M1/442Sequential comparisons in series-connected stages with change in value of analogue signal using switched capacitors
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M1/00Analogue/digital conversion; Digital/analogue conversion
    • H03M1/66Digital/analogue converters
    • H03M1/72Sequential conversion in series-connected stages

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Analogue/Digital Conversion (AREA)

Abstract

Un método para la conversión A/D en línea de una señal deentrada análoga Vin a una señal de salida digital de un número predeterminado, n, de bits de salida bi , utilizando una señal de referencia predeterminada Vr , donde i es un entero que varia de 1 a n, caracterizado en que dicho método comprende el paso que genera cada bit de salida bi según un algoritmo de codificación Gray definido en las siguientes ecuaciones: Vin (i=1) = Vin Vo (i) = 2 (-1)bi Vin (i) + Vr (1 £ i £ n-1);Vin (i + 1) = Vo (i)y 1, if Vin (i) ³ 0 b1 = 0, if Vin (i) ANDlt; 0 Una etapa de línea para un convertidor A/D en línea, donde dicha etapa de línea tiene una terminal de entrada análoga, una terminal de salida análoga y una terminal de salida digital, donde la terminal de entrada análoga responde ante una señal análoga, caracterizada en que dicha etapa de línea consta de: - un comparador (22) para generar un bit de salida en respuesta a dicha señal análoga, y para aplicar dicho bit de salida hacia dicha terminal de salida digital; - medios (23, 24, 25, 26, 27) para supeditar dicha señal análoga para una operación de muestreo y retención, para una amplificación por dos selectivamente, que depende de dicho bit de salida generado, para una inversión de señal, y para una suma de una señal de referencia predeterminada como para generar una señal de salida análoga de dicha etapa; y - medios para aplicar dicha señal de salida análoga a dicha terminal de salida análoga.
CO97072987A 1996-12-16 1997-12-15 Cconversion de linea analoga a digital . CO4771135A1 (es)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
SE9604616A SE9604616L (sv) 1996-12-16 1996-12-16 Analog-digitalomvandling av pipelinetyp

Publications (1)

Publication Number Publication Date
CO4771135A1 true CO4771135A1 (es) 1999-04-30

Family

ID=20404989

Family Applications (1)

Application Number Title Priority Date Filing Date
CO97072987A CO4771135A1 (es) 1996-12-16 1997-12-15 Cconversion de linea analoga a digital .

Country Status (8)

Country Link
US (1) US6028546A (es)
AR (1) AR008942A1 (es)
AU (1) AU5422698A (es)
CA (1) CA2275644A1 (es)
CO (1) CO4771135A1 (es)
SE (1) SE9604616L (es)
TW (1) TW388147B (es)
WO (1) WO1998027655A2 (es)

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH1127148A (ja) * 1997-07-02 1999-01-29 Tadahiro Omi 半導体集積回路
US6222471B1 (en) * 1998-01-15 2001-04-24 Texas Instruments Incorporated Digital self-calibration scheme for a pipelined A/D converter
DE19847662A1 (de) * 1998-10-15 2000-04-20 Siemens Ag A/D-Wandler
US6124818A (en) * 1998-10-21 2000-09-26 Linear Technology Corporation Pipelined successive approximation analog-to-digital converters
US6532370B1 (en) * 1999-09-30 2003-03-11 Skyworks Solutions, Inc. Cellular handset with adjustable analog to digital conversion
US6323791B1 (en) * 1999-10-13 2001-11-27 Analog Devices, Inc. Control systems and methods for reducing residue signal offset in subranging analog-to-digital converters
US6486820B1 (en) 2001-03-19 2002-11-26 Cisco Systems Wireless Networking (Australia) Pty Limited Pipeline analog-to-digital converter with common mode following reference generator
US6577185B1 (en) 2001-03-19 2003-06-10 Cisco Systems Wireless Networking (Australia) Pty. Limited Multi-stage operational amplifier for interstage amplification in a pipeline analog-to-digital converter
US6600440B1 (en) * 2001-08-15 2003-07-29 National Semiconductor Corporation Capacitor mismatch independent gain stage for pipeline analog to digital converters
JP4368223B2 (ja) * 2003-03-26 2009-11-18 三洋電機株式会社 バイアス電圧生成回路および増幅回路
US6914549B2 (en) * 2003-09-12 2005-07-05 Texas Instruments Incorporated Reconfigurable analog-to-digital converter
ATE311041T1 (de) * 2003-09-23 2005-12-15 Cit Alcatel Pipeline analog-digital-wandler
US7356424B2 (en) * 2003-09-26 2008-04-08 Texas Instruments Incorporated Diagnostic compiler for pipeline analog-to-digital converter, method of compiling and test system employing the same
JP2007509564A (ja) * 2003-10-23 2007-04-12 コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ 双対残渣パイプライン型ad変換器
US7348906B2 (en) * 2004-09-10 2008-03-25 Analog Devices, Inc. INL curve correction in a pipeline ADC
US7161521B2 (en) * 2004-11-29 2007-01-09 Texas Instruments Incorporated Multi-stage analog to digital converter architecture
US7002506B1 (en) * 2004-12-23 2006-02-21 Texas Instruments Incorporated Providing pipe line ADC with acceptable bit error and power efficiency combination
US7746261B2 (en) * 2007-08-01 2010-06-29 Denso Corporation Variable gain amplifier and D/A converter
JP5243352B2 (ja) * 2009-06-17 2013-07-24 シャープ株式会社 Ad変換装置、固体撮像装置および電子情報機器
US8018370B2 (en) * 2010-02-01 2011-09-13 Linear Technology Corporation Time-multiplexed residue amplifier
US8947142B2 (en) 2012-05-16 2015-02-03 Cypress Semiconductor Corporation Common mode trimming with variable duty cycle
CN109728817B (zh) * 2017-10-27 2022-10-14 瑞昱半导体股份有限公司 流水线式模拟数字转换器
US12107594B2 (en) * 2022-04-25 2024-10-01 Dunmore Circuits, LLC Differential to single ended pipeline analog to digital converter

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3035258A (en) * 1960-11-14 1962-05-15 Bell Telephone Labor Inc Pulse code modulation encoder
US3187325A (en) * 1962-07-02 1965-06-01 Bell Telephone Labor Inc Analog-to-digital converter
US4599602A (en) * 1983-08-03 1986-07-08 Matsushita Electric Industrial Co., Ltd. Serial-type A/D converter utilizing folding circuit cells
US4691190A (en) * 1986-01-27 1987-09-01 General Datacomm, Inc. Analog-digital converter
US4745394A (en) * 1987-04-03 1988-05-17 Motorola, Inc. Pipelined A/D converter
US4931797A (en) * 1987-11-11 1990-06-05 Matsushita Electric Industrial Co., Ltd. Folding circuit and serial-type A/D converter
JPH04371025A (ja) * 1991-06-19 1992-12-24 Nec Corp A/d変換回路
US5550492A (en) * 1994-12-01 1996-08-27 Analog Devices, Inc. Analog to digital converter using complementary differential emitter pairs

Also Published As

Publication number Publication date
WO1998027655A2 (en) 1998-06-25
CA2275644A1 (en) 1998-06-25
AR008942A1 (es) 2000-02-23
SE9604616D0 (sv) 1996-12-16
US6028546A (en) 2000-02-22
TW388147B (en) 2000-04-21
SE9604616L (sv) 1998-06-17
WO1998027655A3 (en) 1998-08-06
AU5422698A (en) 1998-07-15

Similar Documents

Publication Publication Date Title
CO4771135A1 (es) Cconversion de linea analoga a digital .
DK0745254T3 (da) Fremgangsmåde til at omdanne en række informationsord på m bits til et moduleret signal, fremgangsmåde til at frembringe en
KR870010696A (ko) 엔코딩 장치 및 이를 구비한 아나로그-디지탈 및 디지탈-아나로그 변환기
ID28175A (id) Metode dan peralatan untuk koreksi ordinat dc pada pengubah analog ke digital
ATE484103T1 (de) Echtzeitoszilloskop mit hoher bandbreite
ATE375628T1 (de) Verfahren und system zum betreiben zweier oder mehrerer integratoren mit verschiedenen stromversorgungen für einen analog-/digital-delta-sigma-modulator
ATE396543T1 (de) Nichtlineare verteilung von spannungsschritten in a/d-umsetzern des flash-typs
DK1190371T3 (da) Billedbinariseringsfremgangsmåde
US4724420A (en) Method and apparatus for quasi-analog reconstructions of amplitude and frequency varying analog input signals
SHINT et al. Novel neural circuits based on stochastic pulse coding and noise feedback pulse coding
KR970022805A (ko) 로그의 근사값 계산방법 및 회로
ATE253750T1 (de) Verfahren und gerät zur bearbeitung einer anfrage gemäss einer booleanregel
NO982920L (no) FremgangsmÕte for koding av et lydsignal som er digitalisert med en lav samplingsfrekvens
Klein et al. Companding digital signal processors
Vital et al. Synthesis of high-speed A/D converter architectures with flexible functional simulation capabilities
JPS5573134A (en) Analog/digital converter with check function
Kalliojarvi et al. Novel floating-point A/D-and D/A-conversion methods
KR890003141A (ko) 디지탈 대 디지탈 코드 변환기
SU1540001A1 (ru) Устройство дл поверки цифроаналоговых преобразователей
KR950025572A (ko) 신경망을 이용한 마스킹임계값 계산방법
SU1265809A1 (ru) Нелинейный интерпол тор
GB2145889A (en) Analog-to-digital conversion
KR0130444B1 (ko) 신경망을 이용한 마스킹임계값 계산방법 및 계산기
Taherzadeh-Sani et al. An analytical approach to the estimation of the spurious-free dynamic range in pipeline A/D converters
JPH0278309A (ja) ディジタルアテネータ