CN217405439U - Chip packaging structure - Google Patents

Chip packaging structure Download PDF

Info

Publication number
CN217405439U
CN217405439U CN202220999695.9U CN202220999695U CN217405439U CN 217405439 U CN217405439 U CN 217405439U CN 202220999695 U CN202220999695 U CN 202220999695U CN 217405439 U CN217405439 U CN 217405439U
Authority
CN
China
Prior art keywords
chip
packaged
redistribution layer
layer
substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN202220999695.9U
Other languages
Chinese (zh)
Inventor
谢国梁
袁文杰
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
China Wafer Level CSP Co Ltd
Original Assignee
China Wafer Level CSP Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by China Wafer Level CSP Co Ltd filed Critical China Wafer Level CSP Co Ltd
Priority to CN202220999695.9U priority Critical patent/CN217405439U/en
Application granted granted Critical
Publication of CN217405439U publication Critical patent/CN217405439U/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Abstract

The utility model discloses a chip packaging structure, which comprises a chip to be packaged, wherein the chip to be packaged comprises a first surface and a second surface which are opposite, and the first surface is provided with an induction area and a welding pad coupled with the induction area; the redistribution layer is positioned on the first surface of the chip to be packaged, and the redistribution layer is electrically connected with the welding pad; the plastic packaging layer is positioned on one side of the redistribution layer, which is provided with the chip to be packaged, and covers the chip to be packaged; the light-transmitting substrate is positioned on the other side of the redistribution layer and covers the sensing area of the chip to be packaged, and the redistribution layer is exposed on the outer side of the light-transmitting substrate; and the welding bulge is formed on one side of the redistribution layer provided with the light-transmitting substrate. The utility model discloses a chip package structure, thickness that can greatly reduced chip package body has realized the thinnest encapsulation of image sensing chip.

Description

Chip packaging structure
Technical Field
The present invention relates to semiconductor packaging technology, and more particularly to a chip package structure.
Background
The image sensing chip is a sensor that can sense external light and convert it into an electrical signal. After the image sensing chip is manufactured, a series of packaging processes are performed on the image sensing chip to form a packaged image sensing chip, so that the packaged image sensing chip is used for various electronic devices such as digital cameras, digital video cameras and the like.
With the diversification of the demand of high-end mobile terminal devices, the image sensor chip is also applied to high-end mobile terminal devices (such as mobile phones, ipads, etc.), and is limited by the size of the high-end mobile terminal devices, i.e., the size of the image sensor chip is required to be smaller and smaller, and accordingly, higher requirements are also put forward on the packaging of the image sensor chip.
However, in the prior art, in a fan-out package (fanout) of an image sensor chip, the chip is flip-chip mounted on a substrate, and when a module is mounted, the overall thickness of the image sensor chip package includes the thickness of the substrate, which results in a thicker package, and thus the package cannot be applied to high-end mobile terminal devices such as mobile phones and ipads.
The information disclosed in this background section is only for enhancement of understanding of the general background of the invention and should not be taken as an acknowledgement or any form of suggestion that this information constitutes prior art already known to a person skilled in the art.
SUMMERY OF THE UTILITY MODEL
An object of the utility model is to provide a packaging structure, its thickness that can greatly reduced chip package body has realized the thinnest encapsulation of image sensing chip.
In order to achieve the above object, an embodiment of the present invention provides a chip packaging method, including: providing a substrate, and forming a redistribution layer on the substrate; providing a chip to be packaged, wherein the chip to be packaged comprises a first surface and a second surface which are opposite, the first surface is provided with an induction area and a welding pad coupled with the induction area, the first surface of the chip to be packaged and the redistribution layer are aligned and pressed, and the welding pad is electrically connected with the redistribution layer; filling a plastic packaging material to carry out plastic packaging on the second surface of the chip to be packaged and the redistribution layer; peeling off the substrate; arranging a light-transmitting substrate on the first surface of the chip to be packaged, wherein the light-transmitting substrate covers the sensing area of the chip to be packaged, and the redistribution layer is exposed on the outer side of the light-transmitting substrate; forming a solder bump on a surface of the redistribution layer.
In one or more embodiments of the present invention, the encapsulation method further includes: and grinding the plastic packaging material to expose the second surface of the chip to be packaged.
In one or more embodiments of the present invention, forming a redistribution layer on the substrate includes adhering a metal layer on a surface of the substrate; and patterning the metal layer to form a redistribution layer.
In one or more embodiments of the present invention, bonding a metal layer on the surface of the substrate includes coating a temporary bonding adhesive on the surface of the substrate; and adhering the metal layer to the surface of the substrate through the temporary bonding glue.
In one or more embodiments of the present invention, the method further includes providing a PCB substrate, the PCB substrate having an opening therein, the opening having a bonding pad around the opening, the PCB substrate having a lens module on a surface thereof away from the bonding pad;
and placing the PCB substrate above the chip to be packaged, bonding the bonding pad on the PCB substrate and the bonding pad on the chip to be packaged through the welding bulge, and when bonding is carried out, the light-transmitting substrate penetrates into the opening.
In one or more embodiments of the present invention, the metal layer is an Al layer or a Cu layer or a Ti layer.
In one or more embodiments of the present invention, the redistribution layer exposes the sensing region of the chip to be packaged.
In one or more embodiments of the present invention, the material of the transparent substrate is IR glass or AR glass.
In one or more embodiments of the present invention, the substrate is made of glass, silicon, or ceramic.
In one or more embodiments of the present invention, the material of the welding projection may be gold, tin or tin alloy.
The utility model also provides a chip packaging structure, include: the chip to be packaged comprises a first surface and a second surface which are opposite, wherein the first surface is provided with an induction area and a welding pad coupled with the induction area; the redistribution layer is positioned on the first surface of the chip to be packaged, and the redistribution layer is electrically connected with the welding pad; the plastic packaging layer is positioned on one side of the redistribution layer provided with the chip to be packaged and covers the chip to be packaged; the light-transmitting substrate is positioned on the other side of the redistribution layer and covers the sensing area of the chip to be packaged, and the redistribution layer is exposed on the outer side of the light-transmitting substrate; and the welding bulge is formed on one side of the redistribution layer provided with the light-transmitting substrate.
The utility model discloses an in one or more embodiments, this packaging structure still includes, is located the PCB base plate on waiting to encapsulate the chip, have the opening that runs through the PCB base plate in the PCB base plate, the pad has on the PCB base plate around the open-ended, the pad of keeping away from of PCB base plate has the camera lens module on the surface, pad on the PCB base plate and the pad of waiting to encapsulate on the chip pass through the welding arch bonding, and during the bonding, the printing opacity base plate deepens in the opening.
In one or more embodiments of the present invention, the redistribution layer exposes the sensing region of the chip to be packaged.
In one or more embodiments of the present invention, a side of the redistribution layer away from the redistribution layer is not protruded from the second surface of the chip to be packaged.
In one or more embodiments of the present invention, the redistribution layer is an Al layer or a Cu layer or a Ti layer.
In one or more embodiments of the present invention, the material of the transparent substrate is IR glass or AR glass.
In one or more embodiments of the present invention, the material of the welding projection may be gold, tin or tin alloy.
Compared with the prior art, the utility model discloses the chip packaging method of embodiment passes through thermal peeling type film (interim bonding glue) with the redistribution layer (form after the patterning by the metal level) interim bonding with the base plate, treats to form behind the plastic envelope layer, peels off the base plate, and the printing opacity base plate that re-bonds forms the welding protruding ball all around at the printing opacity base plate for the thickness of the chip package body after the encapsulation is close the thickness of chip body, realizes the thinnest encapsulation of chip.
The utility model discloses embodiment's chip package structure when arranging the PCB base plate in and treating the encapsulation chip top, through deepening the trompil of PCB base plate with the printing opacity base plate in for chip package body thickness after the encapsulation does not contain the thickness of printing opacity base plate, and the whole thickness of packaging body is thinnest.
Drawings
Fig. 1 is a schematic flow chart of a chip packaging method according to an embodiment of the present invention;
fig. 2 to 11 are schematic structural diagrams of a chip packaging process according to an embodiment of the present invention;
fig. 12 is a schematic structural diagram of a chip package structure according to an embodiment of the present invention;
fig. 13 is a schematic structural diagram of a chip package structure packaged on a module according to an embodiment of the present invention.
Detailed Description
The following detailed description of the present invention is provided in conjunction with the accompanying drawings, but it should be understood that the scope of the present invention is not limited by the following detailed description.
Throughout the specification and claims, unless explicitly stated otherwise, the word "comprise", or variations such as "comprises" or "comprising", will be understood to imply the inclusion of a stated element or component but not the exclusion of any other element or component.
As background art shows, in the fan-out package of the image sensor chip in the prior art, the overall thickness of the package includes the thickness of the substrate, which results in a thicker overall thickness of the package, and is not suitable for small-sized high-end mobile terminal devices such as mobile phones and ipads. In order to solve the above problem, the utility model provides a packaging method of chip, the thinnest encapsulation of image sensing chip has been realized to the thickness of ability greatly reduced chip package body.
As shown in fig. 1, an embodiment of the present invention provides a chip packaging method, including providing a substrate and forming a redistribution layer s1 on the substrate; providing a chip to be packaged s2, wherein the chip to be packaged comprises a first surface and a second surface which are opposite, and the first surface is provided with an induction area and a welding pad coupled with the induction area; pressing the first surface of the chip to be packaged and the redistribution layer in an aligned manner to electrically connect the bonding pads and the redistribution layer s 3; filling a plastic packaging material to carry out plastic packaging on the second surface of the chip to be packaged and the redistribution layer s 4; peeling the substrate s 5; arranging a light-transmitting substrate s6 on the first surface of the chip to be packaged, wherein the light-transmitting substrate covers the sensing area of the chip to be packaged, and the redistribution layer is exposed at the outer side of the light-transmitting substrate; the solder bumps s7 are formed on the surface of the redistribution layer.
Fig. 2 to 12 are schematic structural diagrams of a process according to an embodiment of the present invention, and the chip packaging method of the present invention is explained in detail with reference to fig. 2 to 12.
First, referring to fig. 2 and 3, a chip to be packaged 10 is provided, and the chip to be packaged 10 may be formed by dicing the wafer 100 along the dicing street region 11. Fig. 2 is a schematic top view of the wafer 100, and fig. 3 is a cross-sectional view of a single chip 10 to be packaged at a-a 1. The chip 10 to be packaged includes a first surface 10a and a second surface 10b opposite to each other, and the first surface 10a has a sensing region 101 and a pad 102 disposed around the sensing region 101 and coupled to the sensing region 101.
In this embodiment, the wafer 100 includes a plurality of chips 10 to be packaged arranged in rows and columns and dicing street regions 11 located between the chips 10 to be packaged, and the wafer 100 is diced along the dicing street regions 11 to form a plurality of chips 10 to be packaged. The wafer 100 is divided by a conventional cutting process, which is not described herein.
In this embodiment, the chip 10 to be packaged is an image sensing chip, and the chip 10 to be packaged has a sensing region 101 and a pad 102 outside the sensing region 101. The sensing region 101 is an optical sensing region, and may be formed by a plurality of photodiode arrays, for example, and the photodiodes may convert optical signals irradiated to the sensing region 101 into electrical signals. Pads 102 serve as input and output terminals for devices within sensing region 101 to connect to external circuitry.
In the present embodiment, the sensing region 101 is located in the middle of the chip 10 to be packaged, and the pad 102 is located at the edge of the chip 10 to be packaged. In other embodiments, the positions of the bonding pads and the sensing regions can be flexibly adjusted according to the wiring requirements.
In some embodiments, the chip 10 to be packaged is formed on a silicon substrate, and the chip 10 to be packaged may further include other functional devices formed in the silicon substrate.
Referring to fig. 4, a substrate 20 is provided. In this embodiment, the substrate 20 may be made of glass, silicon, or ceramic, but is not limited thereto. The glass or silicon or ceramic substrate has a relatively smooth flat surface, which can be more conveniently peeled off in a subsequent process after being bonded to the metal layer 40 by the bonding paste.
Referring to fig. 5, after the temporary bonding paste 30 is coated on the surface of the substrate 20, the metal layer 40 is attached to the substrate 20 through the temporary bonding paste 30. The temporary bonding adhesive 30 may be a UV release adhesive tape or a thermal release adhesive tape or other suitable adhesive tape material, and is formed by spraying, spin coating or pasting, and the temporary bonding adhesive 30 forms a temporary bonding adhesive layer in the subsequent process, and the temporary bonding adhesive layer and the substrate 20 can be easily removed from the metal layer 40 by a UV light irradiation manner in the subsequent process. In this embodiment, the metal layer 40 may be an Al layer, a Cu layer, or a Ti layer, and is used for patterning to form the redistribution layer 41, and forming an electrical connection with the pad 102 of the chip 10 to be packaged in a subsequent process.
Referring to fig. 6, the metal layer 40 is patterned to form a redistribution layer 41. Various methods or processes for forming redistribution layers are possible, and as such processes are not a focus or innovation of the present application, and are not specifically described herein, they may be performed using existing techniques. The redistribution layer 41 has an exposed region 411, and the exposed region 411 is used for exposing the sensing region 101 of the chip 10 to be packaged in a subsequent process.
Referring to fig. 7, the first surface 10a of the chip 10 to be packaged and the redistribution layer 41 are aligned and bonded, wherein the sensing area 101 of the chip 10 to be packaged corresponds to the exposed area 411 of the redistribution layer 41, and the pad 102 and the redistribution layer 41 are soldered, so that the pad 102 is electrically connected to the redistribution layer 41. The size of the exposed area 411 is greater than or equal to the size of the sensing area 101, so that the sensing area 101 is located in the exposed area 411, and the exposed area 411 can completely expose the sensing area 101. The welding bonding process comprises eutectic bonding, ultrasonic hot pressing, hot pressing welding, ultrasonic pressure welding and the like.
Referring to fig. 8, a plastic packaging material is filled to perform plastic packaging on the second surface 10b of the chip 10 to be packaged and the redistribution layer 41, and then the plastic packaging material is cured to form a plastic packaging layer 50. The molding compound is a resin or solder resist material, such as epoxy resin or acrylic resin.
The function of forming the plastic package layer 50 is: on one hand, the formed plastic package layer 50 plays a role in protecting the chip 10 to be packaged, preventing the performance failure of the chip 10 to be packaged caused by the influence of the external environment, preventing moisture from invading from the outside and being electrically insulated from the outside; on the other hand, the molding compound layer 50 plays a role of supporting the chip 10 to be packaged (the substrate 20 is stripped in the subsequent process), so that the chip 10 to be packaged is fixed for the subsequent circuit connection, and the chip is not easy to damage after the packaging is completed.
And forming the plastic packaging layer 50 by adopting a plastic packaging process (molding), wherein the plastic packaging process adopts a transfer mode or a pressing mode, and the top surface of the plastic packaging layer 50 is flush with the second surface 10b of the chip 10 to be packaged or higher than the second surface 10b of the chip 10 to be packaged.
In this embodiment, the molding compound may completely cover the second surface 10b of the chip 10 to be packaged and the redistribution layer 41, and after the molding compound is cured to form the molding compound layer 50, one side of the molding compound layer 50 away from the substrate 20 may be ground or etched to expose the second surface 10b of the chip 10 to be packaged, as shown in fig. 9, so as to thin the molding compound layer 50 (which is equivalent to thinning the package body of the chip).
In other embodiments, the molding compound may partially cover the chip 10 to be packaged, and surround the side surface of the chip 10 to be packaged and the redistribution layer 41 (when the liquid molding compound is injected, the liquid molding compound does not immerse the chip 10 to be packaged), and then directly cure to form the molding compound 50, without grinding or etching to expose the second surface 10b of the chip 10 to be packaged.
Referring to fig. 10, the substrate 20 and the temporary bonding glue layer are peeled off, and the sensing region 11 of the chip 10 to be packaged is completely exposed. If the temporary bonding adhesive 30 is a UV release adhesive tape or a pyrolytic adhesive tape, the UV release adhesive tape or the pyrolytic adhesive tape can lose its adhesiveness by UV light irradiation, so that the temporary bonding adhesive layer and the substrate 20 can be easily removed from the metal layer 40.
Referring to fig. 11, a light-transmitting substrate 60 is disposed on the first surface 10a of the chip 10 to be packaged, the light-transmitting substrate 60 covers the sensing region 102 of the chip 10 to be packaged, and the redistribution layer 41 is exposed outside the light-transmitting substrate 60. Specifically, after the substrate 20 and the temporary bonding glue layer are peeled off, the chip 10 to be packaged may be horizontally placed, the first surface 101 of the chip 10 to be packaged is disposed upward, and the light-transmitting substrate 60 is covered and fixed on the exposed area 411 of the redistribution layer 41. A transparent substrate 60 is disposed on each of the exposed regions 411. The chip 10 to be packaged is a photosensitive chip, and an optical signal can be collected through the exposed region 411 and the light-transmitting substrate 60. The size of the transparent substrate 60 is larger than the size of the exposure region 411 and smaller than the size of the redistribution layer 40, such that an edge of the redistribution layer 41 is exposed outside the transparent substrate 60. The material of the transparent substrate 60 is IR glass or AR glass.
Referring to fig. 12, the solder bumps 70 are formed on the surface of the redistribution layer 41 exposed to the outside of the transparent substrate 60. The solder bumps 70 form an electrical connection with the redistribution layer 41 for connection with an external circuit. The shape of the welding projection 70 is a sphere, and the forming process of the welding projection 70 is a ball-planting process. The material of the soldering bump 70 may be gold, tin or tin alloy, and the tin alloy may be tin silver, tin lead, tin silver copper, tin silver zinc, tin bismuth indium, tin gold, tin copper, tin zinc indium, tin silver antimony, or the like. The process of forming the solder bump 70 may also be a screen printing and reflow process.
In the present embodiment, the solder bump 70 may be used for the subsequent bonding and soldering of the pad 202 on the PCB substrate 200 and the redistribution layer 41 of the chip package to form an electrical connection.
Next, referring to fig. 13, a PCB substrate 200 is provided, the PCB substrate 200 has an opening 201 penetrating through the PCB substrate 200, the size of the opening 201 is greater than or equal to the size of the transparent substrate 60 in the chip package, and the opening 201 is utilized to enable incident light to directly enter the surface of the sensing region 101 of the chip 10 to be packaged. The PCB substrate 200 around the opening 201 has a pad 202 thereon, and the pad 202 is made of Al, Au, Cu, or the like. When the PCB substrate is subsequently disposed on the chip package, the position of the pad 202 corresponds to the position of the redistribution layer 41. The PCB substrate 200 has a lens module 203 on a surface thereof away from the pad 202. The lens assembly 203 includes a lens 2031 and a lens holder 2032. The position of the lens 2031 corresponds to the position of the opening 201, and the size of the lens 2031 is larger than or equal to the size of the opening 201, so that the external light can be irradiated to the surface of the sensing region 101 of the chip 10 to be packaged through the lens 2031. The chip package is soldered to the PCB substrate 200, wherein the pads 202 of the PCB substrate 200 are electrically connected to the solder bumps 70 on the chip package.
As shown in fig. 12 and 13, the present invention further provides a chip package structure including:
the chip 10 to be packaged includes a first surface 10a and a second surface 10b opposite to each other, and the first surface 10a has a sensing region 101 and a pad 102 coupled to the sensing region 101.
The redistribution layer 41 is located on the first surface 10a of the chip 10 to be packaged and exposes the sensing region 101 of the chip 10 to be packaged, and the redistribution layer 41 is electrically connected to the pad 102; the redistribution layer 41 may be formed by patterning the metal layer 40, and the redistribution layer 41 may be an Al layer, a Cu layer, or a Ti layer.
A plastic encapsulation layer 50, which is located on one side of the redistribution layer 41 where the chip 10 to be packaged is disposed and covers one surface and a side surface of the chip 10 to be packaged and the redistribution layer 41; the side of the molding layer 50 away from the redistribution layer 41 does not protrude from the second surface 10b of the chip 10 to be packaged.
The light-transmitting substrate 60 is located on the other side of the redistribution layer 41 and covers the sensing region 101 of the chip 10 to be packaged, and the redistribution layer 41 is exposed outside the light-transmitting substrate 60 for forming the soldering bump 70. The material of the transparent substrate 60 is IR glass or AR glass.
The solder bumps 70 are formed on the side of the redistribution layer 41 where the light-transmissive substrate 60 is disposed. The material of the soldering bump 70 may be gold, tin or tin alloy.
Further, the chip package structure may further include a PCB substrate 200 located on the chip to be packaged, the PCB substrate 200 has an opening 201 penetrating through the PCB substrate, the PCB substrate around the opening 201 has a pad 202, the surface of the PCB substrate 200 away from the pad 202 has a lens module 203, the pad 202 on the PCB substrate 200 is bonded to the pad 102 on the chip 10 to be packaged through the solder bump 70, and during bonding, the transparent substrate 60 penetrates into the opening 201.
Compared with the prior art, the utility model discloses embodiment's chip packaging method passes through thermal peeling type film (interim bonding glue) with the redistribution layer (form after the patterning by the metal level) interim bonding with the base plate, treat to form behind the plastic envelope layer, peel off the base plate, the printing opacity base plate that re-bonds forms the welding convex ball all around at the printing opacity base plate for the thickness of the chip package body thickness after the encapsulation is close the thickness of chip body, realize the thinnest encapsulation of chip, it is more extensive to use in high-end mobile terminal equipment like cell-phone, pad.
The utility model discloses embodiment's chip package structure when arranging the PCB base plate in and treating the encapsulation chip top, through deepening the trompil of PCB base plate with the printing opacity base plate in for the chip package body thickness after the encapsulation does not contain the printing opacity base plate thickness, and the whole thickness of packaging body is thinnest.
The aspects, embodiments, features and examples of the present invention should be considered illustrative in all respects and not intended to be limiting, the scope of the invention being defined only by the claims. Other embodiments, modifications, and uses will be apparent to those skilled in the art without departing from the spirit and scope of the claimed invention.
The use of headings and chapters in this application is not meant to limit the invention; each section may apply to any aspect, embodiment, or feature of the present invention.
Throughout this application, where a composition is described as having, containing, or comprising specific components or where a process is described as having, containing, or comprising specific process steps, it is contemplated that the compositions taught by the present invention also consist essentially of, or consist of, the recited components, and that the processes taught by the present invention also consist essentially of, or consist of, the recited process steps.
In this application, where an element or component is referred to as being included in and/or selected from a list of recited elements or components, it is understood that the element or component can be any one of the recited elements or components and can be selected from a group consisting of two or more of the recited elements or components. Moreover, it should be understood that elements and/or features of the compositions, apparatus, or methods described herein may be combined in various ways, whether explicitly described or implicitly described herein, without departing from the spirit and scope of the present teachings.
Unless specifically stated otherwise, use of the terms "comprising", "including", "having" or "having" is generally to be understood as open-ended and not limiting.
The use of the singular herein includes the plural (and vice versa) unless specifically stated otherwise. Furthermore, the singular forms "a", "an" and "the" include plural referents unless the context clearly dictates otherwise. In addition, where the term "about" is used before a quantity, the teachings of the present invention include the particular quantity itself unless specifically stated otherwise.
It should be understood that the order of steps or the order in which particular actions are performed is not critical, so long as the teachings of the present invention remain operable. Further, two or more steps or actions may be performed simultaneously.
It is to be understood that the figures and descriptions of the present invention have been simplified to illustrate elements that are relevant for a clear understanding of the present invention, while eliminating, for purposes of clarity, other elements. However, those skilled in the art will recognize that these and other elements may be desirable. However, because such elements are well known in the art, and because they do not facilitate a better understanding of the present invention, a discussion of such elements is not provided herein. It should be understood that the figures are presented for illustrative purposes and not as construction diagrams. The omission of details and modifications or alternative embodiments is within the scope of one skilled in the art.
It is to be understood that in certain aspects of the present invention, a single component may be replaced by multiple components and that multiple components may be replaced by a single component to provide an element or structure or to perform a given function or functions. Except where such substitution would not operate to practice a particular embodiment of the invention, such substitution is considered within the scope of the invention.
While the invention has been described with reference to illustrative embodiments, it will be understood by those skilled in the art that various other changes, omissions and/or additions may be made and substantial equivalents may be substituted for elements thereof without departing from the spirit and scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from its scope. Therefore, it is intended that the invention not be limited to the particular embodiment disclosed for carrying out this invention, but that the invention will include all embodiments falling within the scope of the appended claims. Moreover, unless specifically stated any use of the terms first, second, etc. do not denote any order or importance, but rather the terms first, second, etc. are used to distinguish one element from another.

Claims (8)

1. A chip package structure, comprising:
the chip to be packaged comprises a first surface and a second surface which are opposite, wherein the first surface is provided with an induction area and a welding pad coupled with the induction area;
the redistribution layer is positioned on the first surface of the chip to be packaged, and the redistribution layer is electrically connected with the welding pad;
the plastic packaging layer is positioned on one side of the redistribution layer provided with the chip to be packaged and covers the chip to be packaged;
the light-transmitting substrate is positioned on the other side of the redistribution layer and covers the sensing area of the chip to be packaged, and the redistribution layer is exposed on the outer side of the light-transmitting substrate; and
and the welding bulge is formed on one side of the redistribution layer provided with the light-transmitting substrate.
2. The chip package structure of claim 1, wherein the redistribution layer exposes the sensing area of the chip to be packaged.
3. The chip package structure of claim 1, wherein a side of the molding compound layer away from the redistribution layer is not protruded from the second surface of the chip to be packaged.
4. The chip package structure of claim 1, wherein the molding compound layer covers the redistribution layer at a side and a periphery of the chip to be packaged.
5. The chip package structure of claim 1, further comprising a PCB substrate on the chip to be packaged, wherein the PCB substrate has an opening penetrating through the PCB substrate, the PCB substrate around the opening has a pad thereon, the surface of the PCB substrate away from the pad has a lens module thereon, the pad on the PCB substrate is bonded to the pad on the chip to be packaged by a solder bump, and the transparent substrate penetrates into the opening during bonding.
6. The chip packaging structure of claim 1, wherein the redistribution layer is an Al layer or a Cu layer or a Ti layer.
7. The chip package structure according to claim 1, wherein the transparent substrate is made of IR glass or AR glass.
8. The chip package structure according to claim 1, wherein the material of the solder bump is gold, tin or tin alloy.
CN202220999695.9U 2022-04-27 2022-04-27 Chip packaging structure Active CN217405439U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN202220999695.9U CN217405439U (en) 2022-04-27 2022-04-27 Chip packaging structure

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN202220999695.9U CN217405439U (en) 2022-04-27 2022-04-27 Chip packaging structure

Publications (1)

Publication Number Publication Date
CN217405439U true CN217405439U (en) 2022-09-09

Family

ID=83141872

Family Applications (1)

Application Number Title Priority Date Filing Date
CN202220999695.9U Active CN217405439U (en) 2022-04-27 2022-04-27 Chip packaging structure

Country Status (1)

Country Link
CN (1) CN217405439U (en)

Similar Documents

Publication Publication Date Title
US8012776B2 (en) Methods of manufacturing imaging device packages
CN109274876B (en) Photosensitive assembly and packaging method thereof, lens module and electronic equipment
JP6993726B2 (en) Imaging assembly and its packaging method, lens module, electronic device
US11069670B2 (en) Camera assembly and packaging method thereof, lens module, and electronic device
WO2013075650A1 (en) Encapsulation method for image sensor chip and camera module
US20010004128A1 (en) Semiconductor package and manufacturing method thereof
US11282879B2 (en) Image sensor packaging method, image sensor packaging structure, and lens module
US20200161356A1 (en) Camera assembly and packaging method, lens module and electronic device
WO2020103210A1 (en) Photographing assembly and packaging method therefor, as well as lens module and electronic equipment
US11296141B2 (en) Image capturing assembly and packaging method thereof, lens module, and electronic device
JP7004335B2 (en) Imaging assembly and its packaging method, lens module, electronic device
US20090045478A1 (en) CMOS image sensor package structure
CN111900181A (en) Wafer level packaging method for image sensing chip
CN217405439U (en) Chip packaging structure
CN206558504U (en) Imaging sensor module
CN115020501A (en) Chip packaging method and packaging structure
CN217641352U (en) Chip packaging structure
TWI651845B (en) Image sensing module system-in-package and manufacturing method therof
JP7004334B2 (en) Imaging assembly and its packaging method, lens module, electronic device
CN112151560A (en) Image sensor package and related methods
CN217590770U (en) Chip packaging structure
KR100388290B1 (en) semiconductor package and its manufacturing method
CN114914307A (en) Chip packaging method and packaging structure
CN217590771U (en) Chip packaging structure
TWI258210B (en) Method for wafer level package of sensor chip

Legal Events

Date Code Title Description
GR01 Patent grant
GR01 Patent grant