CN205158194U - Low noise reference circuit suitable for high accuracy ADC - Google Patents
Low noise reference circuit suitable for high accuracy ADC Download PDFInfo
- Publication number
- CN205158194U CN205158194U CN201520868814.7U CN201520868814U CN205158194U CN 205158194 U CN205158194 U CN 205158194U CN 201520868814 U CN201520868814 U CN 201520868814U CN 205158194 U CN205158194 U CN 205158194U
- Authority
- CN
- China
- Prior art keywords
- circuit
- oxide
- semiconductor
- type metal
- chopping modulation
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Landscapes
- Amplifiers (AREA)
Abstract
The utility model discloses a low noise reference circuit suitable for high accuracy ADC, include: clock circuit, the band gap benchmark production circuit that has two -stage copped wave modulation and last electric quick start filter circuit, the clock circuit is that two -stage copped wave modulator CP1, CP2 provide double -phase non - overlap clock to provide electric time delayed signal for quick starting circuit, the output that has a band gap reference circuit of two -stage copped wave modulation be connected to and have the quick input of going up the filter circuit that the electricity starts, two -stage copped wave modulator CP1 and CP2 can eliminate to transport puts OP input off -set voltage to with low frequency noise modulated tremendously high frequency, quick start filter circuit can also can stabilize the during operation at whole circuit and become low pass filter with electricity on accomplishing fast at last electric in -process, makes the preceding stage circuit noise elimination of HFS to can provide the benchmark of lower noise for the ADC of high accuracy.
Description
Technical field
The utility model relates to a kind of low noise reference circuit, for high precision A/D converter provides reference voltage, belongs to technical field of integrated circuits.
Background technology
As everyone knows, the integrated level along with CMOS integrated circuit becomes large day by day, and increasing chip adopts voltage and current benchmark in sheet, and does not need to increase extra reference source chip, can save cost.Therefore, the reference circuit on sheet is widely used in such as A/D converter, communication, data acquisition, sensor circuit.Wherein the reference source of high precision A/D converter directly affects the performance of converter itself, needs reference source to have lower noise.
At present, most interior voltage-reference is generally produced by band-gap reference (bandgap), and its output voltage values is a substantially temperature independent value.Described band gap reference comprises: operational amplifier (OP), P type metal-oxide-semiconductor PM1, PM2 and PM3, bipolar transistor Q0, Q1 and Q2, resistance R1 and R2.The annexation of its each device as shown in Figure 1.Due to the clamping action of operational amplifier OP, make the voltage of the positive-negative input end of OP substantially equal; Current value I1, I2 and I3 simultaneously in the circuit of both sides are also all equal, namely have
BG_VOUT=(ΔVbe/R1)*R2+Vbe2
Wherein, Δ Vbe=Vbe1-Vbe0.Because Δ Vbe is one and the positively related value of temperature, and Vbe2 is a value becoming negative correlation with temperature, as long as so the value of adjustment R2/R1 just can obtain one and the incoherent magnitude of voltage BG_VOUT of temperature.
But in the band-gap reference circuit shown in accompanying drawing 1, the input end of amplifier OP because process deviation introduces input offset voltage, can affect the output of whole circuit.In addition, the band-gap reference circuit shown in accompanying drawing 1 has very large noise, and it well can not suppress the flicker noise (i.e. 1/f noise) of the noise, particularly device of reference source itself itself, therefore can not directly apply to high-precision adc.
Utility model content
Utility model object: for problems of the prior art with not enough, the utility model proposes a kind of low noise reference circuit being applicable to high-precision adc.
Technical scheme: a kind of low noise reference circuit being applicable to high-precision adc, comprising: clock circuit, produce circuit with the band-gap reference of two-stage chopping modulation and power on and start filtering circuit fast; The described band-gap reference output terminal with two-stage chopping modulation is connected with the input end of described quick startup filtering circuit.Described clock circuit comprises two-phase non-overlapping clock module and delayed signaling module; The band-gap reference that wherein two-phase non-overlapping clock module output terminal connects two-stage chopping modulation device produces the input end of chopping modulation device CP1 in circuit and chopping modulation device CP2, two-phase non-overlapping clock is provided to chopping modulation device CP1 and chopping modulation device CP2, the input end of the fast start circuit that powers on described in delayed signaling module connects, for the fast start circuit that powers on provides delayed signal.
Described first order chopping modulation device CP1 and second level chopping modulation device CP2 is for eliminating the input offset voltage of operational amplifier and the low-frequency noise that operational amplifier produces being modulated to high frequency.
Described quick startup filtering circuit comprises: P type metal-oxide-semiconductor PM3, N-type metal-oxide-semiconductor NM1, N-type metal-oxide-semiconductor NM2, N-type metal-oxide-semiconductor NM3, resistance R3, and capacitor C0.The grid of P type metal-oxide-semiconductor PM3 is connected with the output terminal of amplifier OP, the i.e. output terminal of second level chopping modulation device CP2, thus the current value determined on the path over the ground that is made up of P type metal-oxide-semiconductor PM3, N-type metal-oxide-semiconductor NM3, resistance R3, N-type metal-oxide-semiconductor NM2, its size can equal IPTAT, also can regulate its current value size by regulating the size of P type metal-oxide-semiconductor PM3.The grid of N-type metal-oxide-semiconductor NM2 connects power on delay signal EN, and in power up, EN is low level, and when normal work, EN is high level.When in power up, when namely EN is low level, N-type metal-oxide-semiconductor NM2 ends, the drain voltage value of N-type metal-oxide-semiconductor NM3, namely V_BIAS equals VDD, thus makes N-type metal-oxide-semiconductor NM1 be operated in saturation region, now the equiva lent impedance at BG_VOUT and Vref_out two ends is very little, is in the fast powering-up stage.When steady operation, when namely EN is high level, N-type metal-oxide-semiconductor NM2 is operated in saturation region, now V_BIAS=I*R3+VGS_NM3.I*R3 can be made to equal BG_VOUT by regulating the size of R3, and get the chi (W/L) of N-type metal-oxide-semiconductor NM1
nm1<< (W/L)
nm3now N-type metal-oxide-semiconductor NM1 is operated in sub-threshold region, the impedance at BG_VOUT and Vref_out two ends is very large, an equivalence very large resistance R, now R and capacitor C0 forms the very low low-pass filter of a cutoff frequency, so just filter the high frequency noise contained in BG_VOUT, form the reference voltage V ref_OUT that a noise is lower.
Accompanying drawing explanation
Fig. 1 is traditional bandgap reference circuit schematic diagram;
Fig. 2 is the one-piece construction schematic diagram of the utility model low noise benchmark source generating circuit;
Fig. 3 is that the utility model low noise reference source produces circuit theory diagrams;
Fig. 4 is that the utility model chopping modulation implement body implements schematic diagram;
Fig. 5 is the two-phase non-overlapping clock that the utility model is applied to chopping modulation device;
Fig. 6 is that the utility model example specifically implements sequential chart.
Embodiment
Below in conjunction with specific embodiment, illustrate the utility model further, these embodiments should be understood and be only not used in restriction scope of the present utility model for illustration of the utility model, after having read the utility model, the amendment of those skilled in the art to the various equivalent form of value of the present utility model has all fallen within the application's claims limited range.
Fig. 2 is a kind of one-piece construction block diagram being applicable to the low noise reference circuit of high-precision adc of the utility model, comprising: clock circuit, produce circuit with the band-gap reference of two-stage chopping modulation and power on and start filtering circuit fast; Band-gap reference output terminal with two-stage chopping modulation is connected with the input end starting filtering circuit fast.Chopping modulation circuit CP1 and CP2 that clock circuit is used for producing in circuit to the band-gap reference with two-stage chopping modulation device provides two-phase non-overlapping clock, and clock circuit is used for starting filtering circuit fast to powering on provides power on delay signal.Wherein two-phase non-overlapping clock timing diagram as shown in Figure 5, the sequential chart of delayed signal EN as shown in Figure 6, the level value of delayed signal EN is determined jointly by POWER and SLEEP two signals as figure shows, all needs generation duration to be the low level time delayed signal of T1 when powering on and reset.
Band-gap reference with two-stage chopping modulation device produces circuit and comprises: three P type metal-oxide-semiconductors PM0, PM1 and PM2, three bipolar transistors Q0, Q1 and Q2, two resistance R1 and R2, two chopping modulation device CP1 and CP2, and an operational amplifier OP, its each several part linking relationship is as shown in Figure 3.The specific implementation of first order chopping modulation device CP1 and second level chopping modulation device CP2 can be as shown in Figure 4, and its effect is the input offset voltage of elimination operational amplifier and the low-frequency noise that operational amplifier produces is modulated to high frequency.Three P type metal-oxide-semiconductors PM0, PM1 are all connected with the output terminal of amplifier OP with the grid of PM2, i.e. the output terminal of second level chopping modulation device CP2, and three P type metal-oxide-semiconductors PM0, PM1 are all connected with power vd D with the source electrode of PM2; Resistance R1 one end drains with P type metal-oxide-semiconductor PM0 and is connected, and the other end is connected with the source electrode of bipolar transistor Q0, the drain and gate ground connection of bipolar transistor Q0; The source electrode of bipolar transistor Q1 drains with P type metal-oxide-semiconductor PM1 respectively and the input end of first order chopping modulation device CP1 is connected; Resistance R2 one end drains with P type metal-oxide-semiconductor PM2 and is connected, and the other end is connected with the source electrode of bipolar transistor Q2, the drain and gate ground connection of bipolar transistor Q2.
The startup filtering circuit fast that powers on comprises: P type metal-oxide-semiconductor PM3, N-type metal-oxide-semiconductor NM1, N-type metal-oxide-semiconductor NM2, N-type metal-oxide-semiconductor NM3, resistance R3, and capacitor C0, its each several part linking relationship as shown in Figure 3.The source electrode of PM3 is connected with power vd D, and the drain electrode of P type metal-oxide-semiconductor PM3 is connected with draining with the grid of N-type metal-oxide-semiconductor NM3; One end of resistance R3 is connected with the source electrode of N-type metal-oxide-semiconductor NM3, and the other end is connected with the drain electrode of N-type metal-oxide-semiconductor NM2; The source ground of N-type metal-oxide-semiconductor NM2, grid is connected with power on delay signal EN.The grid of P type metal-oxide-semiconductor PM3 is connected with the output terminal of amplifier OP, the i.e. output terminal of second level chopping modulation device CP2, thus the current value determined on the path over the ground that is made up of P type metal-oxide-semiconductor PM3, N-type metal-oxide-semiconductor NM3, resistance R3, N-type metal-oxide-semiconductor NM2, its size can equal IPTAT, also can regulate its current value size by regulating the size of P type metal-oxide-semiconductor PM3.The grid of N-type metal-oxide-semiconductor NM1 is connected to grid and the drain electrode of N-type metal-oxide-semiconductor NM3, i.e. V_BIAS, the drain electrode of N-type metal-oxide-semiconductor NM1 connects the output terminal BG_VOUT that described band-gap reference produces circuit, the source class of N-type metal-oxide-semiconductor NM1 connects the top crown of capacitor C0, is also the output terminal Vref_OUT of whole low noise reference generating circuit.The grid of N-type metal-oxide-semiconductor NM2 connects power on delay signal EN, and in power up, EN is low level, and when normal work, EN is high level.Its logic timing figure as shown in Figure 6.When in power up, when namely EN is low level, N-type metal-oxide-semiconductor NM2 ends, the drain voltage value of N-type metal-oxide-semiconductor NM3, namely V_BIAS equals VDD, thus makes NM1 be operated in saturation region, now the equiva lent impedance at BG_VOUT and Vref_out two ends is very little, is in the fast powering-up stage.When steady operation, when namely EN is high level, N-type metal-oxide-semiconductor NM2 is operated in saturation region, now V_BIAS=I*R3+VGS_NM3.I*R3 can be made to equal BG_VOUT by the size of regulating resistance R3, and get the size (W/L) of N-type MOSNM1
nm1<< (W/L)
nm3now N-type metal-oxide-semiconductor NM1 is operated in sub-threshold region, the impedance at BG_VOUT and Vref_out two ends is very large, an equivalence very large resistance R, now R and capacitor C0 forms the very low low-pass filter of a cutoff frequency, so just filter the high frequency noise contained in BG_VOUT, form the reference voltage V ref_OUT that a noise is lower.
Claims (6)
1. be applicable to a low noise reference circuit for high-precision adc, it is characterized in that, comprising: clock circuit, produce circuit with the band-gap reference of two-stage chopping modulation and power on and start filtering circuit fast; The described band-gap reference output terminal with two-stage chopping modulation is connected with the input end of described quick startup filtering circuit;
Described clock circuit comprises two-phase non-overlapping clock module and delayed signaling module; The band-gap reference that wherein two-phase non-overlapping clock module output terminal connects two-stage chopping modulation device produces the input end of chopping modulation device CP1 in circuit and chopping modulation device CP2, two-phase non-overlapping clock is provided to chopping modulation device CP1 and chopping modulation device CP2, the input end of the fast start circuit that powers on described in delayed signaling module connects, for the fast start circuit that powers on provides delayed signal.
2. be applicable to the low noise reference circuit of high-precision adc as claimed in claim 1, it is characterized in that, the described band-gap reference with two-stage chopping modulation device produces circuit and comprises: P type metal-oxide-semiconductor PM0, P type metal-oxide-semiconductor PM1, P type metal-oxide-semiconductor PM2, bipolar transistor Q0, bipolar transistor Q1, bipolar transistor Q2, resistance R1, resistance R2, first order chopping modulation device CP1, second level chopping modulation device CP2, and operational amplifier OP; First order chopping modulation device CP1 and second level chopping modulation device CP2 is for eliminating the input offset voltage of operational amplifier and the low-frequency noise that operational amplifier produces being modulated to high frequency.
3. be applicable to the low noise reference circuit of high-precision adc as claimed in claim 2, it is characterized in that, described quick startup filtering circuit comprises: P type metal-oxide-semiconductor PM3, N-type metal-oxide-semiconductor NM1, N-type metal-oxide-semiconductor NM2, N-type metal-oxide-semiconductor NM3, resistance R3, and capacitor C0.
4. be applicable to the low noise reference circuit of high-precision adc as claimed in claim 3, it is characterized in that, the source electrode of M3 is connected with power vd D, the drain electrode of PM3 is connected with draining with the grid of the NM3 of diode type of attachment, one end of resistance R3 is connected with the source electrode of NM3, the other end is connected with the drain electrode of NM2, the source ground of NM2, and grid is connected with power on delay signal EN.
5. be applicable to the low noise reference circuit of high-precision adc as claimed in claim 3, it is characterized in that, the grid of P type metal-oxide-semiconductor PM3 is connected with the output terminal of operational amplifier OP, the i.e. output terminal of second level chopping modulation device CP2, thus the current value determined on the path over the ground that is made up of P type metal-oxide-semiconductor PM3, N-type metal-oxide-semiconductor NM3, resistance R3, N-type metal-oxide-semiconductor NM2, its size can equal IPTAT, also can regulate its current value size by regulating the size of P type metal-oxide-semiconductor PM3.
6. be applicable to the low noise reference circuit of high-precision adc as claimed in claim 3, it is characterized in that, the grid of N-type metal-oxide-semiconductor NM1 is connected to grid and the drain electrode of N-type metal-oxide-semiconductor NM3, i.e. V_BIAS, the band-gap reference described in drain electrode connection of N-type metal-oxide-semiconductor NM1 produces the output terminal BG_VOUT of circuit, the source class of NM1 connects the top crown of capacitor C0, is also the output terminal Vref_OUT of whole low noise reference generating circuit.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201520868814.7U CN205158194U (en) | 2015-11-03 | 2015-11-03 | Low noise reference circuit suitable for high accuracy ADC |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201520868814.7U CN205158194U (en) | 2015-11-03 | 2015-11-03 | Low noise reference circuit suitable for high accuracy ADC |
Publications (1)
Publication Number | Publication Date |
---|---|
CN205158194U true CN205158194U (en) | 2016-04-13 |
Family
ID=55693867
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201520868814.7U Active CN205158194U (en) | 2015-11-03 | 2015-11-03 | Low noise reference circuit suitable for high accuracy ADC |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN205158194U (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105353817A (en) * | 2015-11-03 | 2016-02-24 | 南京天易合芯电子有限公司 | Low-noise reference circuit applicable to high-precision analog-to-digital converter (ADC) |
CN107990992A (en) * | 2017-11-27 | 2018-05-04 | 电子科技大学 | Temperature sensors of high precision and precision adjusting method |
CN114070273A (en) * | 2021-11-26 | 2022-02-18 | 成都芯进电子有限公司 | Sequential control circuit architecture and control method of AMR sensor switch chip |
-
2015
- 2015-11-03 CN CN201520868814.7U patent/CN205158194U/en active Active
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN105353817A (en) * | 2015-11-03 | 2016-02-24 | 南京天易合芯电子有限公司 | Low-noise reference circuit applicable to high-precision analog-to-digital converter (ADC) |
CN105353817B (en) * | 2015-11-03 | 2018-02-16 | 南京天易合芯电子有限公司 | A kind of low noise reference circuit suitable for high-precision adc |
CN107990992A (en) * | 2017-11-27 | 2018-05-04 | 电子科技大学 | Temperature sensors of high precision and precision adjusting method |
CN107990992B (en) * | 2017-11-27 | 2019-10-11 | 电子科技大学 | Temperature sensors of high precision and precision adjusting method |
CN114070273A (en) * | 2021-11-26 | 2022-02-18 | 成都芯进电子有限公司 | Sequential control circuit architecture and control method of AMR sensor switch chip |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN102053645B (en) | Wide-input voltage high-power supply rejection ratio reference voltage source | |
CN105353817A (en) | Low-noise reference circuit applicable to high-precision analog-to-digital converter (ADC) | |
CN203838588U (en) | Self-biasing band-gap reference source | |
CN101819449B (en) | Subthreshold MOSFET band-gap reference source | |
WO2015172555A1 (en) | Frequency control method and circuit for ring oscillator | |
CN205158194U (en) | Low noise reference circuit suitable for high accuracy ADC | |
CN201936216U (en) | Reference voltage source with wide input voltage and high power supply rejection ratio | |
CN103399606B (en) | Low-voltage bandgap-free reference voltage source | |
CN110377094B (en) | Low-temperature-drift low-power-consumption linear voltage stabilizer | |
CN107241083B (en) | High-precision self-biasing clock circuit and corresponding self-biasing circuit | |
CN103901935A (en) | Automatic biasing band-gap reference source | |
CN2884287Y (en) | Circuit for starting current-source or valtage-source | |
CN113485505B (en) | High-voltage low-power-consumption band-gap reference voltage source | |
CN104615185B (en) | A kind of reference voltage source start-up circuit | |
CN208969534U (en) | A kind of bandgap voltage reference and electronic equipment | |
CN201348745Y (en) | Bandgap reference voltage generation circuit | |
CN203933395U (en) | Low-power consumption DC-to-DC converter | |
CN203933396U (en) | DC-to-DC converter | |
JP3216880U (en) | Linear voltage management device for chip low power digital circuit | |
CN109491447A (en) | A kind of start-up circuit applied to band-gap reference circuit | |
CN202502430U (en) | Bandgap reference voltage source circuit | |
CN109274268B (en) | High-voltage to low-voltage circuit applied to chip interior | |
CN105630063A (en) | Reference power supply generating circuit | |
CN109388171B (en) | Band gap reference voltage source and electronic equipment | |
CN111831043A (en) | High-precision oscillator circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C14 | Grant of patent or utility model | ||
GR01 | Patent grant |