CN204230226U - 电子装置 - Google Patents
电子装置 Download PDFInfo
- Publication number
- CN204230226U CN204230226U CN201420555614.1U CN201420555614U CN204230226U CN 204230226 U CN204230226 U CN 204230226U CN 201420555614 U CN201420555614 U CN 201420555614U CN 204230226 U CN204230226 U CN 204230226U
- Authority
- CN
- China
- Prior art keywords
- electrical connection
- substrate wafer
- electronic installation
- groove
- inner conduit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Withdrawn - After Issue
Links
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K7/00—Constructional details common to different types of electric apparatus
- H05K7/20—Modifications to facilitate cooling, ventilating, or heating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/34—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
- H01L23/46—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements involving the transfer of heat by flowing fluids
- H01L23/473—Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements involving the transfer of heat by flowing fluids by flowing liquids
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
- H01L23/49816—Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/10—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
- H01L25/105—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0201—Thermal arrangements, e.g. for cooling, heating or preventing overheating
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/0201—Thermal arrangements, e.g. for cooling, heating or preventing overheating
- H05K1/0203—Cooling of mounted components
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/11—Printed elements for providing electric connections to or between printed circuits
- H05K1/111—Pads for surface mounting, e.g. lay-out
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/18—Printed circuits structurally associated with non-printed electric components
- H05K1/181—Printed circuits structurally associated with non-printed electric components associated with surface mounted components
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/16237—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bonding area disposed in a recess of the surface of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1017—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support
- H01L2225/1023—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement the lowermost container comprising a device support the support being an insulating substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1047—Details of electrical connections between containers
- H01L2225/1058—Bump or bump-like electrical connections, e.g. balls, pillars, posts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/10—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers
- H01L2225/1005—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/1011—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices having separate containers the devices being of a type provided for in group H01L27/00 the containers being in a stacked arrangement
- H01L2225/1094—Thermal management, e.g. cooling
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L24/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L24/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1532—Connection portion the connection portion being formed on the die mounting surface of the substrate
- H01L2924/1533—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate
- H01L2924/15331—Connection portion the connection portion being formed on the die mounting surface of the substrate the connection portion being formed both on the die mounting surface of the substrate and outside the die mounting surface of the substrate being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
- H01L2924/1816—Exposing the passive side of the semiconductor or solid-state body
- H01L2924/18161—Exposing the passive side of the semiconductor or solid-state body of a flip chip
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/06—Thermal details
- H05K2201/064—Fluid cooling, e.g. by integral pipes
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Thermal Sciences (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
本公开涉及包括电子装置。一种电子装置,包括衬底晶片,由绝缘材料制成并且包括电连接网络;一个集成电路芯片,安装在所述衬底晶片的顶侧上;以及其中,所述衬底晶片进一步包括至少一个内部导管。
Description
技术领域
本实用新型涉及微电子领域。
背景技术
已知制造包括堆叠彼此之上并且电连接在一起的电子装置电子系统,该电子装置分别包括至少一个集成电路。
特别地堆叠电子装置具有改进电学连接的性能以及减小占用面积的优点。然而,在某些情形下,集成电路芯片可以产生热量并且所产生的热量可以加热其他集成电路芯片并且因此降低了后者的性能。尤其是当第一电子装置包括产生热量的处理器芯片并且堆叠在第一电子装置上的第二电子装置包括存储器芯片时,当温度增高时特别是其工作退化。
上述情况是提高所述电子系统性能的障碍,诸如特别是他们运行程序的速度。然而,此时存在于所述电子系统所需性能与它们占地面积之间折衷的情形并不令人满意,尤其是在诸如移动电话的便携式装置的领域。
实用新型内容
根据一个实施例,提供了一种电子装置,其包括由绝缘材料制成的衬底晶片,电子装置具有电连接网络并且在至少一侧上承载了至少一个集成电路芯片,以及其中衬底晶片包含至少一个内部导管(duct)。
所述内部导管可以包含导热材料。
所述内部导管可以设置为远离电连接网络。
所述导管可以设置在衬底晶片中,并且采取沟槽的形式,并且衬底晶片可以包括覆盖该沟槽的表面层。
衬底晶片可以包含连接至所述内部导管并且连接至用于使流体流动的装置的互补的内部导管。
电连接网络可以包括在内部平面中包括电连接焊盘的金属层,并且衬底晶片可以包括在内部平面中的由所述表面层覆盖并且其中设置了所述沟槽的中间层,中间层和所述表面层包含在电连接焊盘之上的开孔,以及所述沟槽以一定距离远离这些开孔。
所述沟槽的深度可以小于金属层正面侧的深度。
所述电连接网络可以包括在所述金属层中的、由中间电连接元件连接至芯片的电连接焊盘和位于芯片周围的电连接焊盘,以及在衬底晶片另一侧上的电连接焊盘。
也提供了一种电子系统,其包括以上电子装置,并且包括位于所述电子装置上并且包括具有连接至所述电连接网络的另一电连接网络以及承载了连接至该另一电连接网络的至少一个其他集成电路芯片的另一电子装置。
所述系统可以包括借由连接至所述电连接网络的外部金属元件承载了所述电子装置的印刷电路板。
附图说明
现在将借由非限定的示例描述根据本实用新型特定实施例的电子装置和电子系统,这些装置和系统由附图所示,其中:
图1示出了电子装置的剖视图;
图2示出了不具有表面层的图1中电子装置的顶视图;
图3示出了图1中电子装置的放大剖视图;以及
图4示出了包括图1中电子装置的电子系统。
具体实施方式
如图1所示,电子装置1包括由绝缘材料制成的衬底晶片2,其中晶片2具有从一侧连接至另一侧的集成金属电连接网络3。
电连接网络3包括金属层M1,金属层M1形成在衬底晶片2的内部背平面4上,并且包括设置在平面4的中心区域上的多个电连接焊盘和/或线条5,多个电连接焊盘和/或线条5包括设置在平面4的中心区域上的电连接焊盘5a的矩阵以及设置在包围该中心区域的区域上的电连接焊盘5b的矩阵。
衬底晶片2包括形成在平面4上并且覆盖了金属层5的中间层6。
在中间层6中,衬底晶片2包含了在深度方向上从该层6的表面8延伸的沟槽7a。这些沟槽7a形成在并未穿过以上电连接焊盘5a和5b的位置中。
衬底晶片2进一步包括形成在层6的表面8上并且覆盖了沟槽7a以便于提供形成在衬底晶片2中的内部导管7的表面层10.
内部导管7采用导热或者传热流体9填充。对于热传输流体而言,可以使用根据商标Galden HT售出的那些。
根据变型实施例,可以使用注射器穿过表面层10而将导热流体9注入穿过表面层10的导管中,以便于允许执行该填充操作。由注射器留下的孔洞以及该导管随后可以由粘附剂球珠封堵。
层6和表面层10包含分别至少部分地暴露了电连接焊盘5a和5b的开孔11a和11b。
电子装置1进一步包括在与表面层10相同侧上的布置在衬底晶片2上集成电路12,并且包括例如采取了列柱形式、与开孔11a接合并且插入在芯片12和电连接焊盘5a之间的金属电连接元件13,以便于连接芯片12和电连接网络3。
电子装置1也包括填充了芯片12和衬底晶片2之间空间的绝缘封装材料14。可选地,电子装置1可以包括在衬底晶片2的正面侧上由绝缘材料制成并且包围了芯片12的层15。例如,该层15与芯片12的正面背面侧齐平。
在层15中,开孔16设置为暴露了层6和10的开孔11b。诸如凸块之类的电连接元件17可以放置在电连接焊盘11a上以及由开孔11b和16形成的孔洞中。
如图2所示,导管7可以设置为位于电连接焊盘5a和5b的行之间,由此在周边形成了闭合回路。其他设置是可能的。特别地,可以提供多于一个闭合回路。
根据一个变型实施例,如图2所示,导管7可以连接至设置在衬底晶片2的层6中的互补的导管18,例如供应/返回导管,这些导管18横向地从衬底晶片2露出并且可能连接至用于使冷却流体9的流动的外部装置。
根据另一变型实施例,电子装置1可以具有包括微凸块的部件,该部件可以例如通过接合而固定至装置的一侧,该微凸块通过表面层10例如在两个远端位置处连接至内部导管7,以便于使热传输流体9流动穿过这些内部导管7。
如图3所示,沟槽7a的深度P1小于金属层M1的正面侧的深度P2,使得可以设置沟槽7a以便于越过金属层M1的电连接线条之上而不暴露它们。
根据一个实施例,可以是处理器芯片的集成电路芯片12可以产生热量。所产生热量的至少一些可以优选地由材料9所捕获,材料9填充了内部导管7并且分散至基本上衬底晶片2的整个空间,也即分散至芯片12的区域以及后者的周围区域。因此,导热材料9形成了用于捕获由芯片12产生的至少一些热量并且将热量分散至衬底晶片2的大部分的装置。
如图4所示,电子装置1可以包括在电子系统100中,电子系统100进一步包括在与芯片12相同侧上以一定距离堆叠在电子装置1上的另一电子装置101.
电子装置101可以包括由绝缘材料制成的晶片12所承载的、具有电连接网络103的集成电路芯片104,集成电路芯片104由嵌入在晶片102中的电连接引线105而电连接至电连接网络103。
电子装置101借由诸如金属凸块之类的电连接元件106安装在电子装置1上,其中元件106插入在所述装置之间,并且通过焊接至放置在焊盘5b上的电连接元件17而将电子装置101的电连接网络103电连接并且选择性连接至电子装置1的电连接网络3。
此外,电子装置1以及因此的电子系统100借由插入在电连接网络3的电连接焊盘19与印刷电路板107的电连接焊盘109之间的、诸如金属凸块之类的电连接元件108安装在印刷电路板107上。
如上所述设置例如具有以下优点。
由芯片4所产生的以及如上所述的由于导管7以及导管7包含的材料9的存在而传输并且分散至衬底晶片2的热量可以借由电连接元件108而至少部分地传输至印刷电路板107。
衬底晶片2的电连接网络3将由芯片12产生的热量传输至印刷电路板107。
此外,由芯片4产生的热量也扩散进入分隔了电子装置1和电子装置101的空间中,以便于向外部排出。
至于材料9借由互补导管18而形成为通过外部机制流过导管7,由芯片4产生的热量可以因此至少部分的由该机制排出。
因此,冷却了芯片12,并且以如此方式限制了由电子装置1的芯片12产生的热量沿电子装置101的芯片104的方向扩散,以使得保护了芯片104避免其温度过分升高。
本实用新型不限于如上所述示例。电子装置以及热传输和冷却机制的许多变型实施例是可能的而并未脱离本实用新型的范围。
Claims (19)
1.一种电子装置,其特征在于,包括:
衬底晶片,由绝缘材料制成并且包括电连接网络;
一个集成电路芯片,安装在所述衬底晶片的顶侧上;以及
其中,所述衬底晶片进一步包括至少一个内部导管。
2.根据权利要求1所述的装置,其特征在于,所述内部导管包含导热材料。
3.根据权利要求1所述的装置,其特征在于,所述内部导管以一定距离与所述电连接网络分隔。
4.根据权利要求1所述的装置,其特征在于,所述内部导管由沟槽形成在所述衬底晶片中,所述沟槽由表面层覆盖。
5.根据权利要求4所述的装置,其特征在于,所述衬底晶片进一步包含互补的内部导管,所述互补的内部导管连接至所述内部导管并且被配置用于连接至用于使流体流动的装置。
6.根据权利要求4所述的装置,其特征在于,所述电连接网络包括在内部平面中的包括电连接焊盘的金属层,并且其中所述衬底晶片包括在该内部平面中的、由所述表面层覆盖的中间层,并且其中所述沟槽形成在所述中间层中,所述中间层和所述表面层包含在电连接焊盘上方的开孔,并且所述沟槽以一定距离与所述开孔分隔。
7.根据权利要求6所述的装置,其特征在于,所述沟槽的深度小于所述中间层的深度。
8.根据权利要求6所述的装置,其特征在于,所述沟槽延伸至并未到达所述金属层的正面侧的深度。
9.根据权利要求6所述的装置,其特征在于,所述电连接网络包括在所述金属层中的、通过中间电连接元件以及位于所述芯片周围的电连接焊盘而连接至所述芯片的电连接焊盘,以及在所述衬底晶片的另一侧上的电连接焊盘。
10.根据权利要求1所述的装置,其特征在于,所述电子装置进一步包括,具有另一电连接网络的另一晶片,所述另一电连接网络连接至所述电连接网络以及连接至该另一电连接网络(103)的另一集成电路芯片。
11.根据权利要求10所述的装置,其特征在于,所述电子装置进一步包括印刷电路板,所述衬底晶片借由连接至所述电连接网络的外部金属元件安装至所述印刷电路板。
12.一种电子装置,其特征在于,包括:
集成电路;以及
衬底晶片,包括:
绝缘材料层,包括电连接网络;
金属层,包括在所述绝缘层的顶表面上的、并且与所述电连接网络电接触的电连接焊盘;
中间层,在所述金属层和所述绝缘材料层之上;
多个沟槽,形成在所述中间层的顶表面中;以及
表面层,在所述中间层的顶表面上并且被配置用于封闭所述沟槽;
其中,所述集成电路安装至所述衬底晶片。
13.根据权利要求12所述的装置,其特征在于,所述电子装置进一步包括,包含在所述沟槽内的导热材料。
14.根据权利要求13所述的装置,其特征在于,所述导热材料是流体。
15.根据权利要求14所述的装置,其特征在于,所述电子装置进一步包括,形成在所述衬底晶片中与所述沟槽流体联通的互补的内部导管。
16.根据权利要求15所述的装置,其特征在于,所述互补的内部导管被配置用于连接至用于使所述流体流动的装置。
17.根据权利要求12所述的装置,其特征在于,所述电子装置进一步包括多个开口,形成在所述中间层的顶表面中以暴露所述金属层的所述电连接焊盘,其中所述集成电路通过所述开口电连接至所述电连接焊盘。
18.根据权利要求17所述的装置,其特征在于,所述开口与所述沟槽分隔。
19.根据权利要求17所述的装置,其特征在于,每个开口包括延伸穿过所述表面层的开口。
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
FR1360008 | 2013-10-15 | ||
FR1360008A FR3011977A1 (fr) | 2013-10-15 | 2013-10-15 | Dispositif electronique a puce de circuits integres et systeme electronique |
Publications (1)
Publication Number | Publication Date |
---|---|
CN204230226U true CN204230226U (zh) | 2015-03-25 |
Family
ID=50101945
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201410497513.8A Active CN104576572B (zh) | 2013-10-15 | 2014-09-25 | 包括电子装置和电子系统的集成电路芯片 |
CN201420555614.1U Withdrawn - After Issue CN204230226U (zh) | 2013-10-15 | 2014-09-25 | 电子装置 |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN201410497513.8A Active CN104576572B (zh) | 2013-10-15 | 2014-09-25 | 包括电子装置和电子系统的集成电路芯片 |
Country Status (3)
Country | Link |
---|---|
US (1) | US9402331B2 (zh) |
CN (2) | CN104576572B (zh) |
FR (1) | FR3011977A1 (zh) |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP3098847A1 (en) * | 2015-05-29 | 2016-11-30 | Alcatel Lucent | Device with a microchannel for transporting a fluid and manufacturing method thereof |
FR3070573A1 (fr) * | 2017-08-25 | 2019-03-01 | Stmicroelectronics (Grenoble 2) Sas | Dispositif electronique incluant au moins une puce electronique et ensemble electronique |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3815239B2 (ja) * | 2001-03-13 | 2006-08-30 | 日本電気株式会社 | 半導体素子の実装構造及びプリント配線基板 |
US6903929B2 (en) * | 2003-03-31 | 2005-06-07 | Intel Corporation | Two-phase cooling utilizing microchannel heat exchangers and channeled heat sink |
KR100737162B1 (ko) * | 2006-08-11 | 2007-07-06 | 동부일렉트로닉스 주식회사 | 반도체 소자 및 그 제조방법 |
US8546930B2 (en) * | 2008-05-28 | 2013-10-01 | Georgia Tech Research Corporation | 3-D ICs equipped with double sided power, coolant, and data features |
US8624360B2 (en) * | 2008-11-13 | 2014-01-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Cooling channels in 3DIC stacks |
US7990711B1 (en) * | 2010-02-24 | 2011-08-02 | International Business Machines Corporation | Double-face heat removal of vertically integrated chip-stacks utilizing combined symmetric silicon carrier fluid cavity and micro-channel cold plate |
US8563365B2 (en) * | 2011-03-09 | 2013-10-22 | Georgia Tech Research Corporation | Air-gap C4 fluidic I/O interconnects and methods of fabricating same |
-
2013
- 2013-10-15 FR FR1360008A patent/FR3011977A1/fr not_active Withdrawn
-
2014
- 2014-09-25 CN CN201410497513.8A patent/CN104576572B/zh active Active
- 2014-09-25 CN CN201420555614.1U patent/CN204230226U/zh not_active Withdrawn - After Issue
- 2014-10-10 US US14/512,214 patent/US9402331B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
CN104576572B (zh) | 2018-12-11 |
US9402331B2 (en) | 2016-07-26 |
US20150103489A1 (en) | 2015-04-16 |
CN104576572A (zh) | 2015-04-29 |
FR3011977A1 (fr) | 2015-04-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN204243028U (zh) | 电子系统 | |
CN204230225U (zh) | 电子器件 | |
CN104900609A (zh) | 封装结构 | |
CN104716109A (zh) | 具有降低热串扰的热管理部件的封装件及其形成方法 | |
KR100973722B1 (ko) | 방열기를 가지는 전자 모듈 어셈블리 | |
CN105188260A (zh) | 印制电路板内嵌流道液冷换热装置 | |
CN104900634A (zh) | 封装结构及其所适用的堆栈式封装模块 | |
CN105006453A (zh) | 封装结构 | |
CN103219326B (zh) | 层叠型半导体器件 | |
CN102956584A (zh) | 半导体装置 | |
CN105428337A (zh) | 半导体封装及其制造方法 | |
CN204361076U (zh) | 电子系统 | |
CN211208432U (zh) | 智能功率模块基板、智能功能模块和电子设备 | |
KR20140113029A (ko) | 열전소자가 배치된 히트 슬러그 및 이를 구비하는 반도체 패키지 | |
CN112185911A (zh) | 包含垂直集成电路的半导体组合件及其制造方法 | |
CN204230226U (zh) | 电子装置 | |
CN209787545U (zh) | 印制电路板 | |
US8928148B2 (en) | Semiconductor component and device provided with heat dissipation means | |
US20240014171A1 (en) | Stacked semiconductor die assemblies with substrate heat sinks and associated systems and methods | |
CN100417312C (zh) | 具有改善散热结构的印刷电路板及电子装置 | |
EP2819163B1 (en) | Chip stack structure | |
EP1950805A1 (en) | Electronic element, package having same, and electronic device | |
CN103413802B (zh) | 一种大功耗芯片封装结构 | |
CN104521332A (zh) | 印刷电路板布置和用于形成印刷电路板处的电连接的方法 | |
CN210379021U (zh) | 一种电池保护板 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
AV01 | Patent right actively abandoned |
Granted publication date: 20150325 Effective date of abandoning: 20181211 |
|
AV01 | Patent right actively abandoned |
Granted publication date: 20150325 Effective date of abandoning: 20181211 |
|
AV01 | Patent right actively abandoned | ||
AV01 | Patent right actively abandoned |