CN1938950B - 可编程逻辑的可扩展非阻断交换网络 - Google Patents
可编程逻辑的可扩展非阻断交换网络 Download PDFInfo
- Publication number
- CN1938950B CN1938950B CN200580010432XA CN200580010432A CN1938950B CN 1938950 B CN1938950 B CN 1938950B CN 200580010432X A CN200580010432X A CN 200580010432XA CN 200580010432 A CN200580010432 A CN 200580010432A CN 1938950 B CN1938950 B CN 1938950B
- Authority
- CN
- China
- Prior art keywords
- conductor
- group
- conductors
- integrated circuit
- switches
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/177—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K19/00—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
- H03K19/02—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
- H03K19/173—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
- H03K19/177—Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components arranged in matrix form
- H03K19/17736—Structural details of routing resources
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K17/00—Electronic switching or gating, i.e. not by contact-making and –breaking
- H03K17/002—Switching arrangements with several input- or output terminals
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/15—Interconnection of switching modules
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04L—TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
- H04L49/00—Packet switching elements
- H04L49/15—Interconnection of switching modules
- H04L49/1515—Non-blocking multistage, e.g. Clos
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
Landscapes
- Physics & Mathematics (AREA)
- Mathematical Physics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Computing Systems (AREA)
- General Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Logic Circuits (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| CN201110439666.3A CN102571073B (zh) | 2004-03-30 | 2005-02-28 | 集成电路及其制造方法 |
Applications Claiming Priority (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/814,943 | 2004-03-30 | ||
| US10/814,943 US6975139B2 (en) | 2004-03-30 | 2004-03-30 | Scalable non-blocking switching network for programmable logic |
| PCT/US2005/006583 WO2005104375A1 (en) | 2004-03-30 | 2005-02-28 | A scalable non-blocking switching network for programmable logic |
Related Child Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201110439666.3A Division CN102571073B (zh) | 2004-03-30 | 2005-02-28 | 集成电路及其制造方法 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| CN1938950A CN1938950A (zh) | 2007-03-28 |
| CN1938950B true CN1938950B (zh) | 2012-02-29 |
Family
ID=35053582
Family Applications (2)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN200580010432XA Expired - Fee Related CN1938950B (zh) | 2004-03-30 | 2005-02-28 | 可编程逻辑的可扩展非阻断交换网络 |
| CN201110439666.3A Expired - Fee Related CN102571073B (zh) | 2004-03-30 | 2005-02-28 | 集成电路及其制造方法 |
Family Applications After (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CN201110439666.3A Expired - Fee Related CN102571073B (zh) | 2004-03-30 | 2005-02-28 | 集成电路及其制造方法 |
Country Status (6)
| Country | Link |
|---|---|
| US (9) | US6975139B2 (enExample) |
| EP (1) | EP1730841A4 (enExample) |
| JP (1) | JP4588068B2 (enExample) |
| KR (1) | KR101116943B1 (enExample) |
| CN (2) | CN1938950B (enExample) |
| WO (1) | WO2005104375A1 (enExample) |
Families Citing this family (20)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5457410A (en) | 1993-08-03 | 1995-10-10 | Btr, Inc. | Architecture and interconnect scheme for programmable logic circuits |
| US6975139B2 (en) * | 2004-03-30 | 2005-12-13 | Advantage Logic, Inc. | Scalable non-blocking switching network for programmable logic |
| US7460529B2 (en) * | 2004-07-29 | 2008-12-02 | Advantage Logic, Inc. | Interconnection fabric using switching networks in hierarchy |
| US7423453B1 (en) * | 2006-01-20 | 2008-09-09 | Advantage Logic, Inc. | Efficient integrated circuit layout scheme to implement a scalable switching network used in interconnection fabric |
| US9345921B2 (en) | 2007-07-11 | 2016-05-24 | Performance Solutions, Llc | Therapeutic, fitness, and sports enhancement device |
| US7924052B1 (en) | 2008-01-30 | 2011-04-12 | Actel Corporation | Field programmable gate array architecture having Clos network-based input interconnect |
| US7924053B1 (en) | 2008-01-30 | 2011-04-12 | Actel Corporation | Clustered field programmable gate array architecture |
| JP5158195B2 (ja) * | 2008-06-06 | 2013-03-06 | 日本電気株式会社 | 回路設計システムおよび回路設計方法 |
| US7714611B1 (en) * | 2008-12-03 | 2010-05-11 | Advantage Logic, Inc. | Permutable switching network with enhanced multicasting signals routing for interconnection fabric |
| US7705629B1 (en) | 2008-12-03 | 2010-04-27 | Advantage Logic, Inc. | Permutable switching network with enhanced interconnectivity for multicasting signals |
| US7999570B2 (en) * | 2009-06-24 | 2011-08-16 | Advantage Logic, Inc. | Enhanced permutable switching network with multicasting signals for interconnection fabric |
| US8341580B2 (en) * | 2009-09-28 | 2012-12-25 | Advantage Logic, Inc. | Modular routing fabric using switching networks |
| US8098081B1 (en) * | 2010-06-21 | 2012-01-17 | Xilinx, Inc. | Optimization of interconnection networks |
| US7982497B1 (en) * | 2010-06-21 | 2011-07-19 | Xilinx, Inc. | Multiplexer-based interconnection network |
| US8665727B1 (en) | 2010-06-21 | 2014-03-04 | Xilinx, Inc. | Placement and routing for a multiplexer-based interconnection network |
| EP2831882A4 (en) * | 2012-03-30 | 2015-10-28 | Intel Corp | SPINTRANSFER TORQUE-BASED MEMORY ELEMENTS FOR ARRAYS FROM PROGRAMMABLE DEVICES |
| US9118325B1 (en) * | 2014-08-27 | 2015-08-25 | Quicklogic Corporation | Routing network for programmable logic device |
| CN108287935B (zh) * | 2017-12-13 | 2020-08-04 | 京微齐力(北京)科技有限公司 | 一种包含可预分配布线结构的可编程器件 |
| CN111753486B (zh) * | 2020-06-30 | 2021-12-24 | 无锡中微亿芯有限公司 | 一种多裸片结构fpga的布局方法 |
| CN115496024B (zh) * | 2021-06-18 | 2025-09-12 | 易灵思有限公司 | 现场可编程逻辑门阵列 |
Family Cites Families (85)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4020469A (en) | 1975-04-09 | 1977-04-26 | Frank Manning | Programmable arrays |
| US4661901A (en) | 1982-12-23 | 1987-04-28 | International Business Machines Corporation | Microprocessor control system utilizing overlapped programmable logic arrays |
| US4736333A (en) | 1983-08-15 | 1988-04-05 | California Institute Of Technology | Electronic musical instrument |
| USRE34363E (en) | 1984-03-12 | 1993-08-31 | Xilinx, Inc. | Configurable electrical circuit having configurable logic elements and configurable interconnects |
| US4870302A (en) | 1984-03-12 | 1989-09-26 | Xilinx, Inc. | Configurable electrical circuit having configurable logic elements and configurable interconnects |
| JP2565497B2 (ja) | 1985-09-11 | 1996-12-18 | ピルキントン マイクロ−エレクトロニクス リミテツド | 半導体集積回路 |
| US4720780A (en) | 1985-09-17 | 1988-01-19 | The Johns Hopkins University | Memory-linked wavefront array processor |
| US4700187A (en) | 1985-12-02 | 1987-10-13 | Concurrent Logic, Inc. | Programmable, asynchronous logic cell and array |
| US5367208A (en) | 1986-09-19 | 1994-11-22 | Actel Corporation | Reconfigurable programmable interconnect architecture |
| US5187393A (en) | 1986-09-19 | 1993-02-16 | Actel Corporation | Reconfigurable programmable interconnect architecture |
| US4758745B1 (en) | 1986-09-19 | 1994-11-15 | Actel Corp | User programmable integrated circuit interconnect architecture and test method |
| US4918440A (en) | 1986-11-07 | 1990-04-17 | Furtek Frederick C | Programmable logic cell and array |
| US5243208A (en) | 1987-05-27 | 1993-09-07 | Hitachi, Ltd. | Semiconductor integrated circuit device having a gate array with a ram and by-pass signal lines which interconnect a logic section and I/O unit circuit of the gate array |
| US4815003A (en) | 1987-06-19 | 1989-03-21 | General Electric Company | Structured design method for high density standard cell and macrocell layout of VLSI chips |
| US4847612A (en) | 1988-01-13 | 1989-07-11 | Plug Logic, Inc. | Programmable logic device |
| US4912342A (en) | 1988-05-05 | 1990-03-27 | Altera Corporation | Programmable logic device with array blocks with programmable clocking |
| US5329470A (en) | 1988-12-02 | 1994-07-12 | Quickturn Systems, Inc. | Reconfigurable hardware emulation system |
| IT1225638B (it) | 1988-12-28 | 1990-11-22 | Sgs Thomson Microelectronics | Dispositivo logico integrato come una rete di maglie di memorie distribuite |
| GB8906145D0 (en) | 1989-03-17 | 1989-05-04 | Algotronix Ltd | Configurable cellular array |
| US5212652A (en) | 1989-08-15 | 1993-05-18 | Advanced Micro Devices, Inc. | Programmable gate array with improved interconnect structure |
| US5349691A (en) | 1990-07-03 | 1994-09-20 | Xilinx, Inc. | Programming process for 3-level programming logic devices |
| US5144166A (en) | 1990-11-02 | 1992-09-01 | Concurrent Logic, Inc. | Programmable logic cell and array |
| JP2564044B2 (ja) | 1991-02-27 | 1996-12-18 | 株式会社東芝 | プログラマブル論理回路 |
| US5122685A (en) | 1991-03-06 | 1992-06-16 | Quicklogic Corporation | Programmable application specific integrated circuit and logic cell therefor |
| US5204556A (en) | 1991-05-06 | 1993-04-20 | Lattice Semiconductor Corporation | Programmable interconnect structure for logic blocks |
| US5221865A (en) | 1991-06-21 | 1993-06-22 | Crosspoint Solutions, Inc. | Programmable input/output buffer circuit with test capability |
| US5317209A (en) | 1991-08-29 | 1994-05-31 | National Semiconductor Corporation | Dynamic three-state bussing capability in a configurable logic array |
| US5298805A (en) | 1991-08-29 | 1994-03-29 | National Semiconductor Corporation | Versatile and efficient cell-to-local bus interface in a configurable logic array |
| US5550782A (en) | 1991-09-03 | 1996-08-27 | Altera Corporation | Programmable logic array integrated circuits |
| US5260610A (en) | 1991-09-03 | 1993-11-09 | Altera Corporation | Programmable logic element interconnections for programmable logic array integrated circuits |
| US5260611A (en) | 1991-09-03 | 1993-11-09 | Altera Corporation | Programmable logic array having local and long distance conductors |
| US5208491A (en) | 1992-01-07 | 1993-05-04 | Washington Research Foundation | Field programmable gate array |
| GB9223226D0 (en) | 1992-11-05 | 1992-12-16 | Algotronix Ltd | Improved configurable cellular array (cal ii) |
| US5396126A (en) | 1993-02-19 | 1995-03-07 | At&T Corp. | FPGA with distributed switch matrix |
| WO1994028475A1 (en) | 1993-05-28 | 1994-12-08 | Regents Of The University Of California | Field programmable logic device with dynamic interconnections to a dynamic logic core |
| JPH0713945A (ja) | 1993-06-16 | 1995-01-17 | Nippon Sheet Glass Co Ltd | 演算処理部および制御・記憶部分離型マルチプロセッサ ・システムのバス構造 |
| GB9312674D0 (en) | 1993-06-18 | 1993-08-04 | Pilkington Micro Electronics | Configurabel logic array |
| US5444394A (en) | 1993-07-08 | 1995-08-22 | Altera Corporation | PLD with selective inputs from local and global conductors |
| GB2280293B (en) | 1993-07-19 | 1997-12-10 | Hewlett Packard Co | Architecture for programmable logic |
| US6462578B2 (en) | 1993-08-03 | 2002-10-08 | Btr, Inc. | Architecture and interconnect scheme for programmable logic circuits |
| US5457410A (en) | 1993-08-03 | 1995-10-10 | Btr, Inc. | Architecture and interconnect scheme for programmable logic circuits |
| US6051991A (en) | 1993-08-03 | 2000-04-18 | Btr, Inc. | Architecture and interconnect scheme for programmable logic circuits |
| US5455525A (en) | 1993-12-06 | 1995-10-03 | Intelligent Logic Systems, Inc. | Hierarchically-structured programmable logic array and system for interconnecting logic elements in the logic array |
| JPH09509797A (ja) | 1993-12-13 | 1997-09-30 | ラティス・セミコンダクター・コーポレイション | プログラマブル論理デバイスに於ける特定用途向けモジュール |
| US5369314A (en) | 1994-02-22 | 1994-11-29 | Altera Corporation | Programmable logic device with redundant circuitry |
| US6181162B1 (en) * | 1994-04-10 | 2001-01-30 | Altera Corporation | Programmable logic device with highly routable interconnect |
| DE69525741D1 (de) | 1994-04-14 | 2002-04-11 | Btr Inc | Architektur und verbindungsschema für programmierbare logische schaltungen |
| US5406525A (en) | 1994-06-06 | 1995-04-11 | Motorola, Inc. | Configurable SRAM and method for providing the same |
| US5656121A (en) | 1994-08-19 | 1997-08-12 | Minnesota Mining And Manufacturing Company | Method of making multi-layer composites having a fluoropolymer layer |
| US5606266A (en) | 1994-11-04 | 1997-02-25 | Altera Corporation | Programmable logic array integrated circuits with enhanced output routing |
| US5581199A (en) | 1995-01-04 | 1996-12-03 | Xilinx, Inc. | Interconnect architecture for field programmable gate array using variable length conductors |
| US5537057A (en) | 1995-02-14 | 1996-07-16 | Altera Corporation | Programmable logic array device with grouped logic regions and three types of conductors |
| US5572148A (en) | 1995-03-22 | 1996-11-05 | Altera Corporation | Programmable logic array integrated circuit with general-purpose memory configurable as a random access or FIFO memory |
| AU5718196A (en) | 1995-05-03 | 1996-11-21 | Btr, Inc. | Scalable multiple level interconnect architecture |
| US5850564A (en) | 1995-05-03 | 1998-12-15 | Btr, Inc, | Scalable multiple level tab oriented interconnect architecture |
| US5818254A (en) * | 1995-06-02 | 1998-10-06 | Advanced Micro Devices, Inc. | Multi-tiered hierarchical high speed switch matrix structure for very high-density complex programmable logic devices |
| US5815004A (en) | 1995-10-16 | 1998-09-29 | Xilinx, Inc. | Multi-buffered configurable logic block output lines in a field programmable gate array |
| US5894228A (en) | 1996-01-10 | 1999-04-13 | Altera Corporation | Tristate structures for programmable logic devices |
| US5841775A (en) * | 1996-07-16 | 1998-11-24 | Huang; Alan | Scalable switching network |
| US6034547A (en) | 1996-09-04 | 2000-03-07 | Advantage Logic, Inc. | Method and apparatus for universal program controlled bus |
| US5880597A (en) * | 1996-09-18 | 1999-03-09 | Altera Corporation | Interleaved interconnect for programmable logic array devices |
| US5825202A (en) | 1996-09-26 | 1998-10-20 | Xilinx, Inc. | Integrated circuit with field programmable and application specific logic areas |
| US6300794B1 (en) | 1996-10-10 | 2001-10-09 | Altera Corporation | Programmable logic device with hierarchical interconnection resources |
| US5883526A (en) | 1997-04-17 | 1999-03-16 | Altera Corporation | Hierarchical interconnect for programmable logic devices |
| US5963050A (en) | 1997-02-26 | 1999-10-05 | Xilinx, Inc. | Configurable logic element with fast feedback paths |
| US5914616A (en) | 1997-02-26 | 1999-06-22 | Xilinx, Inc. | FPGA repeatable interconnect structure with hierarchical interconnect lines |
| US6016063A (en) | 1998-02-04 | 2000-01-18 | Xilinx, Inc. | Method and apparatus for connecting long lines to form wide logic functions |
| US6038627A (en) | 1998-03-16 | 2000-03-14 | Actel Corporation | SRAM bus architecture and interconnect to an FPGA |
| US6507216B1 (en) * | 1998-11-18 | 2003-01-14 | Altera Corporation | Efficient arrangement of interconnection resources on programmable logic devices |
| US6163168A (en) * | 1998-12-09 | 2000-12-19 | Vantis Corporation | Efficient interconnect network for use in FPGA device having variable grain architecture |
| US6693456B2 (en) | 2000-08-04 | 2004-02-17 | Leopard Logic Inc. | Interconnection network for a field programmable gate array |
| US7065076B1 (en) * | 2000-08-25 | 2006-06-20 | Promise Technology, Inc. | Modular scalable switching networks |
| EP1329063A1 (en) * | 2000-10-06 | 2003-07-23 | Irvine Sensors Corporation | High speed multi-stage stacked layers switch |
| US7440449B2 (en) * | 2000-10-06 | 2008-10-21 | Irvine Sensors Corp. | High speed switching module comprised of stacked layers incorporating t-connect structures |
| GB2374242B (en) * | 2001-04-07 | 2005-03-16 | Univ Dundee | Integrated circuit and related improvements |
| US7123612B2 (en) * | 2002-02-10 | 2006-10-17 | Haw-Minn Lu | Width upgrade for a scalable switching network |
| US6686768B2 (en) * | 2001-07-05 | 2004-02-03 | Alan Elbert Comer | Electrically-programmable interconnect architecture for easily-configurable stacked circuit arrangements |
| CN1537376A (zh) * | 2001-07-24 | 2004-10-13 | �����ɷ� | 可扩展和自动生成且基于多路复用器的集成电路分层级互连架构 |
| US6594810B1 (en) * | 2001-10-04 | 2003-07-15 | M2000 | Reconfigurable integrated circuit with a scalable architecture |
| US6975139B2 (en) * | 2004-03-30 | 2005-12-13 | Advantage Logic, Inc. | Scalable non-blocking switching network for programmable logic |
| US7460529B2 (en) * | 2004-07-29 | 2008-12-02 | Advantage Logic, Inc. | Interconnection fabric using switching networks in hierarchy |
| US7420390B1 (en) * | 2006-01-09 | 2008-09-02 | Altera Corporation | Method and apparatus for implementing additional registers in field programmable gate arrays to reduce design size |
| KR100833179B1 (ko) * | 2006-02-15 | 2008-05-28 | 삼성전자주식회사 | 클러스터드 전압 스케일링을 위한 레벨 컨버팅 플립플롭 및펄스 발생기 |
| US7714611B1 (en) * | 2008-12-03 | 2010-05-11 | Advantage Logic, Inc. | Permutable switching network with enhanced multicasting signals routing for interconnection fabric |
| US7705629B1 (en) * | 2008-12-03 | 2010-04-27 | Advantage Logic, Inc. | Permutable switching network with enhanced interconnectivity for multicasting signals |
-
2004
- 2004-03-30 US US10/814,943 patent/US6975139B2/en not_active Expired - Lifetime
-
2005
- 2005-02-28 JP JP2007506180A patent/JP4588068B2/ja not_active Expired - Fee Related
- 2005-02-28 CN CN200580010432XA patent/CN1938950B/zh not_active Expired - Fee Related
- 2005-02-28 CN CN201110439666.3A patent/CN102571073B/zh not_active Expired - Fee Related
- 2005-02-28 KR KR1020067022720A patent/KR101116943B1/ko not_active Expired - Fee Related
- 2005-02-28 EP EP05724178A patent/EP1730841A4/en not_active Ceased
- 2005-02-28 WO PCT/US2005/006583 patent/WO2005104375A1/en not_active Ceased
- 2005-09-01 US US11/218,419 patent/US7256614B2/en not_active Expired - Lifetime
-
2007
- 2007-06-26 US US11/823,257 patent/US7417457B2/en not_active Expired - Lifetime
-
2008
- 2008-07-16 US US12/174,080 patent/US7557613B2/en not_active Expired - Lifetime
-
2009
- 2009-05-26 US US12/472,305 patent/US7768302B2/en not_active Expired - Fee Related
-
2010
- 2010-06-04 US US12/794,685 patent/US7863932B2/en not_active Expired - Fee Related
- 2010-11-29 US US12/955,738 patent/US7986163B2/en not_active Expired - Fee Related
-
2011
- 2011-06-21 US US13/165,668 patent/US8242807B2/en not_active Expired - Fee Related
-
2012
- 2012-07-17 US US13/551,011 patent/US8698519B2/en not_active Expired - Lifetime
Also Published As
| Publication number | Publication date |
|---|---|
| US7768302B2 (en) | 2010-08-03 |
| US8698519B2 (en) | 2014-04-15 |
| CN102571073B (zh) | 2015-07-08 |
| WO2005104375A1 (en) | 2005-11-03 |
| US7557613B2 (en) | 2009-07-07 |
| US20110089972A1 (en) | 2011-04-21 |
| KR101116943B1 (ko) | 2012-03-16 |
| EP1730841A1 (en) | 2006-12-13 |
| JP2007531461A (ja) | 2007-11-01 |
| KR20070024520A (ko) | 2007-03-02 |
| US20050218928A1 (en) | 2005-10-06 |
| US20070268041A1 (en) | 2007-11-22 |
| US20090273368A1 (en) | 2009-11-05 |
| US7863932B2 (en) | 2011-01-04 |
| US6975139B2 (en) | 2005-12-13 |
| JP4588068B2 (ja) | 2010-11-24 |
| CN1938950A (zh) | 2007-03-28 |
| US7256614B2 (en) | 2007-08-14 |
| US8242807B2 (en) | 2012-08-14 |
| US7417457B2 (en) | 2008-08-26 |
| US20080272806A1 (en) | 2008-11-06 |
| US20100244895A1 (en) | 2010-09-30 |
| US7986163B2 (en) | 2011-07-26 |
| CN102571073A (zh) | 2012-07-11 |
| EP1730841A4 (en) | 2007-08-29 |
| US20110248744A1 (en) | 2011-10-13 |
| US20120280712A1 (en) | 2012-11-08 |
| US20060006906A1 (en) | 2006-01-12 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CN1938950B (zh) | 可编程逻辑的可扩展非阻断交换网络 | |
| US5594363A (en) | Logic cell and routing architecture in a field programmable gate array | |
| EP0829139B1 (en) | A multi-tiered hierarchical high speed switch matrix structure for very high-density complex programmable logic devices | |
| WO1996031950A9 (en) | Logic cell and routing architecture in a field programmable gate array | |
| AU5908598A (en) | A scalable low-latency switch for usage in an interconnect structure | |
| EP1305881A2 (en) | An interconnection network for a field programmable gate array | |
| CN105391442B (zh) | 用于可编程逻辑装置的路由网络 | |
| US7705629B1 (en) | Permutable switching network with enhanced interconnectivity for multicasting signals | |
| US7777519B2 (en) | Permutable switching network with enhanced multicasting signals routing for interconnection fabric | |
| US8395415B2 (en) | Enhanced permutable switching network with multicasting signals for interconnection fabric |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| C06 | Publication | ||
| PB01 | Publication | ||
| C10 | Entry into substantive examination | ||
| SE01 | Entry into force of request for substantive examination | ||
| C41 | Transfer of patent application or patent right or utility model | ||
| TA01 | Transfer of patent application right |
Effective date of registration: 20071228 Address after: Nevada Applicant after: Advantage Logic, Inc. Address before: American California Applicant before: Advantage Logic, Inc. |
|
| C14 | Grant of patent or utility model | ||
| GR01 | Patent grant | ||
| CF01 | Termination of patent right due to non-payment of annual fee | ||
| CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20120229 |