CN1168138C - 倒装片电子封装件及制作方法和应用此封装件的电子设备 - Google Patents
倒装片电子封装件及制作方法和应用此封装件的电子设备 Download PDFInfo
- Publication number
- CN1168138C CN1168138C CNB991043901A CN99104390A CN1168138C CN 1168138 C CN1168138 C CN 1168138C CN B991043901 A CNB991043901 A CN B991043901A CN 99104390 A CN99104390 A CN 99104390A CN 1168138 C CN1168138 C CN 1168138C
- Authority
- CN
- China
- Prior art keywords
- chip
- contact
- carrier
- packaging part
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
- 239000002344 surface layer Substances 0.000 title abstract 2
- 238000012856 packing Methods 0.000 title description 6
- 229910000679 solder Inorganic materials 0.000 claims abstract description 53
- 239000000758 substrate Substances 0.000 claims abstract description 53
- 239000000463 material Substances 0.000 claims abstract description 33
- 229920000642 polymer Polymers 0.000 claims abstract description 25
- 238000004806 packaging method and process Methods 0.000 claims description 50
- 238000000034 method Methods 0.000 claims description 17
- 239000003989 dielectric material Substances 0.000 claims description 12
- 239000003822 epoxy resin Substances 0.000 claims description 5
- 229920000647 polyepoxide Polymers 0.000 claims description 5
- 239000004593 Epoxy Substances 0.000 claims description 4
- 239000013536 elastomeric material Substances 0.000 claims description 4
- 229920005989 resin Polymers 0.000 claims description 4
- 239000011347 resin Substances 0.000 claims description 4
- 229920005862 polyol Polymers 0.000 claims description 3
- 150000003077 polyols Chemical class 0.000 claims description 3
- 239000004065 semiconductor Substances 0.000 claims description 2
- 230000015572 biosynthetic process Effects 0.000 claims 1
- 239000010410 layer Substances 0.000 abstract description 57
- -1 polytetrafluoroethylene Polymers 0.000 abstract description 4
- 229920001343 polytetrafluoroethylene Polymers 0.000 abstract description 4
- 239000004810 polytetrafluoroethylene Substances 0.000 abstract description 4
- 229920001296 polysiloxane Polymers 0.000 abstract description 3
- 239000004033 plastic Substances 0.000 abstract 1
- 239000000945 filler Substances 0.000 description 19
- 238000005452 bending Methods 0.000 description 16
- 230000008878 coupling Effects 0.000 description 8
- 238000010168 coupling process Methods 0.000 description 8
- 238000005859 coupling reaction Methods 0.000 description 8
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- 238000005516 engineering process Methods 0.000 description 3
- 239000002245 particle Substances 0.000 description 3
- 238000012360 testing method Methods 0.000 description 3
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 2
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 2
- 150000001875 compounds Chemical class 0.000 description 2
- 230000008602 contraction Effects 0.000 description 2
- 238000007796 conventional method Methods 0.000 description 2
- 230000007613 environmental effect Effects 0.000 description 2
- 229910052732 germanium Inorganic materials 0.000 description 2
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 2
- 239000011521 glass Substances 0.000 description 2
- 230000006872 improvement Effects 0.000 description 2
- 238000009434 installation Methods 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 239000008188 pellet Substances 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 235000012239 silicon dioxide Nutrition 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- 229920000106 Liquid crystal polymer Polymers 0.000 description 1
- 239000004977 Liquid-crystal polymers (LCPs) Substances 0.000 description 1
- 241001274660 Modulus Species 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 239000000654 additive Substances 0.000 description 1
- 230000000996 additive effect Effects 0.000 description 1
- 238000004458 analytical method Methods 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 238000010538 cationic polymerization reaction Methods 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 230000004087 circulation Effects 0.000 description 1
- 230000000295 complement effect Effects 0.000 description 1
- 238000001816 cooling Methods 0.000 description 1
- 238000012937 correction Methods 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 230000010339 dilation Effects 0.000 description 1
- 238000013467 fragmentation Methods 0.000 description 1
- 238000006062 fragmentation reaction Methods 0.000 description 1
- 239000008187 granular material Substances 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 238000012886 linear function Methods 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 230000000704 physical effect Effects 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- 238000007650 screen-printing Methods 0.000 description 1
- 238000005476 soldering Methods 0.000 description 1
- 238000012546 transfer Methods 0.000 description 1
- 238000003466 welding Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49866—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
- H01L23/49894—Materials of the insulating layers or coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/563—Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32225—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73203—Bump and layer connectors
- H01L2224/73204—Bump and layer connectors the bump connector being embedded into the layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Wire Bonding (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Non-Metallic Protective Coatings For Printed Circuits (AREA)
Abstract
Description
Claims (15)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US067,708 | 1998-04-28 | ||
US067708 | 1998-04-28 | ||
US09/067,708 US6191952B1 (en) | 1998-04-28 | 1998-04-28 | Compliant surface layer for flip-chip electronic packages and method for forming same |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1244728A CN1244728A (zh) | 2000-02-16 |
CN1168138C true CN1168138C (zh) | 2004-09-22 |
Family
ID=22077843
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB991043901A Expired - Lifetime CN1168138C (zh) | 1998-04-28 | 1999-03-26 | 倒装片电子封装件及制作方法和应用此封装件的电子设备 |
Country Status (4)
Country | Link |
---|---|
US (1) | US6191952B1 (zh) |
CN (1) | CN1168138C (zh) |
MY (1) | MY138376A (zh) |
SG (1) | SG92634A1 (zh) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100421245C (zh) * | 2005-07-07 | 2008-09-24 | 台湾积体电路制造股份有限公司 | 具有低热膨胀系数基材的半导体元件及其应用 |
CN104617055A (zh) * | 2013-09-03 | 2015-05-13 | 罗门哈斯电子材料有限公司 | 预施加的底部填充 |
Families Citing this family (36)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6303408B1 (en) * | 1998-02-03 | 2001-10-16 | Tessera, Inc. | Microelectronic assemblies with composite conductive elements |
JP2001007473A (ja) * | 1999-06-17 | 2001-01-12 | Nec Corp | 集積回路素子の実装構造および方法 |
US6309908B1 (en) * | 1999-12-21 | 2001-10-30 | Motorola, Inc. | Package for an electronic component and a method of making it |
US6444921B1 (en) * | 2000-02-03 | 2002-09-03 | Fujitsu Limited | Reduced stress and zero stress interposers for integrated-circuit chips, multichip substrates, and the like |
US6373125B1 (en) * | 2000-02-23 | 2002-04-16 | International Business Machines Corporation | Chip scale package with direct attachment of chip to lead frame |
US6399896B1 (en) * | 2000-03-15 | 2002-06-04 | International Business Machines Corporation | Circuit package having low modulus, conformal mounting pads |
SG97872A1 (en) * | 2000-03-23 | 2003-08-20 | Advanpack Solutions Pte Ltd | Method of packaging an integrated circuit device |
US6774315B1 (en) * | 2000-05-24 | 2004-08-10 | International Business Machines Corporation | Floating interposer |
US6816385B1 (en) * | 2000-11-16 | 2004-11-09 | International Business Machines Corporation | Compliant laminate connector |
US6737295B2 (en) * | 2001-02-27 | 2004-05-18 | Chippac, Inc. | Chip scale package with flip chip interconnect |
US20020173077A1 (en) * | 2001-05-03 | 2002-11-21 | Ho Tzong Da | Thermally enhanced wafer-level chip scale package and method of fabricating the same |
US6603916B1 (en) | 2001-07-26 | 2003-08-05 | Lightwave Microsystems Corporation | Lightwave circuit assembly having low deformation balanced sandwich substrate |
US7015066B2 (en) * | 2001-09-05 | 2006-03-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for stress reduction in flip chip bump during flip chip mounting and underfill process steps of making a microelectronic assembly |
JP3566680B2 (ja) * | 2001-09-11 | 2004-09-15 | 富士通株式会社 | 半導体装置の製造方法 |
US6869831B2 (en) * | 2001-09-14 | 2005-03-22 | Texas Instruments Incorporated | Adhesion by plasma conditioning of semiconductor chip surfaces |
US20030116860A1 (en) * | 2001-12-21 | 2003-06-26 | Biju Chandran | Semiconductor package with low resistance package-to-die interconnect scheme for reduced die stresses |
US7235886B1 (en) * | 2001-12-21 | 2007-06-26 | Intel Corporation | Chip-join process to reduce elongation mismatch between the adherents and semiconductor package made thereby |
JP2003298196A (ja) * | 2002-04-03 | 2003-10-17 | Japan Gore Tex Inc | プリント配線板用誘電体フィルム、多層プリント基板および半導体装置 |
EP1560011B1 (de) * | 2004-01-27 | 2010-03-17 | Mettler-Toledo AG | Dehnmessstreifen mit Feuchtigkeitsschutz durch inhomogene anorganische Schicht auf glättender Polymerschicht (ORMOCER) und Schlitzanordnung |
CN100356534C (zh) * | 2004-06-15 | 2007-12-19 | 日月光半导体制造股份有限公司 | 半导体封装构造及其制造方法 |
DE102004037610B3 (de) * | 2004-08-03 | 2006-03-16 | Infineon Technologies Ag | Verfahren zur Verbindung einer integrierten Schaltung mit einem Substrat und entsprechende Schaltungsanordnung |
US7851916B2 (en) * | 2005-03-17 | 2010-12-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Strain silicon wafer with a crystal orientation (100) in flip chip BGA package |
US7633157B2 (en) * | 2005-12-13 | 2009-12-15 | Micron Technology, Inc. | Microelectronic devices having a curved surface and methods for manufacturing the same |
US7573138B2 (en) * | 2006-11-30 | 2009-08-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Stress decoupling structures for flip-chip assembly |
US20080142996A1 (en) * | 2006-12-19 | 2008-06-19 | Gopalakrishnan Subramanian | Controlling flow of underfill using polymer coating and resulting devices |
US7875503B2 (en) * | 2006-12-28 | 2011-01-25 | Intel Corporation | Reducing underfill keep out zone on substrate used in electronic device processing |
US7745321B2 (en) * | 2008-01-11 | 2010-06-29 | Qimonda Ag | Solder contacts and methods of forming same |
US7973417B2 (en) * | 2008-04-18 | 2011-07-05 | Qimonda Ag | Integrated circuit and method of fabricating the same |
CN101814444B (zh) * | 2009-04-30 | 2012-01-25 | 中国空空导弹研究院 | 叠层器件的低应力底部填充方法 |
US8432034B2 (en) * | 2011-05-25 | 2013-04-30 | International Business Machines Corporation | Use of a local constraint to enhance attachment of an IC device to a mounting platform |
US8546900B2 (en) * | 2011-06-09 | 2013-10-01 | Optiz, Inc. | 3D integration microelectronic assembly for integrated circuit devices |
CN102279942A (zh) * | 2011-07-25 | 2011-12-14 | 上海祯显电子科技有限公司 | 一种新型智能卡 |
CN103946873A (zh) * | 2011-08-26 | 2014-07-23 | 艾迪田集团股份有限公司 | 卡层压 |
US9281238B2 (en) | 2014-07-11 | 2016-03-08 | United Microelectronics Corp. | Method for fabricating interlayer dielectric layer |
US20170216947A1 (en) * | 2014-07-28 | 2017-08-03 | Xin Yang | Systems and methods for reinforced adhesive bonding |
US12046504B2 (en) | 2019-06-11 | 2024-07-23 | Kulicke & Soffa Netherlands B.V. | Positional error compensation in assembly of discrete components by adjustment of optical system characteristics |
Family Cites Families (29)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4658332A (en) | 1983-04-04 | 1987-04-14 | Raytheon Company | Compliant layer printed circuit board |
US4873615A (en) | 1986-10-09 | 1989-10-10 | Amp Incorporated | Semiconductor chip carrier system |
US4740414A (en) | 1986-11-17 | 1988-04-26 | Rockwell International Corporation | Ceramic/organic multilayer interconnection board |
US4855872A (en) * | 1987-08-13 | 1989-08-08 | General Electric Company | Leadless ceramic chip carrier printed wiring board adapter |
US4847136A (en) * | 1988-03-21 | 1989-07-11 | Hughes Aircraft Company | Thermal expansion mismatch forgivable printed wiring board for ceramic leadless chip carrier |
US4847146A (en) * | 1988-03-21 | 1989-07-11 | Hughes Aircraft Company | Process for fabricating compliant layer board with selectively isolated solder pads |
US5439766A (en) | 1988-12-30 | 1995-08-08 | International Business Machines Corporation | Composition for photo imaging |
US5026624A (en) | 1989-03-03 | 1991-06-25 | International Business Machines Corporation | Composition for photo imaging |
US5304457A (en) | 1989-03-03 | 1994-04-19 | International Business Machines Corporation | Composition for photo imaging |
US5278010A (en) | 1989-03-03 | 1994-01-11 | International Business Machines Corporation | Composition for photo imaging |
US5210157A (en) * | 1989-08-15 | 1993-05-11 | Akzo N.V. | Interpenetrating network of ring-containing allyl polymers and epoxy resin, and a laminate prepared therefrom |
ES2047244T3 (es) * | 1989-09-15 | 1994-02-16 | Akzo Nv | Reticulo interpenetrante quimicamente enlazado. |
US5258648A (en) | 1991-06-27 | 1993-11-02 | Motorola, Inc. | Composite flip chip semiconductor device with an interposer having test contacts formed along its periphery |
US5262280A (en) | 1992-04-02 | 1993-11-16 | Shipley Company Inc. | Radiation sensitive compositions |
US5535101A (en) | 1992-11-03 | 1996-07-09 | Motorola, Inc. | Leadless integrated circuit package |
WO1994018701A1 (en) | 1993-02-05 | 1994-08-18 | W.L. Gore & Associates, Inc. | Stress-resistant semiconductor chip-circuit board interconnect |
US5439779A (en) | 1993-02-22 | 1995-08-08 | International Business Machines Corporation | Aqueous soldermask |
US5329423A (en) * | 1993-04-13 | 1994-07-12 | Scholz Kenneth D | Compressive bump-and-socket interconnection scheme for integrated circuits |
FR2704691B1 (fr) | 1993-04-30 | 1995-06-02 | Commissariat Energie Atomique | Procédé d'enrobage de composants électroniques hybrides par billes sur un substrat. |
US5511306A (en) | 1994-04-05 | 1996-04-30 | Compaq Computer Corporation | Masking of circuit board vias to reduce heat-induced board and chip carrier package warp during wavesolder process |
ES2124588T3 (es) * | 1994-09-08 | 1999-02-01 | Akzo Nobel Nv | Composicion de resina epoxidica que contiene alilo que comprende un copolimero de un anhidrido etilenicamente insaturado y un compuesto vinilico. |
US5493075A (en) | 1994-09-30 | 1996-02-20 | International Business Machines Corporation | Fine pitch solder formation on printed circuit board process and product |
US5579573A (en) | 1994-10-11 | 1996-12-03 | Ford Motor Company | Method for fabricating an undercoated chip electrically interconnected to a substrate |
US5633535A (en) | 1995-01-27 | 1997-05-27 | Chao; Clinton C. | Spacing control in electronic device assemblies |
US5801446A (en) * | 1995-03-28 | 1998-09-01 | Tessera, Inc. | Microelectronic connections with solid core joining units |
US5866952A (en) * | 1995-11-30 | 1999-02-02 | Lockheed Martin Corporation | High density interconnected circuit module with a compliant layer as part of a stress-reducing molded substrate |
US5808874A (en) * | 1996-05-02 | 1998-09-15 | Tessera, Inc. | Microelectronic connections with liquid conductive elements |
US6054250A (en) * | 1997-02-18 | 2000-04-25 | Alliedsignal Inc. | High temperature performance polymers for stereolithography |
US6002590A (en) * | 1998-03-24 | 1999-12-14 | Micron Technology, Inc. | Flexible trace surface circuit board and method for making flexible trace surface circuit board |
-
1998
- 1998-04-28 US US09/067,708 patent/US6191952B1/en not_active Expired - Lifetime
-
1999
- 1999-03-25 MY MYPI99001137A patent/MY138376A/en unknown
- 1999-03-26 CN CNB991043901A patent/CN1168138C/zh not_active Expired - Lifetime
- 1999-03-31 SG SG9901579A patent/SG92634A1/en unknown
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN100421245C (zh) * | 2005-07-07 | 2008-09-24 | 台湾积体电路制造股份有限公司 | 具有低热膨胀系数基材的半导体元件及其应用 |
CN104617055A (zh) * | 2013-09-03 | 2015-05-13 | 罗门哈斯电子材料有限公司 | 预施加的底部填充 |
Also Published As
Publication number | Publication date |
---|---|
MY138376A (en) | 2009-05-29 |
SG92634A1 (en) | 2002-11-19 |
CN1244728A (zh) | 2000-02-16 |
US6191952B1 (en) | 2001-02-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN1168138C (zh) | 倒装片电子封装件及制作方法和应用此封装件的电子设备 | |
KR100339178B1 (ko) | 전자 패키지, 전자 시스템 및 전자 부품 접속 방법 | |
US6562662B2 (en) | Electronic package with bonded structure and method of making | |
US4862322A (en) | Double electronic device structure having beam leads solderlessly bonded between contact locations on each device and projecting outwardly from therebetween | |
US7154046B2 (en) | Flexible dielectric electronic substrate and method for making same | |
US5659203A (en) | Reworkable polymer chip encapsulant | |
US6667557B2 (en) | Method of forming an apparatus to reduce thermal fatigue stress on flip chip solder connections | |
US7973398B2 (en) | Embedded chip package structure with chip support protruding section | |
US8658467B2 (en) | Method of manufacturing stacked wafer level package | |
US6413862B1 (en) | Use of palladium in IC manufacturing | |
US7413926B2 (en) | Methods of making microelectronic packages | |
US7759240B2 (en) | Use of palladium in IC manufacturing with conductive polymer bump | |
US8123965B2 (en) | Interconnect structure with stress buffering ability and the manufacturing method thereof | |
KR20050053751A (ko) | 다중-칩 패키지들을 위한 컴포넌트, 방법 및 어셈블리 | |
US5669137A (en) | Method of making electronic package assembly with protective encapsulant material | |
US20040227236A1 (en) | Semiconductor device, electronic device, electronic apparatus, and methods for manufacturing carrier substrate, semiconductor device, and electronic device | |
KR20080055642A (ko) | 적층형 패키지 및 그 제조 방법 | |
KR20130129100A (ko) | 반도체 장치 및 그 제조 방법 | |
KR20030085449A (ko) | 개량된 플립 칩 패키지 | |
KR20050033606A (ko) | 음의 부피 팽창특성을 갖는 무연 전기 접속기 | |
US8970041B2 (en) | Co-axial restraint for connectors within flip-chip packages | |
JPH11121525A (ja) | 半導体装置 | |
KR20230170439A (ko) | 회로기판 및 이를 포함하는 반도체 패키지 | |
KR100997790B1 (ko) | 반도체 패키지용 기판 및 그의 제조 방법 | |
JP2006121008A (ja) | 半導体部品実装体及び半導体部品実装体の製造方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C06 | Publication | ||
PB01 | Publication | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
REG | Reference to a national code |
Ref country code: HK Ref legal event code: WD Ref document number: 1023221 Country of ref document: HK |
|
TR01 | Transfer of patent right | ||
TR01 | Transfer of patent right |
Effective date of registration: 20171109 Address after: Grand Cayman, Cayman Islands Patentee after: GLOBALFOUNDRIES INC. Address before: American New York Patentee before: Core USA second LLC Effective date of registration: 20171109 Address after: American New York Patentee after: Core USA second LLC Address before: American New York Patentee before: International Business Machines Corp. |
|
CX01 | Expiry of patent term | ||
CX01 | Expiry of patent term |
Granted publication date: 20040922 |