CN109427544A - 半导体器件的制造方法 - Google Patents

半导体器件的制造方法 Download PDF

Info

Publication number
CN109427544A
CN109427544A CN201710778300.6A CN201710778300A CN109427544A CN 109427544 A CN109427544 A CN 109427544A CN 201710778300 A CN201710778300 A CN 201710778300A CN 109427544 A CN109427544 A CN 109427544A
Authority
CN
China
Prior art keywords
laser
grid
recess
mask layer
layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
CN201710778300.6A
Other languages
English (en)
Other versions
CN109427544B (zh
Inventor
朱占魁
张芳余
史运泽
赵鹏
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Semiconductor Manufacturing International Shanghai Corp
Semiconductor Manufacturing International Beijing Corp
Original Assignee
Semiconductor Manufacturing International Shanghai Corp
Semiconductor Manufacturing International Beijing Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Semiconductor Manufacturing International Shanghai Corp, Semiconductor Manufacturing International Beijing Corp filed Critical Semiconductor Manufacturing International Shanghai Corp
Priority to CN201710778300.6A priority Critical patent/CN109427544B/zh
Priority to US16/032,827 priority patent/US20190074226A1/en
Publication of CN109427544A publication Critical patent/CN109427544A/zh
Application granted granted Critical
Publication of CN109427544B publication Critical patent/CN109427544B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/823418MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/6656Unipolar field-effect transistors with an insulated gate, i.e. MISFET using multiple spacer layers, e.g. multiple sidewall spacers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823828Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the gate conductors, e.g. particular materials, shapes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02041Cleaning
    • H01L21/02057Cleaning during device manufacture
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02041Cleaning
    • H01L21/02098Cleaning only involving lasers, e.g. laser ablation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • H01L21/0271Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
    • H01L21/0273Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
    • H01L21/0274Photolithographic processes
    • H01L21/0275Photolithographic processes using lasers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76801Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
    • H01L21/76829Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
    • H01L21/76832Multiple layers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66636Lateral single gate silicon transistors with source or drain recessed by etching or first recessed by etching and then refilled
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7842Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
    • H01L29/7848Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the source/drain region, e.g. SiGe source and drain
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • H01L21/82Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
    • H01L21/822Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
    • H01L21/8232Field-effect technology
    • H01L21/8234MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
    • H01L21/8238Complementary field-effect transistors, e.g. CMOS
    • H01L21/823814Complementary field-effect transistors, e.g. CMOS with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
    • H01L29/161Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys
    • H01L29/165Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table including two or more of the elements provided for in group H01L29/16, e.g. alloys in different semiconductor regions, e.g. heterojunctions

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Optics & Photonics (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

本申请公开了一种半导体器件的制造方法,涉及半导体技术领域。所述方法包括:提供衬底结构,所述衬底结构包括:衬底,包括第一区和第二区;以及在所述第一区上用于第一器件的第一栅极结构;在所述衬底结构的表面上形成刻蚀保护层;在所述第二区上方的刻蚀保护层上形成掩模层,所述掩模层包含聚合物;执行干法刻蚀,以使得所述第一栅极结构两侧的第一区被刻蚀以形成第一凹陷,并使得所述第一栅极结构的表面上的刻蚀保护层被去除;去除所述掩模层,以形成半导体结构;利用光对所述半导体结构进行照射;执行湿法刻蚀,以将所述第一凹陷形成为第二凹陷。本申请可以减小聚合物的残留对器件性能的影响。

Description

半导体器件的制造方法
技术领域
本申请涉及半导体技术领域,尤其涉及一种半导体器件的制造方法。
背景技术
在集成电路的制造过程中,各种原因都可能造成聚合物的残留,而聚合物的残留会影响器件的性能。随集成电路制造工艺的发展,器件的关键尺寸越来越小,聚合物的残留对器件的性能影响也越发明显。
因此,有必要提出一种技术方案,能够减小聚合物的残留对器件性能的影响。
发明内容
本申请的一个目的在于减小聚合物的残留对器件性能的影响。
根据本申请的一方面,提供了一种半导体器件的制造方法,包括:提供衬底结构,所述衬底结构包括:衬底,包括第一区和第二区;以及在所述第一区上用于第一器件的第一栅极结构;在所述衬底结构的表面上形成刻蚀保护层;在所述第二区上方的刻蚀保护层上形成掩模层,所述掩模层包含聚合物;执行干法刻蚀,以使得所述第一栅极结构两侧的第一区被刻蚀以形成第一凹陷,并使得所述第一栅极结构的表面上的刻蚀保护层被去除;去除所述掩模层,以形成半导体结构;利用光对所述半导体结构进行照射;执行湿法刻蚀,以将所述第一凹陷形成为第二凹陷。
在一个实施例中,所述第一器件包括MOS器件。
在一个实施例中,所述MOS器件包括PMOS器件。
在一个实施例中,所述方法还包括:在所述第二凹陷中外延生长SiGe。
在一个实施例中,在所述第二凹陷中外延生长SiGe之前,还包括:利用光对所述第二凹陷进行照射。
在一个实施例中,所述衬底结构还包括在所述第二区上用于第二器件的第二栅极结构。
在一个实施例中,所述第二器件包括NMOS器件。
在一个实施例中,所述光包括激光。
在一个实施例中,所述激光的波长大于380nm。
在一个实施例中,所述激光的波长范围为10nm至380nm。
在一个实施例中,所述激光的波长小于10nm。
在一个实施例中,所述激光包括第一激光、第二激光和第三激光中的多个;所述第一激光的波长大于380nm;所述第二激光的波长范围为10nm至380nm;所述第三激光的波长小于10nm。
在一个实施例中,所述方法还包括:在去除所述掩模层后,执行灰化工艺。
在一个实施例中,在利用光对所述第一半导体结构进行照射之前执行所述灰化工艺。
在一个实施例中,所述掩模层包括光致抗蚀剂。
在一个实施例中,所述刻蚀保护层包括硅的氮化物或碳化硅。
在一个实施例中,所述湿法刻蚀采用的刻蚀剂包括四甲基氢氧化铵。
在一个实施例中,所述第一栅极结构包括:在所述第一区上的第一栅极电介质层;在所述第一栅极电介质层上的第一栅极;在所述第一栅极的表面和侧壁上的第一硬掩模层。
在一个实施例中,所述方法还包括:在所述衬底结构的表面上形成刻蚀保护层之前,在所述衬底结构的表面上形成缓冲层。
在一个实施例中,所述第二栅极结构包括:在所述第二区上的第二栅极电介质层;在所述第二栅极电介质层上的第二栅极;在所述第二栅极的表面和侧壁上的第二硬掩模层。
本申请提出的制造方法中,在去除掩模层后通过光照的方式可以有效地去除第一凹陷中残余的聚合物,从而减小了残余的聚合物对湿法刻蚀的影响,使得第二凹陷的形状为期望的形状,减小了对器件性能(例如载流子迁移率)的影响。另外,由于去除了第一凹陷中残余的聚合物,不必立刻进行下一步的工艺,增加了等待时间。此外,光照不会对器件的其他性能造成不利影响,易于执行。
通过以下参照附图对本申请的示例性实施例的详细描述,本申请的其它特征、方面及其优点将会变得清楚。
附图说明
附图构成本说明书的一部分,其描述了本申请的示例性实施例,并且连同说明书一起用于解释本申请的原理,在附图中:
图1是根据本申请一个实施例的半导体器件的制造方法的流程图;
图2-图8示出了根据本申请一些实施例的半导体器件的制造方法的各个阶段的示意图。
具体实施方式
现在将参照附图来详细描述本申请的各种示例性实施例。应理解,除非另外具体说明,否则在这些实施例中阐述的部件和步骤的相对布置、数字表达式和数值不应被理解为对本申请范围的限制。
此外,应当理解,为了便于描述,附图中所示出的各个部件的尺寸并不必然按照实际的比例关系绘制,例如某些层的厚度或宽度可以相对于其他层有所夸大。
以下对示例性实施例的描述仅仅是说明性的,在任何意义上都不作为对本申请及其应用或使用的任何限制。
对于相关领域普通技术人员已知的技术、方法和器件可能不作详细讨论,但在适用这些技术、方法和器件情况下,这些技术、方法和器件应当被视为本说明书的一部分。
应注意,相似的标号和字母在下面的附图中表示类似项,因此,一旦某一项在一个附图中被定义或说明,则在随后的附图的说明中将不需要对其进行进一步讨论。
本申请的发明人发现,聚合物的残留对PMOS(P沟道金属氧化物半导体)器件的影响尤为明显。在应变工程中,为了向沟道引入压应力,通常需要在栅极两侧形成用于外延源区和漏区的凹陷,之后,在凹陷中外延生成例如SiGe,以向沟道引入压应力,提高载流子的迁移率。然而,发明人发现,用于外延源区和漏区的凹陷的形状并非全为期望的形状,例如,某些凹陷的底部相比于正常的凹陷的底部更宽。凹陷的形状会影响外延形成的源区和漏区向沟道引入的压应力,从而影响器件的载流子迁移率。
发明人尝试找到导致上述问题发生的原因。发明人发现,PMOS器件可能会与其他器件,例如NMOS(N沟道金属氧化物半导体)器件一起制造,在刻蚀形成用于外延源区和漏区的凹陷之前,可能会在其他器件所在的区域上形成包含聚合物的掩模层,例如光致抗蚀剂等。在去除掩模层后,凹陷中可能会有残余的聚合物。例如,在之后的湿法刻蚀工艺中残余的掩模层可能会被带入凹陷中,从而使得凹陷中会存在聚合物;又例如,在去除掩模层时废气的沉淀导致凹陷中会存在聚合物;再例如,晶片所在的密闭容器的空气中存在聚合物等等。聚合物的存在会影响凹陷的刻蚀,从而使得形成的凹陷的形状并非全为期望的形状。
另外,由于凹陷中聚合物的残余,在去除掩模层后需要立刻进行下一步工艺,等待时间(Q time)较短。否则凹陷中的聚合物可能会进一步增多,例如残余的掩模层中的聚合物迁移至凹陷中等。
除了MOS器件外,其他器件在制造过程中如果需要在某个区域刻蚀形成凹陷,也会存在上述问题。
基于上述考虑,发明人提出了如下解决方案。
图1是根据本申请一个实施例的半导体器件的制造方法的流程图。图2-图8示出了根据本申请一些实施例的半导体器件的制造方法的各个阶段的示意图。
下面结合图1、图2-图8对根据本申请一些实施例的半导体器件的制造方法进行详细说明。
如图1所示,首先,在步骤102,提供衬底结构。
如图2所示,衬底结构可以包括衬底201。衬底201例如可以是硅衬底、锗衬底等元素半导体衬底,或者可以是砷化镓等化合物半导体衬底等。衬底201包括第一区211和第二区221。第一区211和第二区221可以通过隔离结构202(例如浅沟槽隔离结构)隔离开。
衬底结构还可以包括在第一区211上用于第一器件的第一栅极结构203。在一个实施例中,第一器件可以是MOS器件。例如,MOS器件可以是PMOS器件。然而,本申请并不限于此,例如,MOS器件也可以是NMOS器件。
在一个实施例中,第一栅极结构203可以包括在第一区211上的第一栅极电介质层213(例如硅的氧化物等)、在第一栅极电介质层213上的第一栅极223(例如多晶硅等)以及在第一栅极223的表面和侧壁上的第一硬掩模层243(例如硅的氮化物等)。优选地,第一栅极结构203还可以包括在第一栅极223的表面与第一硬掩模层243之间的缓冲层233,例如硅的氧化物等。然而,应理解,第一栅极结构203并不限于上面给出的结构,例如,在其他的实施例中,第一栅极结构203可以包括其他层,又例如,第一硬掩模层243可以仅形成在第一栅极223上方,而不形成在第一栅极223的侧壁上。
在一个实施例中,衬底结构还可以包括在第二区221上用于第二器件(例如NMOS器件)的第二栅极结构204。在一个实施例中,第二栅极结构204可以包括在第二区221上的第二栅极电介质层214(例如硅的氧化物等)、在第二栅极电介质层214上的第二栅极224(例如多晶硅等)以及在第二栅极224的表面和侧壁上的第二硬掩模层244(例如硅的氮化物等)。优选地,第二栅极结构204还可以包括在第二栅极224的表面与第二硬掩模层234之间的缓冲层244,例如硅的氧化物等。类似地,第二栅极结构204也不限于上面给出的结构。
接下来,在步骤104,在衬底结构的表面上形成刻蚀保护层206,如图3所示。优选地,刻蚀保护层206可以包括硅的氮化物(例如SiN)或碳化硅等。
优选地,在衬底结构的表面上形成刻蚀保护层206之前,可以先在衬底结构的表面上形成缓冲层205,例如硅的氧化物等。缓冲层205一方面可以增加刻蚀保护层206与第一硬掩模层233以及第二硬掩模层234之间的结合力,另一方面可以保护第一硬掩模层233和第二硬掩模层234在后续的工艺中不被刻蚀。
然后,在步骤106,在第二区221上方的刻蚀保护层206上形成掩模层207,如图4所示。这里,掩模层207包含聚合物。在一个实施例中,掩模层207可以包括但不限于光致抗蚀剂。例如,掩模层207还可以包括底部抗反射涂层等其他层。
之后,在步骤108,执行干法刻蚀,如图5所示。干法刻蚀使得第一栅极结构203两侧的第一区211被刻蚀以形成第一凹陷208,第一凹陷208的形状例如可以为类似椭圆形的形状。干法刻蚀还使得第一栅极结构203的表面上的刻蚀保护层206被去除,第一栅极结构203的侧壁上剩余的刻蚀保护层206作为间隔物层206A。
需要说明的是,在具有缓冲层205的情况下,干法刻蚀还使得第一栅极结构203的表面上的缓冲层205被去除,第一栅极结构203的侧壁上剩余的缓冲层205作为间隔物层205A。另外,可以理解的是,第一栅极结构203两侧的第一区211上的刻蚀保护层206和缓冲层205(如果有的话)也被相应地去除。
接下来,在步骤110,去除掩模层207,以形成如图6所示的半导体结构。
之后,在步骤112,利用光对半导体结构进行照射,如图7所示。
在去除掩模层207时,掩模层207可能会有残余,如果不采用其他措施,残余的掩模层207在后续的湿法刻蚀工艺中有可能会移至凹陷208中。而通过引进光对半导体结构进行照射的步骤,可以使得残余的掩模层中的聚合物分解。应理解,光照可以使得第一凹陷208中各种原因导致的聚合物分解。光照后的第一凹陷208的表面特征更适合后续工艺的进行。
优选地,可以利用激光对半导体结构进行照射。激光的定向性更好,并且能量密度更高,从而可以使得残余的掩模层中的聚合物更快被分解。在一个实施例中,激光的波长可以大于380nm,例如400nm、450nm、600nm等。在另一个实施例中,激光的波长范围可以为10nm至380nm,例如50nm、100nm、200nm等。在又一个实施例中,激光的波长可以小于10nm,例如5nm、8nm等。
优选地,可以利用不同波长的激光同时对半导体结构进行照射。在一个实施例中,激光可以包括第一激光、第二激光和第三激光中的多个。这里,第一激光的波长大于380nm,第二激光的波长范围为10nm至380nm,第三激光的波长小于10nm。例如,激光可以包括第一激光和第二激光;又例如,激光可以包括第二激光和第三激光;再例如,激光可以包括第一激光和第三激光;还例如,激光可以包括第一激光、第二激光和第三激光。利用上述三个不同波长范围内的激光同时对半导体结构进行照射可以更快、更充分地分解残余的掩模层207中的聚合物。
优选地,为了更好地去除残余的聚合物,在去除掩模层207后,还可以执行灰化工艺(Asher)。灰化工艺和光照的结合更有利于充分去除残余的聚合物。这里,可以在步骤112之前执行灰化工艺,也可以在步骤112之后执行灰化工艺。优选地,灰化工艺在步骤112之前执行,在灰化工艺后再利用光照的方式可以更充分地去除残余的聚合物。
之后,在步骤114,执行湿法刻蚀,以将第一凹陷208形成为第二凹陷209,如图8所示。第二凹陷209的形状例如可以为六边形或∑形状。在一个实施例中,湿法刻蚀采用的刻蚀剂可以包括四甲基氢氧化铵(TMAH)等。
在形成第二凹陷209后,还可以在第二凹陷209中外延生长SiGe,从而形成源区和漏区。
优选地,在外延SiGe之前,可以再次利用光对第二凹陷进行照射,从而进一步去除第二凹陷209中残余的聚合物,避免聚合物的残余对外延工艺的影响。光照的方式可以参照前面的描述,在此不再赘述。
之后,可以进行后续的工艺,例如,可以利用本申请提供的上述方法形成用于NMOS器件的源区和漏区的凹陷,进而在形成的凹陷中外延例如SiC,从而形成用于NMOS器件的源区和漏区。
本申请提出的制造方法中,在去除掩模层后通过光照的方式可以有效地去除第一凹陷中残余的聚合物,从而减小了残余的聚合物对湿法刻蚀的影响,使得第二凹陷的形状为期望的形状,减小了对器件性能(例如载流子迁移率)的影响。另外,由于去除了第一凹陷中残余的聚合物,不必立刻进行下一步的工艺,增加了等待时间。此外,光照不会对器件的其他性能造成不利影响,易于执行。
至此,已经详细描述了根据本申请实施例的半导体器件的制造方法。为了避免遮蔽本申请的构思,没有描述本领域所公知的一些细节,本领域技术人员根据上面的描述,完全可以明白如何实施这里公开的技术方案。另外,本说明书公开所教导的各实施例可以自由组合。本领域的技术人员应该理解,可以对上面说明的实施例进行多种修改而不脱离如所附权利要求限定的本申请的精神和范围。

Claims (20)

1.一种半导体器件的制造方法,其特征在于,包括:
提供衬底结构,所述衬底结构包括:
衬底,包括第一区和第二区;以及
在所述第一区上用于第一器件的第一栅极结构;
在所述衬底结构的表面上形成刻蚀保护层;
在所述第二区上方的刻蚀保护层上形成掩模层,所述掩模层包含聚合物;
执行干法刻蚀,以使得所述第一栅极结构两侧的第一区被刻蚀以形成第一凹陷,并使得所述第一栅极结构的表面上的刻蚀保护层被去除;
去除所述掩模层,以形成半导体结构;
利用光对所述半导体结构进行照射;
执行湿法刻蚀,以将所述第一凹陷形成为第二凹陷。
2.根据权利要求1所述的方法,其特征在于,所述第一器件包括MOS器件。
3.根据权利要求2所述的方法,其特征在于,所述MOS器件包括PMOS器件。
4.根据权利要求3所述的方法,其特征在于,还包括:
在所述第二凹陷中外延生长SiGe。
5.根据权利要求4所述的方法,其特征在于,在所述第二凹陷中外延生长SiGe之前,还包括:
利用光对所述第二凹陷进行照射。
6.根据权利要求3所述的方法,其特征在于,所述衬底结构还包括在所述第二区上用于第二器件的第二栅极结构。
7.根据权利要求6所述的方法,其特征在于,所述第二器件包括NMOS器件。
8.根据权利要求1或5所述的方法,其特征在于,所述光包括激光。
9.根据权利要求8所述的方法,其特征在于,所述激光的波长大于380nm。
10.根据权利要求8所述的方法,其特征在于,所述激光的波长范围为10nm至380nm。
11.根据权利要求8所述的方法,其特征在于,所述激光的波长小于10nm。
12.根据权利要求8所述的方法,其特征在于,所述激光包括第一激光、第二激光和第三激光中的多个;
所述第一激光的波长大于380nm;
所述第二激光的波长范围为10nm至380nm;
所述第三激光的波长小于10nm。
13.根据权利要求1-7任意一项所述的方法,其特征在于,还包括:
在去除所述掩模层后,执行灰化工艺。
14.根据权利要求13所述的方法,其特征在于,在利用光对所述第一半导体结构进行照射之前执行所述灰化工艺。
15.根据权利要求1所述的方法,其特征在于,所述掩模层包括光致抗蚀剂。
16.根据权利要求1所述的方法,其特征在于,所述刻蚀保护层包括硅的氮化物或碳化硅。
17.根据权利要求1所述的方法,其特征在于,所述湿法刻蚀采用的刻蚀剂包括四甲基氢氧化铵。
18.根据权利要求1所述的方法,其特征在于,所述第一栅极结构包括:
在所述第一区上的第一栅极电介质层;
在所述第一栅极电介质层上的第一栅极;
在所述第一栅极的表面和侧壁上的第一硬掩模层。
19.根据权利要求18述的方法,其特征在于,还包括:
在所述衬底结构的表面上形成刻蚀保护层之前,在所述衬底结构的表面上形成缓冲层。
20.根据权利要求6所述的方法,其特征在于,所述第二栅极结构包括:
在所述第二区上的第二栅极电介质层;
在所述第二栅极电介质层上的第二栅极;
在所述第二栅极的表面和侧壁上的第二硬掩模层。
CN201710778300.6A 2017-09-01 2017-09-01 半导体器件的制造方法 Active CN109427544B (zh)

Priority Applications (2)

Application Number Priority Date Filing Date Title
CN201710778300.6A CN109427544B (zh) 2017-09-01 2017-09-01 半导体器件的制造方法
US16/032,827 US20190074226A1 (en) 2017-09-01 2018-07-11 Manufacturing method for semiconductor device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN201710778300.6A CN109427544B (zh) 2017-09-01 2017-09-01 半导体器件的制造方法

Publications (2)

Publication Number Publication Date
CN109427544A true CN109427544A (zh) 2019-03-05
CN109427544B CN109427544B (zh) 2021-07-02

Family

ID=65512827

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201710778300.6A Active CN109427544B (zh) 2017-09-01 2017-09-01 半导体器件的制造方法

Country Status (2)

Country Link
US (1) US20190074226A1 (zh)
CN (1) CN109427544B (zh)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN110379772B (zh) * 2019-07-24 2021-06-15 上海华力集成电路制造有限公司 提高西格玛沟槽刻蚀工艺稳定性及锗硅外延层形成的方法
CN110620084B (zh) * 2019-08-29 2022-04-08 上海华力微电子有限公司 半导体器件的形成方法
US20220329937A1 (en) * 2021-04-08 2022-10-13 Samsung Electronics Co., Ltd. Electronic device including flexible printed circuit board

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6667243B1 (en) * 2002-08-16 2003-12-23 Advanced Micro Devices, Inc. Etch damage repair with thermal annealing
US20090140338A1 (en) * 2007-12-04 2009-06-04 Gauthier Jr Robert J Method of fabricating patterned soi devices and the resulting device structures
CN102005372A (zh) * 2009-08-31 2011-04-06 中芯国际集成电路制造(上海)有限公司 制作半导体器件的方法
CN102915971A (zh) * 2011-08-05 2013-02-06 中芯国际集成电路制造(上海)有限公司 一种半导体器件的制造方法
CN104064465A (zh) * 2013-03-21 2014-09-24 中芯国际集成电路制造(上海)有限公司 半导体器件的形成方法
CN105609469A (zh) * 2014-11-19 2016-05-25 上海华力微电子有限公司 半导体器件的形成方法

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6667243B1 (en) * 2002-08-16 2003-12-23 Advanced Micro Devices, Inc. Etch damage repair with thermal annealing
US20090140338A1 (en) * 2007-12-04 2009-06-04 Gauthier Jr Robert J Method of fabricating patterned soi devices and the resulting device structures
CN102005372A (zh) * 2009-08-31 2011-04-06 中芯国际集成电路制造(上海)有限公司 制作半导体器件的方法
CN102915971A (zh) * 2011-08-05 2013-02-06 中芯国际集成电路制造(上海)有限公司 一种半导体器件的制造方法
CN104064465A (zh) * 2013-03-21 2014-09-24 中芯国际集成电路制造(上海)有限公司 半导体器件的形成方法
CN105609469A (zh) * 2014-11-19 2016-05-25 上海华力微电子有限公司 半导体器件的形成方法

Also Published As

Publication number Publication date
CN109427544B (zh) 2021-07-02
US20190074226A1 (en) 2019-03-07

Similar Documents

Publication Publication Date Title
JP5324760B2 (ja) 傾斜側壁表面を備えたソース/ドレイン陥凹部を有するmosfetおよびこれを形成するための方法
TWI621159B (zh) 形成具不同通道材料之n型與p型互補式金氧半場效電晶體的結構與方法
CN102881592B (zh) 半导体器件的制造方法
CN106067422B (zh) 半导体结构及其制造方法
CN102623487B (zh) 半导体器件及其制造方法
US20150076654A1 (en) Enlarged fin tip profile for fins of a field effect transistor (finfet) device
CN109427544A (zh) 半导体器件的制造方法
US9768303B2 (en) Method and structure for FinFET device
CN110148580A (zh) 一种双深度浅沟道隔离槽及其制备方法
US20160181097A1 (en) Epitaxial Growth Techniques for Reducing Nanowire Dimension and Pitch
US10410926B2 (en) Fabricating contacts of a CMOS structure
CN103681846A (zh) 半导体装置及其制造方法
US9177874B2 (en) Method of forming a semiconductor device employing an optical planarization layer
US20150194426A1 (en) Systems and methods for fabricating finfets with different threshold voltages
US20190122932A1 (en) Semiconductor structure and fabrication method thereof
CN105514161B (zh) 半导体装置及其制造方法
CN108091611B (zh) 半导体装置及其制造方法
US10083987B2 (en) CMOS with middle of line processing of III-V material on mandrel
US20160190288A1 (en) Enriched, high mobility strained fin having bottom dielectric isolation
CN107978528B (zh) 一种改善锗硅源漏极形貌的制备方法
US10038078B2 (en) Integration process of finFET spacer formation
US11217483B2 (en) Semiconductor structure and fabrication method thereof
CN106887409B (zh) 互补纳米线半导体器件及其制造方法
CN104253015A (zh) 降低二维晶体材料接触电阻的方法
CN108807175B (zh) 半导体结构及其形成方法

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant