CN106981459B - 半导体器件及其制造方法 - Google Patents

半导体器件及其制造方法 Download PDF

Info

Publication number
CN106981459B
CN106981459B CN201611235620.9A CN201611235620A CN106981459B CN 106981459 B CN106981459 B CN 106981459B CN 201611235620 A CN201611235620 A CN 201611235620A CN 106981459 B CN106981459 B CN 106981459B
Authority
CN
China
Prior art keywords
layer
semiconductor device
nitride
passivation layer
bond pad
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN201611235620.9A
Other languages
English (en)
Other versions
CN106981459A (zh
Inventor
张育维
许育铨
李坤讳
彭垂亚
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Original Assignee
Taiwan Semiconductor Manufacturing Co TSMC Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Manufacturing Co TSMC Ltd filed Critical Taiwan Semiconductor Manufacturing Co TSMC Ltd
Publication of CN106981459A publication Critical patent/CN106981459A/zh
Application granted granted Critical
Publication of CN106981459B publication Critical patent/CN106981459B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02109Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates
    • H01L21/02112Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer
    • H01L21/02123Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon
    • H01L21/0217Forming insulating materials on a substrate characterised by the type of layer, e.g. type of material, porous/non-porous, pre-cursors, mixtures or laminates characterised by the material of the layer the material containing silicon the material being a silicon nitride not containing oxygen, e.g. SixNy or SixByNz
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/485Adaptation of interconnections, e.g. engineering charges, repair techniques
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02107Forming insulating materials on a substrate
    • H01L21/02225Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer
    • H01L21/0226Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process
    • H01L21/02263Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase
    • H01L21/02271Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition
    • H01L21/02274Forming insulating materials on a substrate characterised by the process for the formation of the insulating layer formation by a deposition process deposition from the gas or vapour phase deposition by decomposition or reaction of gaseous or vapour phase compounds, i.e. chemical vapour deposition in the presence of a plasma [PECVD]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/29Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
    • H01L23/291Oxides or nitrides or carbides, e.g. ceramics, glass
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3157Partial encapsulation or coating
    • H01L23/3171Partial encapsulation or coating the coating being directly applied to the semiconductor body, e.g. passivation layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49822Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5389Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/18High density interconnect [HDI] connectors; Manufacturing methods related thereto
    • H01L24/19Manufacturing methods of high density interconnect preforms
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/10Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers
    • H01L25/105Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices having separate containers the devices being of a type provided for in group H01L27/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/568Temporary substrate used as encapsulation process aid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04105Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/12105Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/14Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
    • H01L2224/145Material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73267Layer and HDI connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/922Connecting different surfaces of the semiconductor or solid-state body with connectors of different types
    • H01L2224/9222Sequential connecting processes
    • H01L2224/92242Sequential connecting processes the first connecting process involving a layer connector
    • H01L2224/92244Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49894Materials of the insulating layers or coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Ceramic Engineering (AREA)
  • Plasma & Fusion (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)

Abstract

本发明实施例公开了一种半导体器件及其形成方法。半导体器件包括管芯、导电结构、接合焊盘和钝化层。导电结构位于管芯上方并且电连接至管芯。接合焊盘位于导电结构上方并且电连接至导电结构。钝化层位于接合焊盘上方,其中,钝化层包括具有约2.16到2.18的折射率的基于氮化物的层。本发明实施例涉及半导体器件及其制造方法。

Description

半导体器件及其制造方法
技术领域
本发明实施例涉及半导体器件及其制造方法。
背景技术
非易失性存储器因为其具有在断电的情况下保留信息的能力而用于广泛的应用中并用作长期的永久存储器。非易失性存储器的实例包括但不限于:诸如可编程只读存储器(“PROM”)、可擦除PROM(“EPROM”)、和电可擦除PROM(“EEPROM”)的只读存储器(“ROM”)。非易失性存储器的另一实例是紫外可擦除(“UV-擦除”)PROM。在UV-擦除PROM中,可以通过应用紫外线照射存储器件以激发存储在栅极中的电子而擦除数据,从而电子从栅极向外部区域发射。
发明内容
根据本发明的一个实施例,提供了一种半导体器件,包括:管芯;导电结构,位于所述管芯上方并且电连接至所述管芯;接合焊盘,位于所述导电结构上方并且电连接至所述导电结构;以及钝化层,位于所述接合焊盘上方,其中,所述钝化层包括具有2.16至2.18的折射率的基于氮化物的层。
根据本发明的另一实施例,还提供了一种半导体器件,包括:管芯;以及导电结构,位于所述管芯上方并且电连接至所述管芯,所述导电结构包括多个介电层和位于所述介电层中的多个导电部件,其中,至少一个所述介电层包括具有2.16至2.18的折射率的基于氮化物的层。
在上述半导体器件中,所述基于氮化物的层用作蚀刻停止层。
根据本发明的又一实施例,还提供了一种半导体器件的制造方法,包括:在管芯上方形成导电结构;在所述导电结构上方形成接合焊盘;以及利用大于700瓦的射频在所述接合焊盘上方形成钝化层,其中,所述钝化层包括基于氮化物的层。
附图说明
图1A至图1F是根据一些实施例的示出了半导体器件的制造方法的示意图。
具体实施方式
下列公开提供了许多用于实现所提供主题的不同特征的不同实施例或实例。下面将描述元件和布置的特定实例以简化本发明。当然这些仅仅是实例并不旨在限定本发明。例如,以下描述中,在第二部件上方或者上形成第一部件可以包括第一部件和第二部件直接接触形成的实施例,并且也可以包括在第一部件和第二部件之间可以形成额外的部件,从而使得第一部件和第二部件可以不直接接触的实例。而且,本发明在各个实例中可重复参考数字和/或字母。这种重复仅是为了简明和清楚,其自身并不表示所论述的各个实施例和/或配置之间的关系。
此外,为了便于描述,在此可使用诸如“在...之下”、“在...下面”、“下面的”、“在...上面”、以及“上面的”以及诸如此类的空间关系术语,以描述如图中所示的一个元件或部件与另一元件(多个元件)或部件(多个部件)的关系。空间相对术语旨在包括除了附图中所示的方位之外,在使用中或操作中的器件的不同方位。装置可以以其它方式定位(旋转90度或在其他方位),并且通过在本文中使用的空间关系描述符可同样地作相应地解释。
图1A至图1F是根据一些实施例的示出了半导体器件的制造方法的示意图。
例如,参照图1A,在一些实施例中,提供了管芯102。在一些实施例中,管芯31包括衬底20、集成电路器件22、互连结构23、焊盘24、第一钝化层26、连接件30和第二钝化层28。例如,衬底20包括掺杂或不掺杂的块状硅,或绝缘体上硅(SOI)衬底的有源层。
例如,集成电路器件22是晶体管、电容器、电阻器、二极管、光电二极管、熔丝元件或类似的元件。互连结构23形成在集成电路器件22上方以连接不同的集成电路器件22,从而形成功能电路。在一些实施例中,集成电路器件22包括位于介电层中的栅极结构、源极/漏极区和隔离结构,其中,隔离结构可以是浅沟槽隔离(STI)结构。在一些实施例中,例如,栅极结构包括栅电极和位于栅电极和衬底20之间的栅极介电层。在可选实施例中,栅极结构还包括位于栅电极旁边的间隔件(未示出)。在一些实施例中,例如,栅电极的材料是多晶硅。
在一些实施例中,集成电路器件22可以是一次性可编程(OTP)存储器、动态随机存取存储器(DRAM)、静态随机存取存储器(SRAM)、非易失随机存取存储器(NVRAM)或逻辑电路。在一些实施例中,可使用双极-CMOS-DMOS(BCD)工艺制造集成电路器件22。
在互连结构23上方形成焊盘24。焊盘24和互连结构23电连接(未示出)以提供至集成电路器件22的外部连接。例如,焊盘24包括铝、铜、镍、上述的组合等。
在衬底20和焊盘24上方形成第一钝化层26。第一钝化层26包括诸如聚苯并恶唑(PBO)、聚酰亚胺、苯并环丁烯(BCB)、它们的组合等的聚合物。通过诸如旋涂、层压、沉积等的合适的制造技术形成第一钝化层26。
连接件30形成在焊盘24上方并可选地电连接至焊盘24。连接件30包括焊料凸块、金凸块、铜凸块、铜柱或由铜或铜合金制成的导电柱。
在第一钝化层26上方和连接件30的旁边形成第二钝化层28。例如,第二钝化层28包括聚合物。聚合物包括聚苯并恶唑(PBO)、聚酰亚胺、苯并环丁烯(BCB)、它们的组合等。通过诸如旋涂、层压、沉积等的合适的制造技术形成第二钝化层28。
在一些实施例中,在管芯102的背面上方形成粘合层14。粘合层14包括管芯附接膜(DAF)、银膏等。
在一些实施例中,将具有粘合层14的管芯102放置在载体110上方。载体110提供为具有形成在其上的胶层112和介电层114。载体110可以是空白玻璃载体、空白陶瓷载体等。胶层112可由诸如紫外(UV)胶、光热转换(LTHC)胶等的粘合剂形成,但是也可以使用其他类型的粘合剂。在一些实施例中,胶层112在光的热量下可分解,从而将载体110从在其上形成的结构释放。介电层114是形成在胶层112上方。在一些实施例中,介电层114是聚合物层。例如,聚合物包括聚酰亚胺、PBO、BCB、味之素构建膜(Ajinomoto Buildup Film)(ABF)、阻焊膜(SR)等。介电层114是由诸如旋涂、层压、沉积等的合适的制造技术制成的。
在一些实施例中,在载体110上方、管芯102旁边形成通孔116。通孔116的材料可以包括诸如铜、镍、焊料或它们的组合的金属。在可选实施例中,通孔116包括位于通孔116的侧壁的诸如Ti、TiN、Ta、TaN层的阻挡层(未示出)。在载体110上方形成密封剂118以封装管芯102。密封剂118封装管芯102以保护装管芯102免受环境和外部污染物的影响。密封剂118的材料可以包括:包括树脂和填料的模塑料材料,光敏材料,诸如聚苯并恶唑(PBO)、苯并环丁烯(BCB)、它们的任何组合等。在可选实施例中,密封剂118可以由诸如氮化硅的氮化物和诸如氧化硅、磷硅酸盐玻璃(PSG)、硼硅酸盐玻璃(BSG)、硼掺杂的磷硅酸盐玻璃(BPSG)、任何它们的组合等的氧化物形成。
参照图1B,导电结构119形成在管芯102上方并电连接至管芯102。在一些实施例中,在管芯102、密封剂118和通孔116上方形成导电结构119。在一些实施例中,导电结构119与连接件30和/或通孔16电连接。例如,导电结构119包括多个介电层120-126和位于介电层120-126中的多个导电部件128a-128d。在一些实施例中,例如,可以在后段制程(BEOL)工艺中形成导电结构119。在一些实施例中,导电部件128a-128d的每一个可以包括插塞或导电线。在可选实施例中,导电部件128a-128d是含铜导电材料。在可选实施例中,导电部件128a-128d包括铜、镍、金、银、铝、钨、上述的组合等。形成导电部件128a-128d的方法包括实施电化学镀工艺、化学汽相沉积(CVD)、等离子体增强的化学汽相沉积(PECVD)、物理汽相沉积(PVD)、原子层沉积(ALD)等或上述的组合等。在一些实施例中,形成导电结构119的方法包括图案化介电层、在介电层中形成插塞和在介电层中形成金属层,并重复上述步骤。在所提供的实施例中,介电层120到126具有单层或双层,仅仅为了说明的目的,并且不解释为限制本发明。本领域普通技术人员应该理解,层的数量不受本文中的实施例的限制。类似地,在所提供的实施例中,导电结构119具有四个介电层和四个导电部件,仅仅为了说明的目的,并且不解释为限制本发明。本领域普通技术人员应该理解,介电层和导电部件的数量不受本文中的实施例的限制。
在一些实施例中,介电层120到126包括单层或多层。在一些实施例中,介电层122包括单层122a,以及介电层120、124或126包括多层120a到120c、124a到124b或126a到126b。在一些实施例中,在介电层120、124或126中,层120a到120c、124a到124b或126a到126b的材料是相同或不同的。在一些实施例中,例如,介电层120到126的每个(例如,层120、124或126中,层120a到120c、124a到124b或126a到126b的每个)包括氮化硅(SiNx)、氮化硅(SiC)、低介电常数(低k)材料等。例如,通过沉积、旋涂或层压形成介电层120到126。
在一些实施例中,介电层120到126的至少一个包括具有约2.16到2.18的折射率的压缩的(compressive)的基于氮化物的层。更具体地说,层120a到120c、124a到124b或126a到126b的至少一个包括具有约2.16到2.18的折射率的压缩基于氮化物基的层。例如,在一些实施例中,在最上面的导电部件128d旁边的介电层126具有压缩的基于氮化物的层。在一些实施例中,压缩的基于氮化物的层的材料括氮化硅。例如,在一些实施例中,在介电层126中,层126a是压缩氮化硅层,以及层126b是氧化硅层。在一些实施例中,当压缩的基于氮化物的层具有高紫外线透射率时,用作蚀刻停止层。在一些实施例中,压缩的基于氮化物的层的折射率为约2.16、2.165、2.17、2.175、2.18,包括任何两个前面的值之间的任何范围。在一些实施例中,压缩的基于氮化物的层具有约小于-2×109的压缩应力。在一些实施例中,压缩的基于氮化物的层具有低的Si-H键比。例如,在一些实施例中,压缩的基于氮化物的层中Si-H键与N-H键比率在从约0.25至约0.5的范围内。在一些实施例中,压缩的基于氮化物的层中Si-H键与N-H键比率为约0.25、0.3、0.35、0.4、0.45、0.5,包括任何两个前面的值之间的任何范围。例如,在一些实施例中,在245nm,压缩的基于氮化物的层具有约60%到80%的紫外线透射率。在一些实施例中,在245nm,压缩的基于氮化物的层的紫外线透射率为约60%、65%、70%、75%、80%,包括任何两个前面的值之间的任何范围。此外,例如,压缩的基于氮化物的层具有期望的耐酸性。在一些实施例中,利用大于700瓦的射频(RF)沉积压缩的基于氮化物的层。在一些实施例中,RF是约700瓦至约900瓦。例如,在一些实施例中,使用SiH4和NH3的反应物和N2载体气体,通过PECVD沉积压缩的基于氮化物的层。例如,在一些实施例中,SiH4与NH3的比率小于0.08。例如,可以在约400℃至约1000℃的温度、约2Torr到3Torr的压力下,实施沉积工艺。大于700瓦的高RF使基于氮化物的层成为压缩层。
参照图1C,接合焊盘134形成在导电结构119上方并电连接至导电结构119。在一些实施例中,在导电层119上方形成介电层130,然后,在介电层130的开口132中和介电层130的部分上方形成接合焊盘134。在一些实施例中,介电层130具有多层结构,例如,介电层130包括多个层130a到130d。在一些实施例中,层130a到130d的材料是相同的或不同的。在一些实施例中,例如,层130a到130d的每一个均包括二氧化硅(SiO2)、氮化硅(SiNx)、氮化硅(SiC)、低介电常数(低k)材料等。在可选实施例中,介电层130具有单层结构。例如,通过旋涂或层压形成介电层130。在一些实施例中,介电层130包括具有约2.16到2.18的折射率的压缩的基于氮化物的层。更具体地说,层130a到130d的至少一个包括具有约2.16到2.18的折射率的压缩的基于氮化物的层。例如,在一些实施例中,层130a和130c是诸如压缩氮化硅层的压缩的基于氮化物的层,以及130b和130d是氧化硅层。在一些实施例中,当压缩的基于氮化物的层具有高紫外线透射率时,用作蚀刻停止层。上文讨论了压缩的基于氮化物的层的形成方法和性能,因此这里省略了这些。在所提供的实施例中,介电层130具有4层结构,仅仅为了说明的目的,并且不解释为限制本发明。本领域普通技术人员应该理解,介电层的数量不受本文中的实施例的限制。
在一些实施例中,接合焊盘134包括铝或含铝导电材料。在可选实施例中,接合焊盘134包括铜、镍、金、银、铝、钨、上述的组合等。在一些实施例中,接合焊盘134的形成方法包括实施电化学镀工艺、化学汽相沉积(CVD)、等离子体增强化学汽相沉积(PECVD)、物理汽相沉积(PVD)、原子层沉积(ALD)等或上述的组合等以形成导电层并图案化该导电层。
参照图1D,在接合焊盘134上方形成钝化层140。钝化层140包括一层或多层合适的介电材料。例如,通过旋涂、层压或沉积形成钝化层140。在一些实施例中,钝化层140具有多层结构。在可选实施例中,钝化层140具有单层结构。在一些实施例中,例如,钝化层140的具有约6,000埃到约8,000埃的厚度。在一些实施例中,钝化层140的厚度为约6000、6500、7000、7500、8000埃,包括任何两个前面的值之间的任何范围。在一些实施例中,钝化层140是共形的层。在一些实施例中,可以通过在接合焊盘134上方共形地沉积钝化材料层来形成钝化层140。
在一些实施例中,钝化层140包括具有约2.16到2.18的折射率的压缩的基于氮化物的层。在一些实施例中,钝化层140具有多层结构,并且钝化层140的每一层是压缩的基于氮化物的层。在一些实施例中,当压缩的基于氮化物的层具有高紫外线透射率时,压缩的基于氮化物的层具有良好的耐酸性以为接合焊盘134提供保护。上文讨论了压缩的基于氮化物的层的形成方法和性能,因此这里省略了这些。在可选实施例中,钝化层140的材料包括诸如聚酰亚胺、阻焊剂、聚苯并恶唑(PBO)、苯并环丁烯(BCB)、前述材料的组合等的聚合物。
在一些实施例中,介电层142进一步形成在接合焊盘134和钝化层140之间。例如,在一些实施例中,介电层142提高接合焊盘134和钝化层140之间粘合。在一些实施例中,在接合焊盘134上方形成介电层142,然后,在介电层142上方形成钝化层140。介电层142具有单层结构或多层结构。在一些实施例中,介电层142的材料与钝化层140的材料不同。在一些实施例中,介电层142包括诸如氧化物或含氮的介电材料的无机介电材料。在一些实施例中,无机介电材料包括氧化硅、氮氧化硅、前述的组合等。例如,在一些实施例中,介电层142的形成方法包括实施CVD或PECVD工艺。在一些实施例中,介电层142是共形的层。更具体地说,可以通过在接合焊盘134上方共形地沉积介电材料层来形成介电层142。在一个示例性实施例中,介电层142的厚度在从200埃到500埃的范围内。
如图1D所示,在一些实施例中,一般来说,在接合焊盘134上方形成钝化层140之后,在所形成的结构上实施针孔测试(pin hole test)。在一些实施例中,在热条件下使用酸溶液实施针孔测试,以确保钝化层140为接合焊盘134提供免于受到酸溶液腐蚀的保护。在一些实施例中,由于钝化层140包括压缩的基于氮化物的层,钝化层140具有良好的抗酸性从而保护接合焊盘134免受酸溶液的腐蚀。因此,半导体器件通过针孔测试。也就是说,接合焊盘134和半导体器件具有良好的可靠性。另一方面,在传统的半导体器件中,用作钝化层并位于接合焊盘上方的拉伸钝化层可能具有裂缝。因此,在针孔测试中,酸溶液通过钝化层中的裂缝腐蚀下面的接合焊盘,尤其是接合焊盘的底部拐角处。换言之,拉伸钝化层不能为接合焊盘提供良好的保护从而降低了半导体器件的可靠性。
参考图1E,图案化钝化层140和介电层142以由此形成开口144并且暴露出接合焊盘134的部分。例如,在一些实施例中,通过诸如湿蚀刻工艺或干蚀刻工艺的蚀刻工艺形成开口144。
在一些实施例中,连接件150形成在开口144中以电连接至接合焊盘134。例如,连接件150为导电凸块。例如,导电凸块为球、柱等。例如,在球栅阵列(BGA)封装中,导电凸块落入相应位置内。例如,连接件150的材料包括无铅合金(例如,金或Sn/Ag/Cu合金)、铅合金(例如,Pb/Sn合金)、铜、铝、铝铜、其他凸块金属材料和/或上述的组合。从而完成本发明的半导体器件100。
参考图1F,在一些实施例中,粘合层112在光热条件下分解,并且然后载体110从半导体器件100释放。此后,翻转半导体器件100。例如,通过激光钻孔工艺在介电层114中形成开口152。半导体器件100进一步电连接到半导体器件200,从而得到诸如PoP器件的堆叠结构。
在一些实施例中,半导体器件200具有衬底204,并且管芯202安装在衬底204的一个表面(例如,顶面)上。接合引线208是用来提供位于衬底204的相同顶面上的管芯202和焊盘206(诸如接合焊盘)之间的电连接。通孔(未示出)可以用于提供焊盘206和位于衬底204的相反表面(例如,底面)上的焊盘212(诸如接合焊盘)之间的电连接。连接件214连接焊盘212并且填充在开口152中以电连接至半导体器件100的通孔116。密封剂210形成在组件上方以保护组件免受环境和外部污染物的影响。
在一些实施例中,钝化层140的至少一个、介电层120到126、在接合焊盘134旁边的介电层130包括具有高紫外线透射率和良好抗酸性的压缩的基于氮化物的层。在一些实施例中,包括压缩的基于氮化物的层的钝化层140保护接合焊盘134免受腐蚀,从而接合焊盘134具有良好的电特性。因此,包括钝化层140和接合焊盘134的半导体器件100以及半导体器件100和半导体器件200的堆叠结构具有良好的可靠性。此外,在一些实施例中,包括压缩的基于氮化物的层的钝化层140和/或介电层120到126和介电层130具有高紫外线透射率,从而半导体器件100能够成为诸如使用双极-CMOS-DMOS(BCD)工艺的电源控制芯片或使用高压技术的触控芯片的需要一次性可编程(OTP)功能的器件。
在一些实施例中,通过在氮化物层中应用大于700瓦的射频(RF)和降低Si-H键比率,所形成的基于氮化物的层是压缩层。与诸如拉伸氮化硅层的拉伸基于氮化物的层相比,诸如压缩氮化硅层的压缩的基于氮化物的层具有良好的抗酸性、高紫外线透射率和在晶圆接合期间良好的粘附性。从而,在一些实施例中,使用压缩的基于氮化物的层作为接合焊盘上面的钝化层,钝化层保护接合焊盘免受在针孔测试期间的酸溶液腐蚀。此外,在一些实施例中,在诸如基于一次性可编程器件的半导体器件中使用压缩的基于氮化物的层作为钝化层和/或介电层,紫外线可以通过钝化层和/或介电层并且可以有效的擦除数据。因此,提供了半导体器件以及半导体器件和另一半导体器件的堆叠结构的电特性,半导体器件以及半导体器件和另一半导体器件的堆叠结构的可靠性是最佳的。
一种半导体器件包括管芯、导电结构、接合焊盘和钝化层。导电结构位于管芯上方并且电连接至管芯。接合焊盘位于导电结构上方并且电连接至导电结构。钝化层位于接合焊盘上方,其中,钝化层包括具有约2.16到2.18的折射率的基于氮化物的层。
一种半导体器件包括管芯和导电结构。导电结构位于管芯上方并且电连接至管芯。导电结构包括多个介电层和位于介电层中的多个导电部件,其中,介电层的至少一个包括具有约2.16到2.18的折射率的基于氮化物的层。
一种半导体器件的制造方法包括以下内容:导电结构形成在管芯上方。在导电结构上方形成接合焊盘。利用大于700瓦的射频(RF)在接合焊盘上方形成钝化层,其中,钝化层包括基于氮化物的层。
根据本发明的一个实施例,提供了一种半导体器件,包括:管芯;导电结构,位于所述管芯上方并且电连接至所述管芯;接合焊盘,位于所述导电结构上方并且电连接至所述导电结构;以及钝化层,位于所述接合焊盘上方,其中,所述钝化层包括具有2.16至2.18的折射率的基于氮化物的层。
在上述半导体器件中,在245nm,所述基于氮化物的层的材料包括氮化硅。
在上述半导体器件中,所述基于氮化物的层具有60%到80%的紫外线透射率。
在上述半导体器件中,所述基于氮化物的层是压缩层。
在上述半导体器件中,还包括位于所述钝化层和所述接合焊盘之间的介电层。
在上述半导体器件中,所述介电层的材料包括氧化硅。
在上述半导体器件中,通过位于所述钝化层和所述介电层中的开口暴露所述接合焊盘。
在上述半导体器件中,所述接合焊盘的材料包括铝或包括含铝导电材料。
根据本发明的另一实施例,还提供了一种半导体器件,包括:管芯;以及导电结构,位于所述管芯上方并且电连接至所述管芯,所述导电结构包括多个介电层和位于所述介电层中的多个导电部件,其中,至少一个所述介电层包括具有2.16至2.18的折射率的基于氮化物的层。
在上述半导体器件中,所述基于氮化物的层的材料包括氮化硅。
在上述半导体器件中,所述基于氮化物的层是压缩层。
在上述半导体器件中,在245nm,所述基于氮化物的层具有60%到80%的紫外线透射率。
在上述半导体器件中,所述基于氮化物的层用作蚀刻停止层。
根据本发明的又一实施例,还提供了一种半导体器件的制造方法,包括:在管芯上方形成导电结构;在所述导电结构上方形成接合焊盘;以及利用大于700瓦的射频在所述接合焊盘上方形成钝化层,其中,所述钝化层包括基于氮化物的层。
在上述制造方法中,通过等离子体增强化学汽相沉积形成所述钝化层。
在上述制造方法中,还包括在所述钝化层和所述接合焊盘之间形成介电层。
在上述制造方法中,还包括在所述钝化层和所述介电层中形成开口以暴露所述接合焊盘的部分。
在上述制造方法中,使用SiH4和NH3的反应物沉积所述钝化层。
在上述制造方法中,SiH4与NH3的比率小于0.08。
在上述制造方法中,所述基于氮化物的层是压缩层。上述内容概括了几个实施例的特征使得本领域技术人员可更好地理解本公开的各个方面。本领域技术人员应该理解,可以很容易地使用本发明作为基础来设计或更改其他的处理和结构以用于达到与本发明所介绍实施例相同的目的和/或实现相同优点。本领域技术人员也应该意识到,这些等效结构并不背离本发明的精神和范围,并且在不背离本发明的精神和范围的情况下,可以进行多种变化、替换以及改变。

Claims (20)

1.一种半导体器件,包括:
管芯;
导电结构,位于所述管芯上方并且电连接至所述管芯;
接合焊盘,位于所述导电结构上方并且电连接至所述导电结构;以及
钝化层,位于所述接合焊盘上方,其中,所述钝化层包括位于所述接合焊盘上方的具有2.16至2.18的折射率的基于氮化物的层。
2.根据权利要求1所述的半导体器件,其中,所述基于氮化物的层的材料包括氮化硅。
3.根据权利要求1所述的半导体器件,其中,在245nm,所述基于氮化物的层具有60%到80%的紫外线透射率。
4.根据权利要求1所述的半导体器件,其中,所述基于氮化物的层是压缩层。
5.根据权利要求1所述的半导体器件,还包括位于所述钝化层和所述接合焊盘之间的介电层。
6.根据权利要求5所述的半导体器件,其中,所述介电层的材料包括氧化硅。
7.根据权利要求5所述的半导体器件,其中,通过位于所述钝化层和所述介电层中的开口暴露所述接合焊盘。
8.根据权利要求1所述的半导体器件,其中,所述接合焊盘的材料包括铝或包括含铝导电材料。
9.一种半导体器件,包括:
管芯;以及
导电结构,位于所述管芯上方并且电连接至所述管芯,所述导电结构包括多个介电层和位于所述介电层中的多个导电部件,其中,至少一个所述介电层包括位于所述导电部件上方的具有2.16至2.18的折射率的基于氮化物的层。
10.根据权利要求9所述的半导体器件,其中,所述基于氮化物的层的材料包括氮化硅。
11.根据权利要求9所述的半导体器件,其中,所述基于氮化物的层是压缩层。
12.根据权利要求9所述的半导体器件,其中,在245nm,所述基于氮化物的层具有60%到80%的紫外线透射率。
13.根据权利要求9所述的半导体器件,其中,所述基于氮化物的层用作蚀刻停止层。
14.一种半导体器件的制造方法,包括:
在管芯上方形成导电结构;
在所述导电结构上方形成接合焊盘;以及
利用大于700瓦的射频在所述接合焊盘上方形成钝化层,其中,所述钝化层包括在所述接合焊盘上方的压缩的基于氮化物的层。
15.根据权利要求14所述的制造方法,其中,通过等离子体增强化学汽相沉积形成所述钝化层。
16.根据权利要求14所述的制造方法,还包括在所述钝化层和所述接合焊盘之间形成介电层。
17.根据权利要求16所述的制造方法,还包括在所述钝化层和所述介电层中形成开口以暴露所述接合焊盘的部分。
18.根据权利要求14所述的制造方法,其中,使用SiH4和NH3的反应物沉积所述钝化层。
19.根据权利要求18所述的制造方法,其中,SiH4与NH3的比率小于0.08。
20.根据权利要求14所述的制造方法,还包括:在所述钝化层上使用酸溶液实施针孔测试。
CN201611235620.9A 2016-01-15 2016-12-28 半导体器件及其制造方法 Active CN106981459B (zh)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/996,233 US9589969B1 (en) 2016-01-15 2016-01-15 Semiconductor device and manufacturing method of the same
US14/996,233 2016-01-15

Publications (2)

Publication Number Publication Date
CN106981459A CN106981459A (zh) 2017-07-25
CN106981459B true CN106981459B (zh) 2020-09-18

Family

ID=58162376

Family Applications (1)

Application Number Title Priority Date Filing Date
CN201611235620.9A Active CN106981459B (zh) 2016-01-15 2016-12-28 半导体器件及其制造方法

Country Status (3)

Country Link
US (1) US9589969B1 (zh)
CN (1) CN106981459B (zh)
TW (1) TWI713180B (zh)

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR102029100B1 (ko) * 2018-02-09 2019-11-08 삼성전자주식회사 팬-아웃 반도체 패키지
KR102545168B1 (ko) * 2019-03-26 2023-06-19 삼성전자주식회사 인터포저 및 이를 포함하는 반도체 패키지
US11373971B2 (en) * 2020-06-30 2022-06-28 Taiwan Semiconductor Manufacturing Co., Ltd. Semiconductor device structure and methods of forming the same

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4665426A (en) * 1985-02-01 1987-05-12 Advanced Micro Devices, Inc. EPROM with ultraviolet radiation transparent silicon nitride passivation layer
JPH0547750A (ja) * 1991-08-08 1993-02-26 Fujitsu Ltd 半導体装置
CN102024684A (zh) * 2009-09-11 2011-04-20 新科金朋有限公司 半导体器件以及形成集成无源器件的方法
CN103606599A (zh) * 2013-11-30 2014-02-26 浙江光隆能源科技股份有限公司 一种高折射率氮化硅减反射膜的制作方法
CN103915413A (zh) * 2012-12-28 2014-07-09 台湾积体电路制造股份有限公司 层叠封装接合结构

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8003428B2 (en) * 2008-03-27 2011-08-23 International Business Machines Corporation Method of forming an inverted lens in a semiconductor structure
WO2010095531A1 (ja) * 2009-02-18 2010-08-26 独立行政法人産業技術総合研究所 半導体発光ダイオード
JP2011023409A (ja) * 2009-07-13 2011-02-03 Panasonic Corp 固体撮像装置
JP2011129723A (ja) * 2009-12-17 2011-06-30 Sharp Corp 固体撮像素子の製造方法
US8619431B2 (en) * 2010-12-22 2013-12-31 ADL Engineering Inc. Three-dimensional system-in-package package-on-package structure
JP6029266B2 (ja) * 2011-08-09 2016-11-24 キヤノン株式会社 撮像装置、撮像システムおよび撮像装置の製造方法
TWI577001B (zh) * 2011-10-04 2017-04-01 Sony Corp 固體攝像裝置、固體攝像裝置之製造方法及電子機器
JP6061544B2 (ja) * 2012-08-07 2017-01-18 キヤノン株式会社 撮像装置の製造方法

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4665426A (en) * 1985-02-01 1987-05-12 Advanced Micro Devices, Inc. EPROM with ultraviolet radiation transparent silicon nitride passivation layer
JPH0547750A (ja) * 1991-08-08 1993-02-26 Fujitsu Ltd 半導体装置
CN102024684A (zh) * 2009-09-11 2011-04-20 新科金朋有限公司 半导体器件以及形成集成无源器件的方法
CN103915413A (zh) * 2012-12-28 2014-07-09 台湾积体电路制造股份有限公司 层叠封装接合结构
CN103606599A (zh) * 2013-11-30 2014-02-26 浙江光隆能源科技股份有限公司 一种高折射率氮化硅减反射膜的制作方法

Also Published As

Publication number Publication date
US9589969B1 (en) 2017-03-07
TWI713180B (zh) 2020-12-11
TW201725680A (zh) 2017-07-16
CN106981459A (zh) 2017-07-25

Similar Documents

Publication Publication Date Title
US20240170419A1 (en) Package structure
US10879224B2 (en) Package structure, die and method of manufacturing the same
US8159070B2 (en) Chip packages
TWI575694B (zh) 三維積體電路結構及其製造方法
TWI553749B (zh) 封裝結構及其形成方法
US9728498B2 (en) Package structure
TWI429040B (zh) 半導體結構及半導體裝置的製造方法
US11664336B2 (en) Bonding structure and method of forming same
US20130234300A1 (en) Semiconductor device including a stress buffer material formed above a low-k metallization system
JP4890804B2 (ja) 半導体装置及びその製造方法
CN103545249A (zh) 形成后钝化互连件的方法
CN103681549A (zh) 通孔结构及方法
CN106981459B (zh) 半导体器件及其制造方法
US6768199B2 (en) Flip chip type semiconductor device and method of fabricating the same
US9824987B2 (en) Semiconductor structure with composite barrier layer under redistribution layer and manufacturing method thereof
US10269743B2 (en) Semiconductor devices and methods of manufacture thereof
TWI767676B (zh) 半導體裝置結構及其製造方法
US7535078B2 (en) Semiconductor device having a fuse and method of forming thereof
US10236248B2 (en) Semiconductor device and manufacturing method thereof
TWI529888B (zh) 半導體裝置及其製造方法
US20240136341A1 (en) Semiconductor packages and methods of manufacturing the same
TW202147434A (zh) 半導體裝置及其製造方法

Legal Events

Date Code Title Description
PB01 Publication
PB01 Publication
SE01 Entry into force of request for substantive examination
SE01 Entry into force of request for substantive examination
GR01 Patent grant
GR01 Patent grant