CN102192765B - Multi-channel parallel isolation analog/digital (A/D) acquisition and processing method - Google Patents

Multi-channel parallel isolation analog/digital (A/D) acquisition and processing method Download PDF

Info

Publication number
CN102192765B
CN102192765B CN 201010121167 CN201010121167A CN102192765B CN 102192765 B CN102192765 B CN 102192765B CN 201010121167 CN201010121167 CN 201010121167 CN 201010121167 A CN201010121167 A CN 201010121167A CN 102192765 B CN102192765 B CN 102192765B
Authority
CN
China
Prior art keywords
circuit
clock
signal
input
isolation
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN 201010121167
Other languages
Chinese (zh)
Other versions
CN102192765A (en
Inventor
程蜀炜
韩彬
寇志强
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Lianyungang Jierui Electronics Co Ltd
Original Assignee
Lianyungang Jierui Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Lianyungang Jierui Electronics Co Ltd filed Critical Lianyungang Jierui Electronics Co Ltd
Priority to CN 201010121167 priority Critical patent/CN102192765B/en
Publication of CN102192765A publication Critical patent/CN102192765A/en
Application granted granted Critical
Publication of CN102192765B publication Critical patent/CN102192765B/en
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Abstract

The invention relates to a multi-channel parallel isolation analog/digital (A/D) acquisition and processing method and is characterized in that: a circuit in the method consists of an input isolation circuit, a signal conditioning circuit, a digital isolator and a field programmable gate array (FPGA); parallel input, isolation and acquisition is performed on analog voltage signals output from multi-channel sensors in different types; and the analog voltage signal input by each channel is transmitted to the FPGA through the input isolation circuit, the signal conditioning circuit and the digital isolator successively. In the method, two-end isolation of a conversion circuit is adopted, so the reliability is high; moreover, the influence of a destructive noise source can be avoided effectively. By the method, parallel and synchronous acquisition can be realized, and the instantaneity is strong; furthermore, multi-channel synchronous acquisition can be realized, and the method is applicable to situations in which the frequencies of tested physical values are different; and the application scope is wider.

Description

A kind of multi-channel parallel isolation A/D acquiring and processing method
Technical field
The present invention belongs to technical field of sensor measurement, particularly a kind of multi-channel parallel isolation A/D acquiring and processing method.
Background technology
In Industry Control and fields of measurement, in especially process control, fault diagnosis system and the test macro, need to detect in real time a plurality of different physical quantities (such as pressure, temperature etc.) of some equipment, system or process.Each physical quantity is provided by sensor or the transducer of particular type, and the analog voltage signal of its output needs different signal conditioning circuit parameters, such as gain, sampling rate and impedance buffering etc.Present existing multichannel data acquisition system mainly contains two kinds of implementations: the one, adopt hyperchannel timesharing switching mode, only finish multi-channel data acquisition with a single channel A/D converter, the real-time of this mode is poor, can't realize that hyperchannel samples simultaneously; The 2nd, adopt the multiple input path A/D converter to catch a plurality of measurands, this mode can realize gathering simultaneously, but the sampling rate of each passage is the same, can not regulate, and is only suitable for the consistent situation of all measurand frequency characteristics.
Summary of the invention
Technical matters to be solved by this invention is for the deficiencies in the prior art, proposes the different multi-channel parallel isolation A/D acquiring and processing method of high, real-time, the suitable measurand frequency characteristic of a kind of reliability.
Technical matters to be solved by this invention is to realize by following technical scheme.The present invention is a kind of multi-channel parallel isolation A/D acquiring and processing method, be characterized in, the circuit of the method is comprised of input isolation circuit, signal conditioning circuit, digital isolator and FPGA, the input isolation that walk abreast gathers to the analog voltage signal of hyperchannel, dissimilar sensor output, and the analog voltage signal that each passage is inputted is sent to FPGA by input isolation circuit, signal conditioning circuit and digital isolator successively; The earth potential of the end that the input isolation circuit of each passage is connected with signal conditioning circuit is different, does not have the interconnection of ground loop between the passage; Signal conditioning circuit is made of gain adjusting circuit and high-precision ∑-Δ A/D converter, analog voltage signal is sent into gain adjusting circuit behind input isolation circuit, again through ∑-Δ A/D converter, generate serial digital amount SDO after the conversion, export simultaneously a serial-shift clock sclk and convert marking signal READY; Serial digital amount SDO exports through digital isolator, goes here and there and conversion process by FPGA again, realizes multi-channel parallel isolation A/D acquisition process.
Technical matters to be solved by this invention can also further realize by following technical scheme.Above-described acquiring and processing method is characterized in, the internal circuit of described FPGA comprises input block, output unit, Clock dividers, driver, synchronizing signal steering logic, shift register, latch and storer; Outside input clock CLOCK enters Clock dividers through input block, through driver major clock MCLK signal is sent to output unit again, and simultaneously outside input clock CLOCK generates control signal CONV through the synchronizing signal steering logic and is sent to output unit; Serial digital amount SDO, the serial-shift clock sclk of each passage and convert marking signal READY and be sent to output unit by shift register, latch and storer successively; Input block and output unit are finished the interface processing capacity; Clock dividers and driver are used for generating the major clock MCLK of each passage ∑-Δ A/D converter, thus the sampling rate of control ∑-Δ A/D converter; The synchronizing signal steering logic is exported the control signal CONV of each passage, is used for arranging the sampling instant of ∑-Δ A/D converter; Shift register and latch are finished string and conversion process jointly; Parallel data in the storer behind all Channel-shifteds of placement, realization is communicated by letter with host computer.
FPGA of the present invention (field programmable gate array) can select in the prior art disclosed any FPGA and by the field requirement configuration, preferably by FPGA configuration mode of the present invention.The abbreviation of all device name, circuit name, signal definition is all adopted usual definition of the prior art and explanation if no special instructions among the present invention.
The circuit general function of the inventive method is the acquisition and processing of realizing a kind of multi-channel parallel isolation A/D, its principle of work is the analog voltage signal for hyperchannel, dissimilar sensor output, the signal conditioning circuit that the parameter such as designing gain, sampling rate is different is applicable to the different situation of sensor frequency characteristic.In order to improve reliability, the change-over circuit of each passage is implemented the both-end isolation.Input end at each passage arranges buffer circuit, and the earth potential of each signal conditioning circuit is different, does not have the interconnection of ground loop between the passage, thereby realizes the isolation between the passage.Output terminal uses digital isolator, compares with traditional optocoupler isolator, and power consumption is lower, and volume is less, and has bidirectional interface, and translation data and serial clock signal that can transmitting high speed can transmit again the control signal of low speed.Each signal conditioning circuit comprises a ∑-Δ A/D converter, the analog voltage signal of sensor output is sent into ∑-Δ A/D converter after isolation, generate serial digital amount SDO after the conversion, export simultaneously a serial-shift clock sclk and convert marking signal READY.
The present invention at the specific sequential control circuit of FPGA indoor design, sends major clock MCLK and synchronous control signal CONV to each passage according to the principle of work of ∑-Δ A/D converter, finishes the setting to ∑-Δ A/D converter sampling rate and sampling instant.If the frequency characteristic of each channel sensor is consistent, then transmitted control signal by FPGA, realize the real-time parallel synchronous acquisition process of multi-channel data; If the frequency characteristic of each channel sensor is inconsistent, the sampling rate that then is fit to for each channel setting by FPGA, and convert marking signal READY according to what each passage returned, read the serial digital amount SDO after the conversion, go here and there and conversion process, deposit storer in, in order to communicate by letter with host computer, different according to external interface bus, design distinct interface circuit realizes that the parallel acquisition of multiple channels data is processed.
Compared with prior art, the present invention has the following advantages:
1, the inventive method adopts the isolation of change-over circuit both-end, and reliability is high; Can effectively avoid the impact of destructive noise source.
2, the inventive method can realize the parallel synchronous collection, and is real-time; Can realize multichannel synchronousing collection, can be applicable to again the inconsistent situation of measurand frequency, the scope of application is wider.
Description of drawings
Fig. 1 is theory diagram of the present invention.
Fig. 2 is the signal conditioning circuit block diagram.
Fig. 3 is FPGA internal circuit block diagram.
Embodiment
Below further describe concrete technical scheme of the present invention, so that those skilled in the art understands the present invention further, and do not consist of its Copyright law.
Embodiment 1.With reference to Fig. 1-2.A kind of multi-channel parallel isolation A/D acquiring and processing method, the circuit of the method is comprised of input isolation circuit, signal conditioning circuit, digital isolator and FPGA, the input isolation that walk abreast gathers to the analog voltage signal of hyperchannel, dissimilar sensor output, and the analog voltage signal that each passage is inputted is sent to FPGA by input isolation circuit, signal conditioning circuit and digital isolator successively; The earth potential of the end that the input isolation circuit of each passage is connected with signal conditioning circuit is different, does not have the interconnection of ground loop between the passage; Signal conditioning circuit is made of gain adjusting circuit and high-precision ∑-Δ A/D converter, analog voltage signal is sent into gain adjusting circuit behind input isolation circuit, again through ∑-Δ A/D converter, generate serial digital amount SDO after the conversion, export simultaneously a serial-shift clock sclk and convert marking signal READY; Serial digital amount SDO exports through digital isolator, goes here and there and conversion process by FPGA again, realizes multi-channel parallel isolation A/D acquisition process.
Embodiment 2.With reference to Fig. 3.In embodiment 1 described acquiring and processing method, the internal circuit of described FPGA comprises input block, output unit, Clock dividers, driver, synchronizing signal steering logic, shift register, latch and storer; Outside input clock CLOCK enters Clock dividers through input block, through driver major clock MCLK signal is sent to output unit again, and simultaneously outside input clock CLOCK generates control signal CONV through the synchronizing signal steering logic and is sent to output unit; Serial digital amount SDO, the serial-shift clock sclk of each passage and convert marking signal READY and be sent to output unit by shift register, latch and storer successively; Input block and output unit are finished the interface processing capacity; Clock dividers and driver are used for generating the major clock MCLK of each passage ∑-Δ A/D converter, thus the sampling rate of control ∑-Δ A/D converter; The synchronizing signal steering logic is exported the control signal CONV of each passage, is used for arranging the sampling instant of ∑-Δ A/D converter; Shift register and latch are finished string and conversion process jointly; Parallel data in the storer behind all Channel-shifteds of placement, realization is communicated by letter with host computer.

Claims (1)

1. a multi-channel parallel is isolated the A/D acquiring and processing method, it is characterized in that, the circuit of the method is comprised of input isolation circuit, signal conditioning circuit, digital isolator and FPGA, the input isolation that walk abreast gathers to the analog voltage signal of hyperchannel, dissimilar sensor output, and the analog voltage signal that each passage is inputted is sent to FPGA by input isolation circuit, signal conditioning circuit and digital isolator successively; The earth potential of the end that the input isolation circuit of each passage is connected with signal conditioning circuit is different, does not have the interconnection of ground loop between the passage; Signal conditioning circuit is made of gain adjusting circuit and high-precision ∑-Δ A/D converter, analog voltage signal is sent into gain adjusting circuit behind input isolation circuit, again through ∑-Δ A/D converter, generate serial digital amount SDO after the conversion, export simultaneously a serial-shift clock sclk and convert marking signal READY; Serial digital amount SDO exports through digital isolator, goes here and there and conversion process by FPGA again, realizes multi-channel parallel isolation A/D acquisition process; The internal circuit of described FPGA comprises input block, output unit, Clock dividers, driver, synchronizing signal steering logic, shift register, latch and storer; Outside input clock CLOCK enters Clock dividers through input block, through driver major clock MCLK signal is sent to output unit again, and simultaneously outside input clock CLOCK generates control signal CONV through the synchronizing signal steering logic and is sent to output unit; Serial digital amount SDO, the serial-shift clock sclk of each passage and convert marking signal READY and be sent to output unit by shift register, latch and storer successively; Input block and output unit are finished the interface processing capacity; Clock dividers and driver are used for generating the major clock MCLK of each passage ∑-Δ A/D converter, thus the sampling rate of control ∑-Δ A/D converter; The synchronizing signal steering logic is exported the control signal CONV of each passage, is used for arranging the sampling instant of ∑-Δ A/D converter; Shift register and latch are finished string and conversion process jointly; Parallel data in the storer behind all Channel-shifteds of placement, realization is communicated by letter with host computer.
CN 201010121167 2010-03-10 2010-03-10 Multi-channel parallel isolation analog/digital (A/D) acquisition and processing method Active CN102192765B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
CN 201010121167 CN102192765B (en) 2010-03-10 2010-03-10 Multi-channel parallel isolation analog/digital (A/D) acquisition and processing method

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
CN 201010121167 CN102192765B (en) 2010-03-10 2010-03-10 Multi-channel parallel isolation analog/digital (A/D) acquisition and processing method

Publications (2)

Publication Number Publication Date
CN102192765A CN102192765A (en) 2011-09-21
CN102192765B true CN102192765B (en) 2013-03-27

Family

ID=44601309

Family Applications (1)

Application Number Title Priority Date Filing Date
CN 201010121167 Active CN102192765B (en) 2010-03-10 2010-03-10 Multi-channel parallel isolation analog/digital (A/D) acquisition and processing method

Country Status (1)

Country Link
CN (1) CN102192765B (en)

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102999643B (en) * 2011-11-22 2015-11-25 上海恩艾仪器有限公司 Isolated data collecting card
CN104501877A (en) * 2015-01-22 2015-04-08 浪潮(北京)电子信息产业有限公司 Data acquisition method and device
CN105487439A (en) * 2015-11-27 2016-04-13 湖北三江航天红峰控制有限公司 Double isolation device and method for multipath AD acquisition
CN108255085B (en) * 2016-12-28 2021-09-03 比亚迪股份有限公司 Controller based on system on chip and rail vehicle
CN106980297A (en) * 2017-05-15 2017-07-25 北京康斯特仪表科技股份有限公司 Multi-path pressure data acquisition circuit and multi-path pressure data collecting system
CN107491009B (en) * 2017-08-30 2019-08-09 连云港杰瑞电子有限公司 A kind of angular transducer signal synchronous collection method
CN110032126B (en) * 2019-05-14 2024-03-05 哈尔滨理工大学 Multichannel strain signal synchronous acquisition system and method
CA3074974A1 (en) * 2020-03-06 2021-09-06 IC Events Inc. Apparatus and method for transmitting multiple on-demand audio streams locally to web-enabled devices
CN111768610A (en) * 2020-06-24 2020-10-13 北京恒通安泰科技有限公司 Data acquisition device and data acquisition method for rail weighbridge and rail weighbridge
CN112421661B (en) * 2020-11-09 2023-01-17 珠海格力电器股份有限公司 Battery control system, energy storage system and control method thereof
CN113419105A (en) * 2021-07-22 2021-09-21 苏州恩智测控技术有限公司 Multi-channel high-precision voltage rapid acquisition circuit and method
CN113589020A (en) * 2021-09-29 2021-11-02 湖北傲云电气有限公司 Voltage-sharing measurement device and method for power device of high-isolation voltage-withstanding series circuit
CN115334277B (en) * 2022-06-30 2024-02-09 极限人工智能有限公司 Electronic endoscope, electronic endoscope video transmission system and method

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6717541B1 (en) * 2002-04-29 2004-04-06 Iowa State University Research Foundation, Inc. Fast low cost multiple sensor readout system
CN1979220A (en) * 2005-12-01 2007-06-13 中国科学院高能物理研究所 High-speed parallel multi-path multi-path-data system for mulclear spectroscope and nuclear electronics
KR20080023393A (en) * 2006-09-11 2008-03-14 문철홍 The digital logic circuit for a multiple signal a/d conversion and maximum detection
CN101158856A (en) * 2007-12-17 2008-04-09 江苏金智科技股份有限公司 Multi-channel serial analog serial-to-parallel processing equipment and method thereof
CN101295324A (en) * 2008-06-03 2008-10-29 浙江师范大学 Electrical data capturing and processing method

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6717541B1 (en) * 2002-04-29 2004-04-06 Iowa State University Research Foundation, Inc. Fast low cost multiple sensor readout system
CN1979220A (en) * 2005-12-01 2007-06-13 中国科学院高能物理研究所 High-speed parallel multi-path multi-path-data system for mulclear spectroscope and nuclear electronics
KR20080023393A (en) * 2006-09-11 2008-03-14 문철홍 The digital logic circuit for a multiple signal a/d conversion and maximum detection
CN101158856A (en) * 2007-12-17 2008-04-09 江苏金智科技股份有限公司 Multi-channel serial analog serial-to-parallel processing equipment and method thereof
CN101295324A (en) * 2008-06-03 2008-10-29 浙江师范大学 Electrical data capturing and processing method

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
邓俭锋.多路高速信号并行采集及实时存储解决方案.《电子设计应用》.2007,(第3期), *

Also Published As

Publication number Publication date
CN102192765A (en) 2011-09-21

Similar Documents

Publication Publication Date Title
CN102192765B (en) Multi-channel parallel isolation analog/digital (A/D) acquisition and processing method
CN104483011B (en) A kind of on-line checking of rotating machinery multi-channel Vibration Signal and analysis system and method
CN202510111U (en) Multi-channel data acquisition circuit applied to array induction logging instrument
CN203275647U (en) Multichannel signal amplitude phase difference measuring system
CN106844864A (en) A kind of multipath clock adjusting method based on phase motor synchronizing technology
CN103256044B (en) A kind of with brill acoustic signals treating apparatus
CN104569571A (en) High-speed multichannel current-voltage multiplexing collection unit and data collection method
CN103033807B (en) Portable ultrasonic imaging system receiving front-end device
CN102999644A (en) Multifunctional isolated data acquisition card
CN102520449B (en) Receiver device of high density electric method device
CN104375163A (en) Multichannel pulse amplitude analyzer
CN104035124A (en) Multichannel digital spectrometer with function of spectrum stabilization
CN103308828A (en) Partial discharge electro-acoustic signals synchronous monitoring device for CPLD (complex programmable logic device)-based transformer
CN104375162A (en) Multi-channel pulse amplitude analyzer for loaded signal conditioning circuit
CN103353593B (en) Multifunctional universal tester used for LTC radar
Qi-sheng et al. Development of a new seismic-data acquisition station based on system-on-a-programmable-chip technology
CN205176570U (en) Mixed IO data acquisition module of RJ -45 ethernet interface
CN202928736U (en) High precision digital pressure measuring apparatus
CN202937247U (en) Event control and signal acquisition circuit of nuclear magnetic resonance logging instrument
Velásquez-Aguilar et al. Multi-channel data acquisition and wireless communication FPGA-based system, to real-time remote monitoring
CN104391182A (en) Multichannel pulse amplitude analyzer in simple differential circuit
CN204479745U (en) For the device of noise figure test
CN106761719A (en) Launch master control system in a kind of underground suitable for electromagnetic logging between well
CN204216884U (en) A kind of device utilizing FPGA to form gradual approaching A/D converter
CN203720588U (en) Signal acquisition device

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant
TR01 Transfer of patent right
TR01 Transfer of patent right

Effective date of registration: 20171109

Address after: 222000 Jiangsu Province, Lianyungang city Haizhou District Lake Road No. 18

Co-patentee after: 716th Research Institute of China Shipbuilding Industry Corporation

Patentee after: Lianyungang Jierui Electronic Co., Ltd.

Address before: Sinpo District of Jiangsu city of Lianyungang province Lian Hai road 222006 No. 42

Patentee before: Lianyungang Jierui Electronic Co., Ltd.

TR01 Transfer of patent right
TR01 Transfer of patent right

Effective date of registration: 20180522

Address after: No. 18, St. Lake Road, Haizhou District, Lianyungang, Jiangsu

Patentee after: Lianyungang Jierui Electronic Co., Ltd.

Address before: No. 18, St. Lake Road, Haizhou District, Lianyungang, Jiangsu

Co-patentee before: 716th Research Institute of China Shipbuilding Industry Corporation

Patentee before: Lianyungang Jierui Electronic Co., Ltd.