CH626735A5 - - Google Patents

Download PDF

Info

Publication number
CH626735A5
CH626735A5 CH240178A CH240178A CH626735A5 CH 626735 A5 CH626735 A5 CH 626735A5 CH 240178 A CH240178 A CH 240178A CH 240178 A CH240178 A CH 240178A CH 626735 A5 CH626735 A5 CH 626735A5
Authority
CH
Switzerland
Prior art keywords
output
input
memory
channel
group
Prior art date
Application number
CH240178A
Other languages
German (de)
English (en)
Inventor
Robert Stanley Capowski
Lewis Warren Wright
Terrence Keith Zimmerman
Original Assignee
Ibm
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ibm filed Critical Ibm
Publication of CH626735A5 publication Critical patent/CH626735A5/de

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/10Program control for peripheral devices
    • G06F13/12Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
    • G06F13/122Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor where hardware performs an I/O function other than control of data transfer

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Multi Processors (AREA)
  • Calculators And Similar Devices (AREA)
  • Microcomputers (AREA)
  • Data Exchanges In Wide-Area Networks (AREA)
  • Communication Control (AREA)
CH240178A 1977-03-28 1978-03-06 CH626735A5 (it)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US05/781,895 US4115854A (en) 1977-03-28 1977-03-28 Channel bus controller

Publications (1)

Publication Number Publication Date
CH626735A5 true CH626735A5 (it) 1981-11-30

Family

ID=25124299

Family Applications (1)

Application Number Title Priority Date Filing Date
CH240178A CH626735A5 (it) 1977-03-28 1978-03-06

Country Status (12)

Country Link
US (1) US4115854A (it)
JP (1) JPS53120240A (it)
AU (1) AU515256B2 (it)
BR (1) BR7801871A (it)
CA (1) CA1089107A (it)
CH (1) CH626735A5 (it)
DE (1) DE2809602C3 (it)
ES (1) ES467326A1 (it)
FR (1) FR2386075A1 (it)
GB (1) GB1568474A (it)
IT (1) IT1109990B (it)
PH (1) PH13850A (it)

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4126897A (en) * 1977-07-05 1978-11-21 International Business Machines Corporation Request forwarding system
JPS586173B2 (ja) * 1978-01-20 1983-02-03 株式会社日立製作所 チャネル制御方式
US4268906A (en) * 1978-12-22 1981-05-19 International Business Machines Corporation Data processor input/output controller
US4320456A (en) * 1980-01-18 1982-03-16 International Business Machines Corporation Control apparatus for virtual address translation unit
US4435762A (en) 1981-03-06 1984-03-06 International Business Machines Corporation Buffered peripheral subsystems
US4472787A (en) * 1981-08-12 1984-09-18 Rockwell International Corporation System for transferring words on a bus with capability to intermix first attempts and retrys
US4503501A (en) * 1981-11-27 1985-03-05 Storage Technology Corporation Adaptive domain partitioning of cache memory space
DE3241402A1 (de) * 1982-11-09 1984-05-10 Siemens AG, 1000 Berlin und 8000 München Verfahren zum steuern des datentransfers zwischen einem datensender und einem datenempfaenger ueber einen bus mit hilfe einer am bus angeschlossenen steuereinrichtung
US4604709A (en) * 1983-02-14 1986-08-05 International Business Machines Corp. Channel communicator
US4604689A (en) * 1983-04-15 1986-08-05 Convergent Technologies, Inc. Bus repeater
JPS60229160A (ja) * 1984-04-26 1985-11-14 Toshiba Corp マルチプロセツサシステム
CA1228677A (en) * 1984-06-21 1987-10-27 Cray Research, Inc. Peripheral interface system
US4858116A (en) * 1987-05-01 1989-08-15 Digital Equipment Corporation Method and apparatus for managing multiple lock indicators in a multiprocessor computer system
US4949239A (en) * 1987-05-01 1990-08-14 Digital Equipment Corporation System for implementing multiple lock indicators on synchronous pended bus in multiprocessor computer system
US5341510A (en) * 1987-05-01 1994-08-23 Digital Equipment Corporation Commander node method and apparatus for assuring adequate access to system resources in a multiprocessor
US5101477A (en) * 1990-02-16 1992-03-31 International Business Machines Corp. System for high speed transfer of data frames between a channel and an input/output device with request and backup request count registers
US5398330A (en) * 1992-03-05 1995-03-14 Seiko Epson Corporation Register file backup queue
US5666551A (en) * 1994-06-30 1997-09-09 Digital Equipment Corporation Distributed data bus sequencing for a system bus with separate address and data bus protocols
US6108734A (en) * 1997-12-01 2000-08-22 Digital Equipment Corporation Method and apparatus for a relaxed bus protocol using heuristics and higher level supervision
US6542971B1 (en) * 2001-04-23 2003-04-01 Nvidia Corporation Memory access system and method employing an auxiliary buffer
US7885405B1 (en) * 2004-06-04 2011-02-08 GlobalFoundries, Inc. Multi-gigabit per second concurrent encryption in block cipher modes
US7913024B2 (en) * 2008-12-09 2011-03-22 International Business Machines Corporation Differentiating traffic types in a multi-root PCI express environment
US8144582B2 (en) * 2008-12-30 2012-03-27 International Business Machines Corporation Differentiating blade destination and traffic types in a multi-root PCIe environment
CN113434355B (zh) * 2021-08-26 2021-12-17 苏州浪潮智能科技有限公司 模块验证方法、uvm验证平台、电子设备及存储介质

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR1483564A (it) * 1965-06-18 1967-09-06
US3702462A (en) * 1967-10-26 1972-11-07 Delaware Sds Inc Computer input-output system
DE1774183A1 (de) * 1968-04-26 1972-03-09 Siemens Ag Verfahren zur Zwischenspeicherung von Informationen,insbesondere in Fernsprechvermittlungsanlagen
US3699530A (en) * 1970-12-30 1972-10-17 Ibm Input/output system with dedicated channel buffering
US3976477A (en) * 1974-12-23 1976-08-24 Olin Corporation High conductivity high temperature copper alloy
US4017839A (en) * 1975-06-30 1977-04-12 Honeywell Information Systems, Inc. Input/output multiplexer security system

Also Published As

Publication number Publication date
IT7821591A0 (it) 1978-03-24
AU515256B2 (en) 1981-03-26
AU3392678A (en) 1979-09-13
DE2809602C3 (de) 1980-01-31
JPS53120240A (en) 1978-10-20
BR7801871A (pt) 1979-04-17
US4115854A (en) 1978-09-19
FR2386075B1 (it) 1981-02-06
IT1109990B (it) 1985-12-23
DE2809602A1 (de) 1978-10-05
ES467326A1 (es) 1978-11-01
FR2386075A1 (fr) 1978-10-27
GB1568474A (en) 1980-05-29
PH13850A (en) 1980-10-22
JPS5547407B2 (it) 1980-11-29
CA1089107A (en) 1980-11-04
DE2809602B2 (de) 1979-05-31

Similar Documents

Publication Publication Date Title
CH626735A5 (it)
DE3131341C2 (it)
DE69021710T2 (de) Packetvermitteltes Mehrfachverarbeitungsverbindungssystem mit Fehlerkorrektur und Wiederherstellung.
DE3642324C2 (de) Multiprozessoranlage mit Prozessor-Zugriffssteuerung
DE3114961C2 (it)
DE3751091T2 (de) Übertragungsprotokoll zwischen Prozessoren.
DE3854361T2 (de) Programmierbare Protokollvorrichtung.
DE69031658T2 (de) Vorrichtung und verfahren für instandhaltung von cache/zentralspeicherkonsistenz
DE2162806C2 (de) Speichersteuereinheit zur vereinfachter Pufferung von Anforderungen der Ein- Ausgabekanäle
DE2241257C3 (de) Datenverarbeitende Anlage
DE60204687T2 (de) Speicherkopierbefehl mit Angabe von Quelle und Ziel, der in der Speichersteuerung ausgeführt wird
DE60026518T2 (de) Flit-cache in einem paketvermittelndem router
DE68923951T2 (de) Hochgeschwindigkeits-Kombinierschalter mit Einzelfifo.
DE19807872A1 (de) Verfahren zur Verwaltung von Konfigurationsdaten in Datenflußprozessoren sowie Bausteinen mit zwei- oder mehrdimensionalen programmierbaren Zellstruktur (FPGAs, DPGAs, o. dgl.
DE68921365T2 (de) Anordnung und Verfahren zum automatischen Auffinden von Speicherplätzen mit hoher Zugriffsrate und zum Ableiten dieser Zugriffe vom Speicherverkehr in einem Multiprozessorsystem.
DE2061576A1 (de) Speicheranordnung
EP0013737A1 (de) Mehrstufige Speicherhierarchie für ein Datenverarbeitungssystem
DE2719247A1 (de) Datenverarbeitungssystem
DE2657848A1 (de) Steuereinheit fuer ein datenverarbeitungssystem
DE3114934A1 (de) Zentrales subsystem fuer eine datenverarbeitungsanlage
DE10219623A1 (de) System und Verfahren zur Speicherentscheidung unter Verwendung von mehreren Warteschlangen
EP0651536A2 (de) Verfahren zur Wiederherstellung einer vorgegebenen Reihenfolge für ATM-Zellen
DE1499206C3 (de) Rechenanlage
DE2133661C2 (de) Pufferspeicher-Einrichtung mit einem Speicher
CH634938A5 (de) Einrichtung fuer die weiterleitung von speicherzugriffsanforderungen.

Legal Events

Date Code Title Description
PL Patent ceased