CA2388901A1 - Method and apparatus for generating and synchronizing multiple clocks - Google Patents
Method and apparatus for generating and synchronizing multiple clocks Download PDFInfo
- Publication number
- CA2388901A1 CA2388901A1 CA002388901A CA2388901A CA2388901A1 CA 2388901 A1 CA2388901 A1 CA 2388901A1 CA 002388901 A CA002388901 A CA 002388901A CA 2388901 A CA2388901 A CA 2388901A CA 2388901 A1 CA2388901 A1 CA 2388901A1
- Authority
- CA
- Canada
- Prior art keywords
- clock signal
- core
- clock
- circuit
- phase
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000000034 method Methods 0.000 title claims abstract description 20
- 230000001131 transforming effect Effects 0.000 claims description 2
- 238000005070 sampling Methods 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 24
- 230000008569 process Effects 0.000 description 5
- 230000008901 benefit Effects 0.000 description 3
- 239000000872 buffer Substances 0.000 description 3
- 230000001360 synchronised effect Effects 0.000 description 3
- 230000003139 buffering effect Effects 0.000 description 2
- 238000004519 manufacturing process Methods 0.000 description 2
- 230000005540 biological transmission Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229920000729 poly(L-lysine) polymer Polymers 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04B—TRANSMISSION
- H04B7/00—Radio transmission systems, i.e. using radiation field
- H04B7/24—Radio transmission systems, i.e. using radiation field for communication between two or more posts
- H04B7/26—Radio transmission systems, i.e. using radiation field for communication between two or more posts at least one of which is mobile
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/07—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop using several loops, e.g. for redundant clock signal generation
Landscapes
- Engineering & Computer Science (AREA)
- Computer Networks & Wireless Communication (AREA)
- Signal Processing (AREA)
- Synchronisation In Digital Transmission Systems (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/021,133 US6836852B2 (en) | 2001-10-29 | 2001-10-29 | Method for synchronizing multiple serial data streams using a plurality of clock signals |
| US10/021,133 | 2001-10-29 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| CA2388901A1 true CA2388901A1 (en) | 2003-04-29 |
Family
ID=21802519
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| CA002388901A Abandoned CA2388901A1 (en) | 2001-10-29 | 2002-06-04 | Method and apparatus for generating and synchronizing multiple clocks |
Country Status (7)
| Country | Link |
|---|---|
| US (1) | US6836852B2 (OSRAM) |
| JP (1) | JP2003209539A (OSRAM) |
| KR (1) | KR100917539B1 (OSRAM) |
| CA (1) | CA2388901A1 (OSRAM) |
| DE (1) | DE10233615A1 (OSRAM) |
| GB (1) | GB2384375B (OSRAM) |
| TW (1) | TWI236580B (OSRAM) |
Families Citing this family (10)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US7051235B2 (en) * | 2002-08-27 | 2006-05-23 | Sun Microsystems, Inc. | Clock distribution architecture having clock and power failure protection |
| DE602004021178D1 (de) * | 2004-06-24 | 2009-07-02 | Verigy Pte Ltd Singapore | Taktsynthese pro Stift |
| US7831680B2 (en) * | 2004-07-16 | 2010-11-09 | National Instruments Corporation | Deterministic communication between graphical programs executing on different computer systems |
| US7565609B2 (en) * | 2004-07-16 | 2009-07-21 | National Instruments Corporation | Synchronizing execution of graphical programs executing on different computer systems |
| US7471752B2 (en) | 2004-08-06 | 2008-12-30 | Lattice Semiconductor Corporation | Data transmission synchronization |
| JP4579108B2 (ja) * | 2004-09-07 | 2010-11-10 | ルネサスエレクトロニクス株式会社 | 同期装置及び半導体装置 |
| JP2009188489A (ja) * | 2008-02-04 | 2009-08-20 | Nec Electronics Corp | 複数チャンネルの信号を送受信する送信回路及び受信回路 |
| JP5419827B2 (ja) * | 2010-08-12 | 2014-02-19 | ルネサスエレクトロニクス株式会社 | 半導体集積回路 |
| KR102251813B1 (ko) | 2015-04-07 | 2021-05-13 | 삼성전자주식회사 | 메모리 시스템 및 메모리 시스템의 동작 방법 |
| FR3043477B1 (fr) * | 2015-11-10 | 2017-11-24 | E2V Semiconductors | Procede de synchronisation de convertisseurs de donnees par un signal transmis de proche en proche |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4314355A (en) * | 1977-05-18 | 1982-02-02 | Martin Marietta Corporation | Apparatus and method for receiving digital data at a first rate and outputting the data at a different rate |
| NL7713708A (nl) | 1977-12-12 | 1979-06-14 | Philips Nv | Informatiebuffergeheugen van het "eerst-in, eerst-uit" type met vaste ingang en variabele uitgang. |
| US4316061A (en) | 1979-11-23 | 1982-02-16 | Ahamed Syed V | Minimal delay rate-change circuits |
| US4328588A (en) | 1980-07-17 | 1982-05-04 | Rockwell International Corporation | Synchronization system for digital data |
| US4493053A (en) | 1982-12-10 | 1985-01-08 | At&T Bell Laboratories | Multi-device apparatus synchronized to the slowest device |
| US5712883A (en) * | 1996-01-03 | 1998-01-27 | Credence Systems Corporation | Clock signal distribution system |
| KR100406863B1 (ko) * | 1997-01-29 | 2004-01-24 | 삼성전자주식회사 | 다중컴퓨터 시스템의 클럭 생성장치 |
| KR100259913B1 (ko) * | 1997-07-10 | 2000-06-15 | 윤종용 | 데이터통신시스템의가변클럭제공회로및방법 |
| US6000037A (en) * | 1997-12-23 | 1999-12-07 | Lsi Logic Corporation | Method and apparatus for synchronizing data transfer |
| US6282210B1 (en) * | 1998-08-12 | 2001-08-28 | Staktek Group L.P. | Clock driver with instantaneously selectable phase and method for use in data communication systems |
| US6338144B2 (en) * | 1999-02-19 | 2002-01-08 | Sun Microsystems, Inc. | Computer system providing low skew clock signals to a synchronous memory unit |
| JP2002346651A (ja) * | 2001-05-28 | 2002-12-03 | Nakamura Mfg Co Ltd | プレス形成方法 |
-
2001
- 2001-10-29 US US10/021,133 patent/US6836852B2/en not_active Expired - Lifetime
-
2002
- 2002-05-21 TW TW091110677A patent/TWI236580B/zh not_active IP Right Cessation
- 2002-06-04 CA CA002388901A patent/CA2388901A1/en not_active Abandoned
- 2002-07-24 DE DE10233615A patent/DE10233615A1/de not_active Ceased
- 2002-10-18 JP JP2002303732A patent/JP2003209539A/ja not_active Withdrawn
- 2002-10-24 GB GB0224793A patent/GB2384375B/en not_active Expired - Fee Related
- 2002-10-28 KR KR1020020065824A patent/KR100917539B1/ko not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| US6836852B2 (en) | 2004-12-28 |
| TWI236580B (en) | 2005-07-21 |
| GB2384375A (en) | 2003-07-23 |
| US20030084362A1 (en) | 2003-05-01 |
| JP2003209539A (ja) | 2003-07-25 |
| KR20030035981A (ko) | 2003-05-09 |
| GB0224793D0 (en) | 2002-12-04 |
| DE10233615A1 (de) | 2003-05-15 |
| GB2384375B (en) | 2005-04-13 |
| KR100917539B1 (ko) | 2009-09-16 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US7743168B2 (en) | PLL/DLL dual loop data synchronization | |
| US6456128B1 (en) | Oversampling clock recovery circuit | |
| US8170169B2 (en) | Serializer deserializer circuits | |
| US6801591B1 (en) | Clock recovery | |
| US7426247B2 (en) | Multi-channel serdes receiver for chip-to-chip and backplane interconnects and method of operation thereof | |
| US7679459B2 (en) | Multiphase signal generator | |
| US6836852B2 (en) | Method for synchronizing multiple serial data streams using a plurality of clock signals | |
| CN104065376B (zh) | 低功率和基于全数字相位插值器的时钟和数据恢复结构 | |
| US7158727B2 (en) | 10 Gbit/sec transmit structure with programmable clock delays | |
| US7966510B2 (en) | Dynamic frequency adjustment for interoperability of differential clock recovery methods | |
| US7580491B2 (en) | Quarter-rate clock recovery circuit and clock recovering method using the same | |
| US20070223638A1 (en) | Isophase Multiphase Clock Signal Generation Circuit and Serial Digital Data Receiving Circuit Using the Same | |
| JP2018125838A (ja) | 高速及び低電力のデジタル/アナログアップコンバータ | |
| US6477657B1 (en) | Circuit for I/O clock generation | |
| US20070291891A1 (en) | System and method for adjusting the phase of a frequency-locked clock | |
| CN107222210A (zh) | 一种可由spi配置数字域时钟相位的dds系统 | |
| US7471752B2 (en) | Data transmission synchronization | |
| US7460040B1 (en) | High-speed serial interface architecture for a programmable logic device | |
| US11196534B1 (en) | Apparatus and methods for low power clock generation in multi-channel high speed devices | |
| US9288003B2 (en) | Reception circuit and semiconductor integrated circuit device | |
| US20220200610A1 (en) | Clocking system and a method of clock synchronization | |
| US20070071039A1 (en) | Time-division multiplexing/demultiplexing system and method | |
| US20080111599A1 (en) | Wideband dual-loop data recovery DLL architecture | |
| Handbook | Input Reference Clocking | |
| KR20010063670A (ko) | 2 위상 입력 클럭으로 수신된 데이터 열을 송신 클럭으로동기화하기 위한 장치 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| EEER | Examination request | ||
| FZDE | Discontinued |