ATE429703T1 - Eingebetteter dram mit halbdichte-rom - Google Patents
Eingebetteter dram mit halbdichte-romInfo
- Publication number
- ATE429703T1 ATE429703T1 AT02784786T AT02784786T ATE429703T1 AT E429703 T1 ATE429703 T1 AT E429703T1 AT 02784786 T AT02784786 T AT 02784786T AT 02784786 T AT02784786 T AT 02784786T AT E429703 T1 ATE429703 T1 AT E429703T1
- Authority
- AT
- Austria
- Prior art keywords
- cell
- programmed
- rom
- cells
- hard
- Prior art date
Links
- 239000000758 substrate Substances 0.000 abstract 1
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/403—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh
- G11C11/404—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells with charge regeneration common to a multiplicity of memory cells, i.e. external refresh with one charge-transfer gate, e.g. MOS transistor, per cell
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C17/00—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
- G11C17/08—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards using semiconductor devices, e.g. bipolar elements
- G11C17/10—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards using semiconductor devices, e.g. bipolar elements in which contents are determined during manufacturing by a predetermined arrangement of coupling elements, e.g. mask-programmable ROM
- G11C17/12—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards using semiconductor devices, e.g. bipolar elements in which contents are determined during manufacturing by a predetermined arrangement of coupling elements, e.g. mask-programmable ROM using field-effect devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C2207/00—Indexing scheme relating to arrangements for writing information into, or reading information out from, a digital store
- G11C2207/10—Aspects relating to interfaces of memory device to external buses
- G11C2207/104—Embedded memory devices, e.g. memories with a processing device on the same die or ASIC memory designs
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Dram (AREA)
- Semiconductor Memories (AREA)
- Read Only Memory (AREA)
- Medicines That Contain Protein Lipid Enzymes And Other Medicines (AREA)
- Oscillators With Electromechanical Resonators (AREA)
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US10/017,658 US6747889B2 (en) | 2001-12-12 | 2001-12-12 | Half density ROM embedded DRAM |
| PCT/US2002/039707 WO2003050815A1 (en) | 2001-12-12 | 2002-12-12 | Half density rom embedded dram |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE429703T1 true ATE429703T1 (de) | 2009-05-15 |
Family
ID=21783831
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT02784786T ATE429703T1 (de) | 2001-12-12 | 2002-12-12 | Eingebetteter dram mit halbdichte-rom |
Country Status (10)
| Country | Link |
|---|---|
| US (2) | US6747889B2 (de) |
| EP (1) | EP1454323B1 (de) |
| JP (1) | JP2005513691A (de) |
| KR (1) | KR20040068225A (de) |
| CN (1) | CN100536023C (de) |
| AT (1) | ATE429703T1 (de) |
| AU (1) | AU2002346716A1 (de) |
| DE (1) | DE60232094D1 (de) |
| TW (1) | TWI292151B (de) |
| WO (1) | WO2003050815A1 (de) |
Families Citing this family (11)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2003077282A (ja) * | 2001-08-31 | 2003-03-14 | Fujitsu Ltd | 不揮発性半導体記憶装置 |
| US6865100B2 (en) * | 2002-08-12 | 2005-03-08 | Micron Technology, Inc. | 6F2 architecture ROM embedded DRAM |
| US20050289294A1 (en) * | 2004-06-29 | 2005-12-29 | Micron Technology, Inc. | DRAM with half and full density operation |
| KR100663902B1 (ko) | 2005-03-21 | 2007-01-03 | 화인칩스 주식회사 | 프로그램 롬을 이용한 롬 코드 옵션 제어 장치 |
| JP4921986B2 (ja) * | 2007-01-09 | 2012-04-25 | 株式会社東芝 | 不揮発性半導体記憶装置 |
| US7583554B2 (en) * | 2007-03-02 | 2009-09-01 | Freescale Semiconductor, Inc. | Integrated circuit fuse array |
| US7787323B2 (en) * | 2007-04-27 | 2010-08-31 | Freescale Semiconductor, Inc. | Level detect circuit |
| US7684244B2 (en) * | 2007-05-16 | 2010-03-23 | Atmel Corporation | High density non-volatile memory array |
| US8134870B2 (en) * | 2009-06-16 | 2012-03-13 | Atmel Corporation | High-density non-volatile read-only memory arrays and related methods |
| US9330794B1 (en) | 2015-03-04 | 2016-05-03 | Micron Technology, Inc. | DRAM-based anti-fuse cells |
| US12112785B2 (en) * | 2022-04-29 | 2024-10-08 | Micron Technology, Inc. | Apparatuses, systems, and methods for configurable memory |
Family Cites Families (24)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4575819A (en) * | 1983-08-01 | 1986-03-11 | Motorola, Inc. | Memory with RAM cells and ROM cells |
| US4855803A (en) * | 1985-09-02 | 1989-08-08 | Ricoh Company, Ltd. | Selectively definable semiconductor device |
| NL8902820A (nl) * | 1989-11-15 | 1991-06-03 | Philips Nv | Geintegreerde halfgeleiderschakeling van het master slice type. |
| KR940006676B1 (ko) * | 1991-10-14 | 1994-07-25 | 삼성전자 주식회사 | 시험회로를 내장한 기억용 반도체 집적회로 |
| US5148391A (en) * | 1992-02-14 | 1992-09-15 | Micron Technology, Inc. | Nonvolatile, zero-power memory cell constructed with capacitor-like antifuses operable at less than power supply voltage |
| US5270241A (en) * | 1992-03-13 | 1993-12-14 | Micron Technology, Inc. | Optimized container stacked capacitor DRAM cell utilizing sacrificial oxide deposition and chemical mechanical polishing |
| JP2899175B2 (ja) * | 1992-07-03 | 1999-06-02 | シャープ株式会社 | 半導体記憶装置 |
| JP3311059B2 (ja) * | 1993-01-28 | 2002-08-05 | 沖電気工業株式会社 | 半導体メモリ回路 |
| JP3365650B2 (ja) | 1993-05-31 | 2003-01-14 | 沖電気工業株式会社 | 半導体メモリ装置 |
| JPH07114497A (ja) * | 1993-10-14 | 1995-05-02 | Hitachi Ltd | 半導体集積回路装置 |
| US5454690A (en) * | 1994-01-13 | 1995-10-03 | Shop Vac Corporation | Air flow housing |
| EP0783169B1 (de) * | 1996-01-08 | 2003-03-19 | Infineon Technologies AG | Matrix-Speicher (Virtual Ground) |
| DE19631169C2 (de) | 1996-08-01 | 1998-07-23 | Siemens Ag | Matrix-Speicher in Virtual-ground-Architektur |
| US5961653A (en) * | 1997-02-19 | 1999-10-05 | International Business Machines Corporation | Processor based BIST for an embedded memory |
| US5754486A (en) * | 1997-02-28 | 1998-05-19 | Micron Technology, Inc. | Self-test circuit for memory integrated circuits |
| US5914744A (en) * | 1997-04-11 | 1999-06-22 | Eastman Kodak Company | Apparatus and method of printing with non-uniformity correction of exposure parameters to reduce low spatial frequency printed artifacts |
| US5757690A (en) | 1997-04-23 | 1998-05-26 | Exponential Technology, Inc. | Embedded ROM with RAM valid bits for fetching ROM-code updates from external memory |
| US5966315A (en) * | 1997-09-30 | 1999-10-12 | Siemens Aktiengesellschaft | Semiconductor memory having hierarchical bit line architecture with non-uniform local bit lines |
| US5917744A (en) | 1997-12-18 | 1999-06-29 | Siemens Aktiengesellschaft | Semiconductor memory having hierarchical bit line architecture with interleaved master bitlines |
| US5995409A (en) * | 1998-03-20 | 1999-11-30 | Silicon Aquarius, Inc. | Electrically-programmable read-only memory fabricated using a dynamic random access memory fabrication process and methods for programming same |
| US6154864A (en) * | 1998-05-19 | 2000-11-28 | Micron Technology, Inc. | Read only memory embedded in a dynamic random access memory |
| US6134137A (en) * | 1998-07-31 | 2000-10-17 | Micron Technology Inc. | Rom-embedded-DRAM |
| US6266272B1 (en) | 1999-07-30 | 2001-07-24 | International Business Machines Corporation | Partially non-volatile dynamic random access memory formed by a plurality of single transistor cells used as DRAM cells and EPROM cells |
| US6545899B1 (en) * | 2001-12-12 | 2003-04-08 | Micron Technology, Inc. | ROM embedded DRAM with bias sensing |
-
2001
- 2001-12-12 US US10/017,658 patent/US6747889B2/en not_active Expired - Fee Related
-
2002
- 2002-12-09 TW TW091135517A patent/TWI292151B/zh not_active IP Right Cessation
- 2002-12-12 KR KR10-2004-7009063A patent/KR20040068225A/ko not_active Ceased
- 2002-12-12 CN CNB028280067A patent/CN100536023C/zh not_active Expired - Fee Related
- 2002-12-12 EP EP02784786A patent/EP1454323B1/de not_active Expired - Lifetime
- 2002-12-12 WO PCT/US2002/039707 patent/WO2003050815A1/en not_active Ceased
- 2002-12-12 JP JP2003551785A patent/JP2005513691A/ja active Pending
- 2002-12-12 AT AT02784786T patent/ATE429703T1/de not_active IP Right Cessation
- 2002-12-12 DE DE60232094T patent/DE60232094D1/de not_active Expired - Fee Related
- 2002-12-12 AU AU2002346716A patent/AU2002346716A1/en not_active Abandoned
-
2004
- 2004-06-08 US US10/863,070 patent/US6903957B2/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| US6903957B2 (en) | 2005-06-07 |
| CN1618105A (zh) | 2005-05-18 |
| US20030107912A1 (en) | 2003-06-12 |
| AU2002346716A1 (en) | 2003-06-23 |
| JP2005513691A (ja) | 2005-05-12 |
| EP1454323A1 (de) | 2004-09-08 |
| KR20040068225A (ko) | 2004-07-30 |
| DE60232094D1 (de) | 2009-06-04 |
| CN100536023C (zh) | 2009-09-02 |
| TW200300939A (en) | 2003-06-16 |
| WO2003050815A1 (en) | 2003-06-19 |
| EP1454323B1 (de) | 2009-04-22 |
| US6747889B2 (en) | 2004-06-08 |
| TWI292151B (en) | 2008-01-01 |
| US20040233741A1 (en) | 2004-11-25 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US6545899B1 (en) | ROM embedded DRAM with bias sensing | |
| ATE259545T1 (de) | Halbleiter-schaltsstromvorrichtung mit betriebsverstärker und verfahren zur herstellung | |
| KR20010103680A (ko) | 반도체 기억 장치 | |
| ATE429703T1 (de) | Eingebetteter dram mit halbdichte-rom | |
| TW200503182A (en) | Erasing and programing an organic memory device and methods of operating and fabricating | |
| US6865100B2 (en) | 6F2 architecture ROM embedded DRAM | |
| EP1665275B1 (de) | Verfahren und vorrichtung zur lese-bitleitungs-klemmung für verstärkungszellen-dram-bausteine | |
| US6707704B2 (en) | Semiconductor memory device and drive method therefor | |
| US20030214832A1 (en) | Semiconductor memory device switchable to twin memory cell configuration | |
| KR20020019411A (ko) | 반도체 기억 장치 | |
| US7102908B2 (en) | Reliable ferro fuse cell | |
| CN106601301B (zh) | 一种电熔丝存储单元和电熔丝存储阵列 | |
| KR100762225B1 (ko) | 반도체 소자의 셀 플레이트 전압 안정화 회로 | |
| KR20040024373A (ko) | 능동적 복원기능을 갖는 메모리를 구비하는 반도체 메모리장치 | |
| KR100481923B1 (ko) | 반도체 메모리 장치 | |
| US20020186580A1 (en) | Converting volatile memory to non-volatile memory | |
| US20060140040A1 (en) | Memory with selectable single cell or twin cell configuration | |
| US20100118634A1 (en) | Semiconductor apparatuses and methods of operating the same | |
| KR20030001242A (ko) | 디커플링 커패시터를 구비하는 반도체 메모리 장치 | |
| KR100646978B1 (ko) | 반도체 메모리 소자의 비트라인 프리차지 전압 제어 회로 | |
| KR20010113299A (ko) | 강유전체 메모리 소자의 기준전압 생성 셀 및 그 구동 방법 | |
| Li et al. | Improved program mode for memory array based on ferroelectric-gate field-effect transistor | |
| WO2008064051A2 (en) | Memory array with bit lines countering leakage |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |