ATE384992T1 - Digitale signalprozessorvorrichtung - Google Patents
Digitale signalprozessorvorrichtungInfo
- Publication number
- ATE384992T1 ATE384992T1 AT01983541T AT01983541T ATE384992T1 AT E384992 T1 ATE384992 T1 AT E384992T1 AT 01983541 T AT01983541 T AT 01983541T AT 01983541 T AT01983541 T AT 01983541T AT E384992 T1 ATE384992 T1 AT E384992T1
- Authority
- AT
- Austria
- Prior art keywords
- hardware resource
- instruction set
- resource means
- digital signal
- under control
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30098—Register arrangements
- G06F9/3012—Organisation of register space, e.g. banked or distributed register file
- G06F9/30123—Organisation of register space, e.g. banked or distributed register file according to context, e.g. thread buffers
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30098—Register arrangements
- G06F9/30105—Register structure
- G06F9/30116—Shadow registers, e.g. coupled registers, not forming part of the register space
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30145—Instruction analysis, e.g. decoding, instruction word fields
- G06F9/30149—Instruction analysis, e.g. decoding, instruction word fields of variable length instructions
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/30181—Instruction operation extension or modification
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3836—Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3854—Instruction completion, e.g. retiring, committing or graduating
- G06F9/3858—Result writeback, i.e. updating the architectural state or memory
- G06F9/38585—Result writeback, i.e. updating the architectural state or memory with result invalidation, e.g. nullification
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3861—Recovery, e.g. branch miss-prediction, exception handling
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3861—Recovery, e.g. branch miss-prediction, exception handling
- G06F9/3863—Recovery, e.g. branch miss-prediction, exception handling using multiple copies of the architectural state, e.g. shadow registers
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/461—Saving or restoring of program or task context
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/46—Multiprogramming arrangements
- G06F9/50—Allocation of resources, e.g. of the central processing unit [CPU]
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Advance Control (AREA)
- Executing Machine-Instructions (AREA)
- Memory System Of A Hierarchy Structure (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
- Communication Control (AREA)
- Mobile Radio Communication Systems (AREA)
- Multi Processors (AREA)
- Complex Calculations (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| EP00203591 | 2000-10-18 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| ATE384992T1 true ATE384992T1 (de) | 2008-02-15 |
Family
ID=8172144
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| AT01983541T ATE384992T1 (de) | 2000-10-18 | 2001-10-10 | Digitale signalprozessorvorrichtung |
Country Status (8)
| Country | Link |
|---|---|
| US (1) | US7082518B2 (de) |
| EP (1) | EP1368732B1 (de) |
| JP (1) | JP3801987B2 (de) |
| KR (1) | KR100852563B1 (de) |
| CN (1) | CN1230740C (de) |
| AT (1) | ATE384992T1 (de) |
| DE (1) | DE60132633T2 (de) |
| WO (1) | WO2002033570A2 (de) |
Families Citing this family (30)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2001022600A (ja) * | 1999-07-06 | 2001-01-26 | Matsushita Electric Ind Co Ltd | ディジタル信号処理装置 |
| AU2003259443A1 (en) | 2002-09-03 | 2004-03-29 | Koninklijke Philips Electronics N.V. | Method and apparatus for handling nested interrupts |
| US7493478B2 (en) | 2002-12-05 | 2009-02-17 | International Business Machines Corporation | Enhanced processor virtualization mechanism via saving and restoring soft processor/system states |
| US20070074013A1 (en) * | 2003-08-25 | 2007-03-29 | Lonnie Goff | Dynamic retention of hardware register content in a computer system |
| EP1538635B1 (de) * | 2003-11-26 | 2008-05-14 | Texas Instruments Incorporated | Scan-testbarer FIFO-Speicher |
| JP2008500627A (ja) * | 2004-05-27 | 2008-01-10 | コーニンクレッカ フィリップス エレクトロニクス エヌ ヴィ | 信号処理装置 |
| US20060294344A1 (en) * | 2005-06-28 | 2006-12-28 | Universal Network Machines, Inc. | Computer processor pipeline with shadow registers for context switching, and method |
| US7433986B2 (en) * | 2005-11-14 | 2008-10-07 | Fujitsu Limited | Minimizing ISR latency and overhead |
| US7832601B2 (en) * | 2005-12-21 | 2010-11-16 | The Ritedose Corporation | Dispensing container with nipple dispensing head |
| US7979684B2 (en) * | 2006-08-07 | 2011-07-12 | Qualcomm Incorporated | Method and context switch device for implementing design-for-testability functionality of latch-based register files |
| TWI386814B (zh) * | 2007-12-31 | 2013-02-21 | Ind Tech Res Inst | 具動態工作管理能力之多處理器界面及其程式載卸方法 |
| GB0810205D0 (en) * | 2008-06-04 | 2008-07-09 | Advanced Risc Mach Ltd | Graphics processing systems |
| US9454367B2 (en) | 2012-03-15 | 2016-09-27 | International Business Machines Corporation | Finding the length of a set of character data having a termination character |
| US9715383B2 (en) | 2012-03-15 | 2017-07-25 | International Business Machines Corporation | Vector find element equal instruction |
| US9268566B2 (en) | 2012-03-15 | 2016-02-23 | International Business Machines Corporation | Character data match determination by loading registers at most up to memory block boundary and comparing |
| US9459864B2 (en) | 2012-03-15 | 2016-10-04 | International Business Machines Corporation | Vector string range compare |
| US9459868B2 (en) | 2012-03-15 | 2016-10-04 | International Business Machines Corporation | Instruction to load data up to a dynamically determined memory boundary |
| US9459867B2 (en) | 2012-03-15 | 2016-10-04 | International Business Machines Corporation | Instruction to load data up to a specified memory boundary indicated by the instruction |
| US9588762B2 (en) | 2012-03-15 | 2017-03-07 | International Business Machines Corporation | Vector find element not equal instruction |
| US9280347B2 (en) * | 2012-03-15 | 2016-03-08 | International Business Machines Corporation | Transforming non-contiguous instruction specifiers to contiguous instruction specifiers |
| US9454366B2 (en) | 2012-03-15 | 2016-09-27 | International Business Machines Corporation | Copying character data having a termination character from one memory location to another |
| US9710266B2 (en) | 2012-03-15 | 2017-07-18 | International Business Machines Corporation | Instruction to compute the distance to a specified memory boundary |
| GB2505183A (en) * | 2012-08-21 | 2014-02-26 | Ibm | Discovering composite keys |
| US9170968B2 (en) * | 2012-09-27 | 2015-10-27 | Intel Corporation | Device, system and method of multi-channel processing |
| US11048513B2 (en) | 2013-07-15 | 2021-06-29 | Texas Instruments Incorporated | Entering protected pipeline mode with clearing |
| US11029997B2 (en) * | 2013-07-15 | 2021-06-08 | Texas Instruments Incorporated | Entering protected pipeline mode without annulling pending instructions |
| GB2516864A (en) * | 2013-08-02 | 2015-02-11 | Ibm | Increased instruction issue rate and latency reduction for out-of-order processing by instruction chaining and collision avoidance |
| US9535846B2 (en) * | 2014-07-28 | 2017-01-03 | International Business Machines Corporation | Using a decrementer interrupt to start long-running hardware operations before the end of a shared processor dispatch cycle |
| CN105306658A (zh) * | 2014-07-28 | 2016-02-03 | 中国电信股份有限公司 | 基于黑名单的来电处理方法和来电处理系统 |
| US11157278B2 (en) | 2019-05-27 | 2021-10-26 | Texas Instruments Incorporated | Histogram operation |
Family Cites Families (9)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5003462A (en) | 1988-05-31 | 1991-03-26 | International Business Machines Corporation | Apparatus and method for implementing precise interrupts on a pipelined processor with multiple functional units with separate address translation interrupt means |
| US5280616A (en) * | 1989-02-27 | 1994-01-18 | International Business Machines Corporation | Logic circuit for task processing |
| US5115506A (en) | 1990-01-05 | 1992-05-19 | Motorola, Inc. | Method and apparatus for preventing recursion jeopardy |
| DE69423376T2 (de) * | 1993-04-23 | 2000-10-12 | Advanced Micro Devices, Inc. | Unterbrechungsverarbeitung |
| US5860014A (en) | 1996-10-15 | 1999-01-12 | International Business Machines Corporation | Method and apparatus for improved recovery of processor state using history buffer |
| US5844422A (en) * | 1996-11-13 | 1998-12-01 | Xilinx, Inc. | State saving and restoration in reprogrammable FPGAs |
| US5987601A (en) | 1997-02-14 | 1999-11-16 | Xyron Corporation | Zero overhead computer interrupts with task switching |
| US6128728A (en) * | 1997-08-01 | 2000-10-03 | Micron Technology, Inc. | Virtual shadow registers and virtual register windows |
| US6026479A (en) * | 1998-04-22 | 2000-02-15 | Hewlett-Packard Company | Apparatus and method for efficient switching of CPU mode between regions of high instruction level parallism and low instruction level parallism in computer programs |
-
2001
- 2001-10-10 AT AT01983541T patent/ATE384992T1/de not_active IP Right Cessation
- 2001-10-10 JP JP2002536888A patent/JP3801987B2/ja not_active Expired - Fee Related
- 2001-10-10 WO PCT/EP2001/011720 patent/WO2002033570A2/en not_active Ceased
- 2001-10-10 EP EP01983541A patent/EP1368732B1/de not_active Expired - Lifetime
- 2001-10-10 CN CNB018050301A patent/CN1230740C/zh not_active Expired - Fee Related
- 2001-10-10 DE DE60132633T patent/DE60132633T2/de not_active Expired - Lifetime
- 2001-10-10 KR KR1020027007731A patent/KR100852563B1/ko not_active Expired - Fee Related
- 2001-10-16 US US09/981,135 patent/US7082518B2/en not_active Expired - Fee Related
Also Published As
| Publication number | Publication date |
|---|---|
| KR100852563B1 (ko) | 2008-08-18 |
| WO2002033570A2 (en) | 2002-04-25 |
| DE60132633D1 (de) | 2008-03-13 |
| US20020083253A1 (en) | 2002-06-27 |
| JP2004512599A (ja) | 2004-04-22 |
| EP1368732B1 (de) | 2008-01-23 |
| CN1230740C (zh) | 2005-12-07 |
| US7082518B2 (en) | 2006-07-25 |
| WO2002033570A3 (en) | 2003-10-16 |
| DE60132633T2 (de) | 2009-01-15 |
| EP1368732A2 (de) | 2003-12-10 |
| KR20020091056A (ko) | 2002-12-05 |
| JP3801987B2 (ja) | 2006-07-26 |
| CN1494677A (zh) | 2004-05-05 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| ATE384992T1 (de) | Digitale signalprozessorvorrichtung | |
| TW200515279A (en) | Method and apparatus for shuffling data | |
| TW200517964A (en) | Inter-processor interrupts | |
| GB2413878B (en) | Instructions to assist the processing of a cipher message | |
| ATE342493T1 (de) | Verfahren zum betätigen einer waage und waage | |
| ATE409904T1 (de) | Betriebssysteme | |
| DE60234012D1 (de) | Signalverarbeitungsgerät, -verfahren, -system, -programm und -medium | |
| TW358919B (en) | System and method for handling interrupt and exception events in an asymmetric multiprocessor architecture | |
| WO2000067113A3 (en) | Method and apparatus for thread switching within a multithreaded processor | |
| DE60118945D1 (de) | Verfahren und vorrichtung für flexible datentypen | |
| GB2354615A (en) | Computer processor with a replay system | |
| KR970703077A (ko) | 텔레코뮤니케이션 제어 방법, 시스템 및 장치 | |
| ATE354830T1 (de) | Netzprozessor, speicherorganisation und verfahren | |
| EP1089274A4 (de) | Datenverarbeitungssystem, datenverarbeitungsverfahren, und datenprozessor | |
| ATE7970T1 (de) | Vorrichtung und verfahren zum zusammensetzen von klaengen. | |
| DE60226755D1 (de) | Verfahren und vorrichtung für einen computerfirewall | |
| NO20003851D0 (no) | FremgangsmÕte og innretning for signalbehandling, og sonarsystemer | |
| PL316532A1 (en) | Data processing system and way of its operation | |
| DK0936562T3 (da) | Fremgangsmåde og edb-system til kommunikation med mindst ét andet edb-system | |
| DE60005830D1 (de) | Verfahren und vorrichtung zum steuern eines sprungverzögerungsschlitzes in einem pipelineprozessor | |
| EP1618439A4 (de) | Firstout-herunterfahr-tracing für ein brennstoffzellenprozessorsteuersystem | |
| DE60327902D1 (de) | Audioverarbeitungssystem | |
| DE69132007D1 (de) | Graphisches Verarbeitungsgerät, -verfahren und -computerprogram | |
| SE9403534L (sv) | Lastdelande system och förfarande för behandling av data samt kommunikationssystem med lastdelning | |
| EP0366433A3 (de) | Gegenseitige Verriegelung für ein Multiprozessorsystem |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| RER | Ceased as to paragraph 5 lit. 3 law introducing patent treaties |