WO2022201745A1 - 固体撮像装置及び固体撮像装置の製造方法 - Google Patents
固体撮像装置及び固体撮像装置の製造方法 Download PDFInfo
- Publication number
- WO2022201745A1 WO2022201745A1 PCT/JP2022/000527 JP2022000527W WO2022201745A1 WO 2022201745 A1 WO2022201745 A1 WO 2022201745A1 JP 2022000527 W JP2022000527 W JP 2022000527W WO 2022201745 A1 WO2022201745 A1 WO 2022201745A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- semiconductor layer
- solid
- imaging device
- state imaging
- pixel
- Prior art date
Links
- 238000003384 imaging method Methods 0.000 title claims abstract description 220
- 238000004519 manufacturing process Methods 0.000 title claims description 28
- 239000004065 semiconductor Substances 0.000 claims abstract description 235
- 230000002093 peripheral effect Effects 0.000 claims abstract description 76
- 238000002955 isolation Methods 0.000 claims description 92
- 238000000926 separation method Methods 0.000 claims description 79
- 238000000034 method Methods 0.000 claims description 45
- 239000012212 insulator Substances 0.000 claims description 43
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 11
- 230000000149 penetrating effect Effects 0.000 claims description 9
- 239000004020 conductor Substances 0.000 claims description 8
- 229910052751 metal Inorganic materials 0.000 claims description 4
- 239000002184 metal Substances 0.000 claims description 4
- 239000010410 layer Substances 0.000 description 186
- 239000000758 substrate Substances 0.000 description 76
- 238000005516 engineering process Methods 0.000 description 27
- 238000001514 detection method Methods 0.000 description 23
- 230000008569 process Effects 0.000 description 21
- 238000004891 communication Methods 0.000 description 18
- 238000010586 diagram Methods 0.000 description 16
- 238000012545 processing Methods 0.000 description 15
- 238000002674 endoscopic surgery Methods 0.000 description 13
- 238000012546 transfer Methods 0.000 description 9
- 229910052581 Si3N4 Inorganic materials 0.000 description 8
- 239000000463 material Substances 0.000 description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 8
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 7
- 230000000694 effects Effects 0.000 description 7
- 230000003287 optical effect Effects 0.000 description 7
- 229910052814 silicon oxide Inorganic materials 0.000 description 7
- 230000003321 amplification Effects 0.000 description 6
- 230000005540 biological transmission Effects 0.000 description 6
- 238000006243 chemical reaction Methods 0.000 description 6
- 238000003199 nucleic acid amplification method Methods 0.000 description 6
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 5
- 238000001356 surgical procedure Methods 0.000 description 5
- 230000005284 excitation Effects 0.000 description 4
- 238000009413 insulation Methods 0.000 description 4
- 238000010030 laminating Methods 0.000 description 4
- 230000007246 mechanism Effects 0.000 description 4
- 238000012986 modification Methods 0.000 description 4
- 230000004048 modification Effects 0.000 description 4
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 3
- 208000005646 Pneumoperitoneum Diseases 0.000 description 3
- 230000008859 change Effects 0.000 description 3
- 239000002131 composite material Substances 0.000 description 3
- 239000010949 copper Substances 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 3
- 238000010336 energy treatment Methods 0.000 description 3
- 125000006850 spacer group Chemical group 0.000 description 3
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 3
- 229910052721 tungsten Inorganic materials 0.000 description 3
- 239000010937 tungsten Substances 0.000 description 3
- 238000000231 atomic layer deposition Methods 0.000 description 2
- 210000004204 blood vessel Anatomy 0.000 description 2
- 239000003153 chemical reaction reagent Substances 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 238000005530 etching Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 238000007667 floating Methods 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 229910000449 hafnium oxide Inorganic materials 0.000 description 2
- 229960004657 indocyanine green Drugs 0.000 description 2
- MOFVSTNWEDAEEK-UHFFFAOYSA-M indocyanine green Chemical compound [Na+].[O-]S(=O)(=O)CCCCN1C2=CC=C3C=CC=CC3=C2C(C)(C)C1=CC=CC=CC=CC1=[N+](CCCCS([O-])(=O)=O)C2=CC=C(C=CC=C3)C3=C2C1(C)C MOFVSTNWEDAEEK-UHFFFAOYSA-M 0.000 description 2
- 238000009434 installation Methods 0.000 description 2
- 239000011810 insulating material Substances 0.000 description 2
- 238000007521 mechanical polishing technique Methods 0.000 description 2
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 2
- 239000007790 solid phase Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 230000002194 synthesizing effect Effects 0.000 description 2
- GEIAQOFPUVMAGM-UHFFFAOYSA-N Oxozirconium Chemical compound [Zr]=O GEIAQOFPUVMAGM-UHFFFAOYSA-N 0.000 description 1
- 240000004050 Pentaglottis sempervirens Species 0.000 description 1
- 235000004522 Pentaglottis sempervirens Nutrition 0.000 description 1
- 230000001133 acceleration Effects 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000740 bleeding effect Effects 0.000 description 1
- 238000002485 combustion reaction Methods 0.000 description 1
- 239000012141 concentrate Substances 0.000 description 1
- 238000013461 design Methods 0.000 description 1
- 238000011161 development Methods 0.000 description 1
- 238000002073 fluorescence micrograph Methods 0.000 description 1
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- WIHZLLGSGQNAGK-UHFFFAOYSA-N hafnium(4+);oxygen(2-) Chemical compound [O-2].[O-2].[Hf+4] WIHZLLGSGQNAGK-UHFFFAOYSA-N 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 230000001678 irradiating effect Effects 0.000 description 1
- 230000031700 light absorption Effects 0.000 description 1
- 238000012423 maintenance Methods 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000005259 measurement Methods 0.000 description 1
- 238000002406 microsurgery Methods 0.000 description 1
- 239000003595 mist Substances 0.000 description 1
- 230000000116 mitigating effect Effects 0.000 description 1
- 239000013307 optical fiber Substances 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- JMOHEPRYPIIZQU-UHFFFAOYSA-N oxygen(2-);tantalum(2+) Chemical compound [O-2].[Ta+2] JMOHEPRYPIIZQU-UHFFFAOYSA-N 0.000 description 1
- 239000012071 phase Substances 0.000 description 1
- 238000007639 printing Methods 0.000 description 1
- 238000007789 sealing Methods 0.000 description 1
- 230000035939 shock Effects 0.000 description 1
- LIVNPJMFVYWSIS-UHFFFAOYSA-N silicon monoxide Chemical compound [Si-]#[O+] LIVNPJMFVYWSIS-UHFFFAOYSA-N 0.000 description 1
- 239000002344 surface layer Substances 0.000 description 1
- OGIDPMRJRNCKJF-UHFFFAOYSA-N titanium(II) oxide Chemical compound [Ti]=O OGIDPMRJRNCKJF-UHFFFAOYSA-N 0.000 description 1
- 230000000007 visual effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14632—Wafer-level processed structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/1463—Pixel isolation structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/562—Protection against mechanical damage
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14603—Special geometry or disposition of pixel-elements, address-lines or gate-electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14634—Assemblies, i.e. Hybrid structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14636—Interconnect structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14638—Structures specially adapted for transferring the charges across the imager perpendicular to the imaging plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14643—Photodiode arrays; MOS imagers
- H01L27/14649—Infrared imagers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14687—Wafer level processing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/14689—MOS based technologies
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14683—Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
- H01L27/1469—Assemblies, i.e. hybrid integration
Definitions
- the present disclosure relates to a solid-state imaging device and a method for manufacturing a solid-state imaging device.
- Patent Document 1 discloses a solid-state imaging device as a semiconductor device.
- a solid-state imaging device is formed of a composite chip structure in which a first part and a second part are joined together.
- a semiconductor element such as a transistor is formed in the first part.
- a plurality of imaging elements arranged in a two-dimensional array are formed on the second component.
- An opening penetrating the semiconductor layer is formed around the plurality of arrayed imaging elements in the second component, and an external connection electrode is arranged in the opening.
- an insulating structure is formed around the opening of the semiconductor layer by Deep Trench Isolation. Therefore, even if the wire connected to the external connection electrode touches the inner wall of the opening, the insulator structure ensures an insulating state with respect to the element formed in the semiconductor layer.
- the leakage phenomenon can be prevented.
- the mechanical strength of the semiconductor layer is improved by the insulating structure, the occurrence of cracks due to wire bonding can be reduced. Furthermore, it is possible to suppress the occurrence of chipping at the chip end due to dicing.
- a step of forming a groove, a step of forming an insulating film in the groove, etc. are separately added to form an insulating structure around the external connection electrode. For this reason, the number of manufacturing steps of the solid-state imaging device increases and the structure of the insulating structure becomes complicated, so a solution has been desired.
- the present disclosure provides a solid-state imaging device capable of easily realizing the structure of an insulating structure disposed around external terminals, and a method of manufacturing a solid-state imaging device capable of reducing the number of steps for manufacturing the insulating structure. I will provide a.
- the solid-state imaging device includes a first semiconductor layer having a pixel region in which a plurality of pixels are arranged and a peripheral region provided around the pixel region, and a light incident side of the pixel. a second semiconductor layer stacked on the opposite side of the first semiconductor layer and provided with pixel circuits connected to the pixels; an external terminal, a first separation portion disposed in the first semiconductor layer in the peripheral region and surrounding at least a portion of the periphery of the opening outside, and a second semiconductor layer disposed in the region corresponding to the peripheral region and outside the opening. and a second isolation surrounding at least a portion of the perimeter of the.
- a method for manufacturing a solid-state imaging device includes forming a pixel separation section for separating a plurality of pixels in a pixel region of a first semiconductor layer, and disposing it in a peripheral region around the pixel region.
- a pixel circuit connected to the pixel is formed on the first semiconductor layer on the side opposite to the light incident side of the pixel, and a first isolation portion is formed to surround at least a part of the periphery of the opening leading to the external terminal provided.
- FIG. 1 is a schematic plan view of a solid-state imaging device according to a first embodiment of the present disclosure
- FIG. 2 is a circuit diagram showing configurations of pixels and pixel circuits of the solid-state imaging device shown in FIG. 1
- FIG. 2 is a vertical cross-sectional configuration diagram of a pixel region of the solid-state imaging device shown in FIG. 1
- FIG. FIG. 2 is a vertical cross-sectional view of the peripheral region of the solid-state imaging device shown in FIG. 1 (a cross-sectional view taken along the line AA shown in FIG. 1);
- FIG. 2 is a vertical cross-sectional view of the peripheral region of the solid-state imaging device shown in FIG. 1 (a cross-sectional view taken along the line BB shown in FIG.
- FIG. 8 is a second step cross-sectional view corresponding to FIG. 7 ;
- FIG. 8 is a cross-sectional view of a third step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of a fourth step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of a fifth step corresponding to FIG. 7;
- FIG. 8 is a sixth step cross-sectional view corresponding to FIG. 7 ;
- FIG. 8 is a second step cross-sectional view corresponding to FIG. 7 ;
- FIG. 8 is a cross-sectional view of a third step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of a fourth step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of a fifth step corresponding to FIG. 7;
- FIG. 8 is a sixth step cross-sectional view corresponding to FIG. 7 ;
- FIG. 8 is a second step cross-sectional
- FIG. 8 is a cross-sectional view of a seventh step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of an eighth step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of a ninth step corresponding to FIG. 7;
- 8 is a cross-sectional view of a tenth step corresponding to FIG. 7;
- FIG. FIG. 8 is a cross-sectional view of the eleventh step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of a twelfth step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of a thirteenth step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of a 14th step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of a fifteenth step corresponding to FIG. 7;
- FIG. 8 is a cross-sectional view of the sixteenth step corresponding to FIG. 7;
- FIG. 7 is an enlarged plan view corresponding to FIG. 6 of external terminals and a separation portion according to a modification of the first embodiment;
- FIG. 5 is a vertical cross-sectional configuration diagram corresponding to FIG. 4 of the peripheral region of the solid-state imaging device according to the second embodiment of the present disclosure; 25 is an enlarged plan view corresponding to FIG. 4 of the external terminals and the separating portion arranged in the peripheral region of the solid-state imaging device shown in FIG. 24;
- FIG. FIG. 5 is a vertical cross-sectional configuration diagram corresponding to FIG.
- FIG. 27 is an enlarged plan view corresponding to FIG. 4 of external terminals and separating portions arranged in the peripheral region of the solid-state imaging device shown in FIG. 26;
- FIG. 11 is a vertical cross-sectional configuration diagram corresponding to FIG. 4 of a peripheral region of a solid-state imaging device according to a fourth embodiment of the present disclosure;
- FIG. 29 is an enlarged plan view corresponding to FIG. 4 of the external terminals and the separating portion arranged in the peripheral region of the solid-state imaging device shown in FIG. 28;
- FIG. 11 is a vertical cross-sectional configuration diagram corresponding to FIG.
- FIG. 4 is a vertical cross-sectional configuration diagram corresponding to FIG. 4 of a peripheral region of a solid-state imaging device according to a fifth embodiment of the present disclosure
- 31 is an enlarged plan view corresponding to FIG. 4 of the external terminals and the separating portion arranged in the peripheral area of the solid-state imaging device shown in FIG. 30
- FIG. FIG. 11 is a vertical cross-sectional configuration diagram corresponding to FIG. 4 of a peripheral region of a solid-state imaging device according to a sixth embodiment of the present disclosure
- FIG. 11 is a vertical cross-sectional configuration diagram corresponding to FIG.
- FIG. 4 is an explanatory diagram showing an example of installation positions of an outside information detection unit and an imaging unit
- FIG. 10 is a diagram showing an example of a schematic configuration of an endoscopic surgery system, which is a second application example according to the embodiment of the present disclosure
- 3 is a block diagram showing an example of functional configurations of a camera head and a CCU;
- First Embodiment A first embodiment describes an example in which the present technology is applied to a solid-state imaging device and a method for manufacturing the solid-state imaging device. 2.
- Second Embodiment A second embodiment will explain an example in which the planar shape of the separating portion is changed in the solid-state imaging device according to the first embodiment.
- Third Embodiment A third embodiment will explain an example in which the cross-sectional structure and planar shape of the separating portion are changed in the solid-state imaging device according to the first embodiment. 4.
- Fourth Embodiment A fourth embodiment will explain an example in which the cross-sectional structure and planar shape of the separating portion are changed in the solid-state imaging device according to the first embodiment. 5.
- Fifth Embodiment A fifth embodiment will explain an example in which the cross-sectional structure and planar shape of the separating portion are changed in the solid-state imaging device according to the first embodiment. 6.
- Sixth Embodiment A sixth embodiment will explain an example in which the cross-sectional structure and planar shape of the separating portion are changed in the solid-state imaging device according to the first embodiment. 7.
- Seventh Embodiment A seventh embodiment will explain an example in which the cross-sectional structure and planar shape of the separating portion are changed in the solid-state imaging device according to the first embodiment. 8.
- Example of Application to Moving Body An example in which the present technology is applied to a vehicle control system, which is an example of a moving body control system, will be described. 9. Application Example to Endoscopic Surgery System An example in which the present technology is applied to an endoscopic surgery system will be described. 10. Other embodiments
- the arrow X direction shown as appropriate indicates one plane direction of the solid-state imaging device 1 placed on a plane for the sake of convenience.
- the arrow Y direction indicates another planar direction perpendicular to the arrow X direction.
- the arrow Z direction indicates an upward direction orthogonal to the arrow X direction and the arrow Y direction. That is, the arrow X direction, the arrow Y direction, and the arrow Z direction exactly match the X-axis direction, the Y-axis direction, and the Z-axis direction of the three-dimensional coordinate system, respectively. It should be noted that each of these directions is shown to aid understanding of the description and is not intended to limit the direction of the present technology.
- FIG. 1 illustrates a schematic planar configuration example of a solid-state imaging device 1 according to the first embodiment of the present disclosure.
- the solid-state imaging device 1 includes a pixel area 2 and a peripheral area 3 .
- the solid-state imaging device 1 is formed in a rectangular planar shape when viewed from the arrow Z direction (hereinafter simply referred to as “plan view”).
- the pixel region 2 is arranged in the central portion of the surface of the solid-state imaging device 1 on the light incident side.
- a plurality of pixels 20 that convert incident light into electrical signals are arranged in a matrix.
- the peripheral area 3 is arranged in the peripheral part of the surface outside the pixel area 2 of the solid-state imaging device 1 .
- a connection region 35 is provided in each of the peripheral regions 3 positioned above, below, and left of the pixel region 2 on the page.
- a third substrate 300 is bonded to the side opposite to the light incident side of the solid-state imaging device 1 (see FIG. 3), and peripheral circuits are arranged on the third substrate 300 .
- the connection region 35 is arranged as a connection point between the pixel region 2 and the peripheral circuit.
- An external terminal (bonding pad) 324 is arranged in the peripheral area 3 located on the right side of the pixel area 2 in the drawing.
- one line is formed in the arrow X direction, and three external terminals 324 are arranged at equal intervals in the arrow Y direction.
- the surface of each external terminal 324 is exposed in an opening (bonding opening) 4 formed by digging the semiconductor layer, the insulating layer, etc. in the thickness direction.
- a wire 8 (see FIG. 4) is electrically connected to the external terminal 324 .
- an isolation part 5 forming an insulating structure (pad peripheral guard ring) surrounds the opening 4 .
- a detailed structure of the separation unit 5 will be described later.
- a guard ring (chip peripheral guard ring) 6 is arranged around the outermost periphery of the peripheral region 3 of the solid-state imaging device 1 .
- a dicing region 7 is provided further outside the guard ring 6 .
- the photodiode 21 has an anode terminal connected to the reference potential GND and a cathode terminal connected to one terminal of the transfer transistor 22 .
- the photodiode 21 converts light incident from outside the solid-state imaging device 1 into an electrical signal.
- the other terminal of the transfer transistor 22 is connected to the pixel circuit 24 .
- a control terminal of the transfer transistor 22 is connected to the horizontal signal line 23 .
- the pixel circuit 24 includes a floating diffusion (FD) conversion gain switching transistor 25 , a reset transistor 26 , an amplification transistor 27 and a selection transistor 28 .
- the other terminal of the transfer transistor 22 is connected to one terminal of the FD conversion gain switching transistor 25 and the control terminal of the amplification transistor 27 .
- the other terminal of the FD conversion gain switching transistor 25 is connected to one terminal of the reset transistor 26 .
- the other terminal of reset transistor 26 is connected to power supply potential VDD.
- One terminal of the amplification transistor 27 is connected to one terminal of the selection transistor 28 .
- the other terminal of the amplification transistor 27 is connected to the power supply potential VDD.
- the other terminal of the select transistor 28 is connected to the vertical signal line 29 .
- the solid-state imaging device 1 is configured by laminating a first substrate 100, a second substrate 200, and a third substrate 300. As shown in FIG. The first base 100 is stacked on and bonded to the second base 200 . The second base 200 is layered on and bonded to the third base 300 .
- the first substrate 100 includes a first semiconductor layer 110 and a first wiring layer 120 arranged on the second substrate 200 side of the first semiconductor layer 110 .
- the first semiconductor layer 110 is made of single crystal silicon (Si).
- pixels 20 are formed in the first semiconductor layer 110 .
- the photodiode 21 of the pixel 20 has an n-type semiconductor region 111 and a p-type semiconductor region 112 .
- the n-type semiconductor region 111 is arranged on the light incident side of the first semiconductor layer 110 and constitutes a cathode terminal.
- the p-type semiconductor region 112 is arranged on the second substrate 200 side of the first semiconductor layer 110 and constitutes an anode terminal.
- the p-type semiconductor region 112 is configured as a p-type well region.
- the transfer transistor 22 of the pixel 20 includes an n-type semiconductor region 111 , an n-type semiconductor region 113 and an electrode 114 .
- the n-type semiconductor region 111 is shared with the cathode terminal of the photodiode 21 and is configured as one terminal of the transfer transistor 22 .
- the n-type semiconductor region 113 is arranged on the second substrate 200 side of the p-type semiconductor region 112 and is configured as the other terminal of the transfer transistor 22 .
- the electrode 114 is formed by penetrating the p-type semiconductor region 112 from the surface portion of the p-type semiconductor region 112 on the second substrate 200 side and reaching the n-type semiconductor region 111 .
- the electrode 114 is configured as a control terminal of the transfer transistor 22 .
- the electrode 114 is made of polycrystalline silicon, for example.
- a p-type semiconductor region 115 having a higher impurity density and a shallower depth than the p-type semiconductor region 112 is provided on the surface portion of the p-type semiconductor region 112 on the second substrate 200 side.
- the p-type semiconductor region 115 is used as a well contact region and supplies the reference potential GND.
- the first semiconductor layer 110 is provided with pixel separation regions 130 between the pixels 20 that electrically and optically separate the pixels 20 from each other.
- the pixel isolation region 130 is formed in a grid pattern in plan view.
- the pixel isolation region 130 here includes a groove 131 , a pinning region 132 , an insulating film 133 and a light shielding film 134 .
- the groove 131 is formed through the thickness direction from the light incident side of the first semiconductor layer 110 to the second substrate 200 side. That is, the pixel isolation region 130 is formed with a full trench isolation (Full Trench Isolation) structure. Note that the trench 131 may be formed with a deep trench isolation structure that does not penetrate the first semiconductor layer 110 .
- Pinning region 132 is formed along the inner wall of groove 131 .
- the pinning region 132 has a negative fixed charge and is made of an insulating material capable of suppressing the generation of dark current.
- the pinning region 132 is made of hafnium oxide (HfO), zirconium oxide (ZrO), aluminum oxide (AlO), titanium oxide (TiO), or tantalum oxide (TaO).
- the insulating film 133 is formed along the inner wall of the trench 131 with the pinning region 132 interposed therebetween.
- the insulating film 133 is made of silicon oxide (SiO), for example.
- the light shielding film 134 is buried inside the trench 131 with the insulating film 133 interposed therebetween.
- the light shielding film 134 is made of tungsten (W) or polycrystalline silicon, for example.
- the first wiring layer 120 includes the aforementioned electrodes 114 , first electrode terminals 121 , second electrode terminals 122 and an insulating layer 123 .
- the first electrode terminal 121 is arranged on the second substrate 200 side of the first semiconductor layer 110 under the pixel isolation region 130 .
- the first electrode terminal 121 is connected to the n-type semiconductor region 113 of the transfer transistor 22 .
- the first electrode terminal 121 is made of polycrystalline silicon, for example.
- the second electrode terminal 122 is arranged on the second substrate 200 side of the first semiconductor layer 110 under the pixel isolation region 130 .
- the second electrode terminal 122 is connected to the p-type semiconductor region 115 .
- the second electrode terminal 122 is formed on the same conductive layer as the first electrode terminal 121 and made of the same conductive material as the first electrode terminal 121 .
- the insulating layer 123 is formed by laminating a silicon oxide film and a silicon nitride (SiN) film, for example.
- the second substrate 200 includes a second semiconductor layer 210 bonded to the first wiring layer 120 of the first substrate 100, and a second wiring layer 220 disposed on the third substrate 300 side of the second semiconductor layer 210. I have.
- the second semiconductor layer 210 is made of single crystal silicon.
- a pixel circuit 24 is formed in the second semiconductor layer 210 in the pixel region 2 .
- FIG. 3 shows the FD conversion gain switching transistor 25 and the amplification transistor 27 of the pixel circuit 24 .
- the reset transistor 26 and the selection transistor 28 are omitted from the drawing.
- the second semiconductor layer 210 has a p-type semiconductor region 211 .
- the p-type semiconductor region 211 is configured as a well region.
- the FD conversion gain switching transistor 25 has a pair of n-type semiconductor regions 212 and an electrode 221 .
- the n-type semiconductor region 212 is arranged on the surface portion of the p-type semiconductor region 211 on the side of the third substrate 300, and is configured as one terminal and the other terminal.
- the electrode 221 is arranged on the surface of the p-type semiconductor region 211 on the third substrate 300 side, and is configured as a control terminal.
- the electrode 221 is made of polycrystalline silicon, for example.
- the amplification transistor 27 includes a pair of n-type semiconductor regions (not shown) and an electrode 222 .
- the n-type semiconductor region is arranged on the surface portion of the p-type semiconductor region 211 in the same manner as the n-type semiconductor region 212, and is configured as one terminal and the other terminal.
- the electrode 222 has a portion of the same conductive layer as the electrode 221, and is configured as a control terminal.
- a p-type semiconductor region 213 is provided on the surface portion of the second semiconductor layer 210 on the third substrate 300 side.
- the p-type semiconductor region 213, like the p-type semiconductor region 115, is used as a well contact region.
- an element isolation portion 214 is arranged on the surface portion of the second semiconductor layer 210.
- the element isolation portion 214 consists of a trench formed from the surface of the p-type semiconductor region 211 on the side of the third substrate 300 toward the side of the first substrate 100 and an insulator embedded in the trench. I have.
- the second wiring layer 220 includes the aforementioned electrodes 221 and 222 , multiple layers of wiring 223 , and an insulating layer 224 .
- the wiring 223 is arranged on the surface of the second semiconductor layer 210 on the third substrate 300 side. Although the number of wiring layers is not limited, four layers of wiring 223 are arranged here. Each wiring 223 of each wiring layer is connected by a plug wiring whose reference numeral is omitted.
- the insulating layer 224 is formed by laminating a silicon oxide film and a silicon nitride film, for example.
- a full trench area 230 is provided in the second semiconductor layer 210 at a position corresponding to the pixel isolation region 130 .
- Full trench area 230 comprises insulator 231 , via holes 232 and through interconnects 233 .
- the full trench area 230 constructs a circuit isolation portion that electrically isolates each element of the pixel circuit 24 .
- the insulator 231 is arranged in the second semiconductor layer 210 in a region where semiconductor elements such as the FD conversion gain switching transistor 25 are not arranged.
- An insulator 231 is formed over the entire thickness of the second semiconductor layer 210 .
- the through hole 232 is formed through the insulator 231 in the thickness direction.
- the through wiring 233 is arranged inside the through hole 232 .
- the first substrate 100 side of the through wiring 233 reaches the first electrode terminal 121 of the first wiring layer 120 and is connected to the first electrode terminal 121 .
- the third substrate 300 side of the through wiring 233 is connected to the wiring 223 closest to the second semiconductor layer 210 .
- the through wire 233 is made of tungsten, for example. Further, the first substrate 100 side of another through wire 233 reaches the second electrode terminal 122 of the first wiring layer 120 and is connected to the second electrode terminal 122 .
- a terminal 225 is arranged on the third substrate 300 side of the second wiring layer 220 .
- the terminal 225 is mechanically joined to the terminal 325 of the third base 300 and electrically connected to the terminal 325 .
- the terminal 225 is made of copper (Cu), for example.
- the third base 300 includes a substrate 30 and a third wiring layer 320 arranged on the second base 200 side of the substrate 30 .
- a single crystal silicon substrate is used for the substrate 30 .
- a transistor 31 forming a peripheral circuit is arranged on the surface portion of the substrate 30 on the side of the second substrate 200 .
- the peripheral circuit includes, for example, an input section, a timing control section, a row driving section, a column signal processing section, an image signal processing section, and an output section.
- the transistor 31 has a pair of n-type semiconductor regions 311 and an electrode 321 .
- a pair of n-type semiconductor regions 311 are arranged on the surface of the substrate 30 and configured as a source terminal and a drain terminal.
- Electrode 321 is configured as a control terminal.
- Transistor 31 shown in FIG. 3 is an n-type Insulated Gate Field Effect Transistor. Although not shown, a p-type insulated gate field effect transistor is arranged on the surface of the substrate 30 .
- an element isolation portion 32 is arranged on the surface portion of the substrate 30. As shown in FIG.
- the element isolation portion 32 includes a groove (not numbered) formed in the depth direction from the surface of the substrate 30 and an insulator (not numbered) embedded in the groove.
- the third wiring layer 320 includes the aforementioned electrodes 321 , multiple layers of wiring 322 , and an insulating layer 323 .
- the wiring 322 is arranged on the surface of the substrate 30 on the second substrate 200 side. Although the number of wiring layers is not limited, four layers of wiring 322 are arranged here. Each wiring 322 of each wiring layer is connected by a plug wiring whose reference numeral is omitted.
- the insulating layer 323 is formed by laminating a silicon oxide film and a silicon nitride film, for example.
- a terminal 325 is arranged on the second substrate 200 side of the third wiring layer 320 .
- Terminal 325 is connected to terminal 225 of second base 200 .
- the terminal 325 is made of copper, for example.
- the charge fixing film 140, the insulating film 150, and the light-receiving lens 160 are sequentially arranged on the surface of the first substrate 100 on the light incident side.
- a light shielding film 135 is provided on the pixel isolation region 130 .
- the light shielding film 135 is made of tungsten, for example.
- Peripheral Region 3 (External Terminal 324, Opening 4 and Isolation Portion 5)
- Terminal 324 Opening 4 and Isolation Portion 5
- Isolation Portion 5 In the peripheral region 3 shown in FIG. A part 5 is provided.
- the external terminal 324 is made of the same conductive layer and the same conductive material as the wiring 322 closest to the first substrate 100 in the third wiring layer 320 of the third substrate 300.
- the external terminal 324 is made mainly of aluminum (Al), for example.
- Al aluminum
- the external terminal 324 is formed in a rectangular shape, more specifically a square shape in plan view.
- the openings 4 are formed by digging and penetrating a part of the insulating layer 323 of the first substrate 100, the second substrate 200 and the third substrate 300 from the surface of the first substrate 100 on the light incident side to expose the surfaces of the external terminals 324. I am letting The opening 4 is formed in a rectangular shape that is one size smaller than the contour shape of the external terminal 324 in plan view.
- the separation section 5 includes a first separation section 51 and a second separation section 52 .
- the first separating portion 51 is arranged in the first semiconductor layer 110 of the first substrate 100 .
- the first isolation portion 51 includes a groove 511 , a pinning region 512 , an insulating film 513 and a light shielding film 514 .
- the groove 511 is arranged to surround the entire area around the outside of the opening 4 and is formed to penetrate the first semiconductor layer 110 in the thickness direction. The distance from the groove 511 to the inner wall of the opening 4 is constant except for the corner portions of the opening 4 .
- the groove 511 is formed in a rectangular shape surrounding the outer periphery of the opening 4 .
- Pinning region 512 is formed along the inner wall of groove 511 .
- the insulating film 513 is formed along the inner wall of the trench 511 with the pinning region 512 interposed therebetween.
- the light shielding film 514 is buried inside the trench 511 with the insulating film 513
- the groove 511, the pinning region 512, the insulating film 513, and the light shielding film 514 of the first isolation portion 51 have the same cross-sectional structure as the groove 131, the pinning region 132, the insulating film 133, and the light shielding film 134 of the pixel isolation region 130.
- the pinning region 512 of the first isolation portion 51 is made of the same material as the pinning region 132 of the pixel isolation region 130 .
- the insulating film 513 is made of the same material as the insulating film 133
- the light shielding film 514 is made of the same material as the light shielding film 134 .
- a light-shielding film 515 is provided on the surface of the first separation section 51 on the light incident side in the same manner as the light-shielding film 135 of the pixel separation region 130 .
- the pinning region 512 may not be formed in the first isolation portion 51 .
- Each of the light shielding films 514 may not be formed in the first separation portion 51 .
- a p-type semiconductor region may be formed in the first semiconductor layer 110 along the sidewall of the trench 511 .
- the p-type semiconductor region can be formed, for example, by solid phase diffusion techniques or plasma doping techniques.
- the second separating portion 52 is arranged in the second semiconductor layer 210 of the second base 200 .
- the second separation portion 52 includes an insulator 521 , a groove 522 , an embedded body 523 and a separation body 524 .
- the insulator 521 is arranged to surround the entire area around the outside of the opening 4 and is formed at a position closer to the opening 4 side than the first separating portion 51 is.
- the insulator 521 is formed over the entire thickness of the second semiconductor layer 210 .
- the groove 522 is formed through the insulator 521 in the thickness direction, and is arranged to surround the entire area around the outside of the opening 4 . In plan view, the groove 522 is formed in a rectangular shape surrounding the outer periphery of the opening 4 .
- three grooves 522 are arranged at regular intervals between the first separating portion 51 and the opening 4 .
- the number of grooves 522 is not limited to three, and may be one, two, or four or more.
- the embedded body 523 is embedded in the groove 522 .
- the separator 524 is connected to the embedded body 523 on the first substrate 100 side. Although a plurality of insulating films are actually interposed between the separating member 524 and the embedded member 523, openings are formed in these insulating films, and the separating member 524 and the embedded member 523 are separated through the openings. in contact with Note that the separator 524 and the embedded body 523 may be separated by an insulating film.
- the insulator 521, the trench 522, the buried body 523, and the isolation body 524 of the second isolation part 52 have the same cross-sectional structure as the insulator 231, the through hole 232, the through wire 233, and the electrode 114 of the full trench area 230.
- the second isolation portion 52 has the same cross-sectional structure as the full trench area 230 (circuit isolation portion).
- the insulator 521 of the second isolation portion 52 is made of the same material as the insulator 231 of the full trench area 230 .
- the embedded body 523 is made of the same material as the through-wiring 233
- the separation body 524 is made of the same material as the electrode 114, ie, polycrystalline silicon, for example.
- the separator 524 may be made of the same material as the first electrode terminal 121 and the second electrode terminal 122, that is, polycrystalline silicon, for example.
- the separator 524 and the first semiconductor layer 110 are electrically separated by an insulator provided therebetween.
- the insulator between the separator 524 and the first semiconductor layer 110 for example, a silicon oxide film having a thickness of several nanometers or more and several tens of nanometers or less can be used.
- the separator 524 is made of a conductive material such as polycrystalline silicon, but may be made of an insulating material.
- the separating part 5 is arranged for each of the plurality of external terminals 324 (openings 4). That is, between the adjacent external terminals 324, the separating portion 5 arranged around one external terminal 324 and the separating portion 5 arranged around the other external terminal 324 are arranged.
- wires 8 are connected to the external terminals 324 through the openings 4 .
- a gold (Au) wire, a copper wire, or the like, for example, is used for the wire 8 .
- the separating portion 5 arranged around one of the adjacent external terminals 324 is used as the separating portion 5 arranged around the other adjacent external terminal 324. (see FIGS. 1 and 5). In other words, it is possible to adopt a configuration in which one separation portion 5 is provided between adjacent external terminals 324 .
- the separating portion 5 may be arranged in a part of the periphery of the external terminal 324 between the external terminal 324 and the dicing region 7 .
- the separation section 5 may be arranged in a part around the external terminal 324 between the external terminal 324 and the pixel region 2 . In this case, even if the wire 8 contacts the inner wall of the opening 4, the leak phenomenon to the pixel region 2 can be effectively suppressed.
- a method for manufacturing the solid-state imaging device 1 according to the first embodiment, particularly a method for manufacturing the peripheral region 3, includes the following manufacturing steps shown in FIGS. A method for manufacturing the peripheral region 3 will be described in detail below.
- the first semiconductor layer 110 is, for example, a single crystal silicon substrate (wafer).
- part of the first isolation portion 51 of the isolation portion 5 is formed on the surface portion of the first semiconductor layer 110 .
- the surface portion of the first semiconductor layer 110 on which a portion of the first separating portion 51 is formed is on the side opposite to the light incident side shown in FIGS.
- grooves 511 are first formed by the same process as the process of forming the grooves 131 of the pixel isolation region 130 of the pixel region 2 .
- a photolithographic technique and an anisotropic etching technique are used to form the grooves 511 .
- a p-type semiconductor region (not shown), an insulating film, and an embedded body are sequentially formed.
- the p semiconductor region 515, the insulating film 516, and the embedded body 517 are sequentially formed by the same steps as these steps.
- a p-type semiconductor region 518 is formed in the first semiconductor layer 110 along at least sidewalls of the trench 511 . Solid phase diffusion techniques or plasma doping techniques, for example, are used to form the p-type semiconductor region 518 .
- An insulating layer 516 is formed on the first semiconductor layer 110 along the sidewalls and bottom of the trench 511 .
- a thermal oxidation technique, for example, is used to form the insulating film 516 .
- a buried body 517 is formed on the insulating film 516 in the trench 511 .
- a chemical vapor deposition technique or an atomic layer deposition technique and a chemical mechanical polishing technique are used for forming the embedded body 517.
- the separator 524 is formed by the same process as the process of forming the electrode 114 of the pixel region 2 .
- the electrodes 114 are formed, the first wiring layer 120 of the first substrate 100 is substantially completed.
- sidewall spacers are formed on the sidewalls of the separator 524 . Further, an insulating film is formed to cover the separators 524 and sidewall spacers. In addition, when the separator 524 is formed by the same process as the process of forming the first electrode terminal 121 and the second electrode terminal 122, the sidewall spacer is not formed.
- an insulating layer 123 is formed on the surface of the first semiconductor layer 110 in the pixel region 2 and the peripheral region 3 .
- the separator 524 is covered with the insulating layer 123 . After the insulating layer 123 is formed, the first substrate 100 is completed.
- the second semiconductor layer 210 is bonded to the first semiconductor layer 110 with the insulating layer 123 interposed therebetween.
- the second semiconductor layer 210 like the first semiconductor layer 110, is a single crystal silicon substrate (wafer).
- the second semiconductor layer 210 is polished in the thickness direction to thin the second semiconductor layer 210 .
- the formation region of the second isolation portion 52 of the second semiconductor layer 210 is removed, and the insulator 521 is formed in this removed region.
- An insulator 521 is formed on the separator 524 .
- the insulator 521 is formed by the same process as the insulator 231 of the full trench area 230 .
- grooves 522 are formed in the insulator 521 to reach the surface of the separator 524 .
- the groove 522 is formed by photolithographic technology and anisotropic etching technology.
- the trench 522 is formed by the same process as the process of forming the through hole 232 of the full trench area 230 .
- embedded bodies 523 are embedded in grooves 522 .
- a chemical vapor deposition technique or an atomic layer deposition technique and a chemical mechanical polishing technique, for example, are used to form the buried body 523 .
- the embedded body 523 is formed by the same process as the process of forming the through wiring 233 in the full trench area 230 .
- the second isolation part 52 comprising the insulator 521, the trench 522, the buried body 523 and the separator 524 is completed. Further, when the second separating portion 52 is completed, the separating portion 5 including the first separating portion 51 and the second separating portion 52 is completed.
- part of the wiring 223 of the second wiring layer 220 of the second substrate 200 and part of the insulating layer 224 are formed on the surface of the second semiconductor layer 210. Then, as shown in FIG. 17, the remaining wiring 223 and the rest of the insulating layer 224 are formed.
- terminals 225 are formed as the uppermost layer of the second wiring layer 220 . After the terminals 225 are formed, the second substrate 200 having the second semiconductor layer 210 and the second wiring layer 220 is completed.
- the third substrate 300 has a substrate 30 on which transistors 31 forming a peripheral circuit are mounted, and a third wiring layer 320 is arranged on the surface of the substrate 30 .
- a terminal 325 is arranged on the uppermost layer of the third wiring layer 320 .
- the first semiconductor layer 110 of the first substrate 100 is polished to thin the first semiconductor layer 110 (see FIG. 20).
- the first separation portion 51 is exposed on the surface of the first semiconductor layer 110 .
- the embedded body 517 and the insulating film 516 of the first isolation portion 51 are selectively removed.
- a pinning region 512, an insulating film 513, and a light shielding film 514 are sequentially formed in the trench 511.
- the pinning region 512 , the insulating film 513 and the light shielding film 514 of the first isolation portion 51 are formed in the same process as the pinning region 132 , the insulating film 133 and the light shielding film 134 of the pixel isolation region 130 . Further, the charge fixing film 140 is formed on the light incident side surface of the first substrate 100 by the same process as the process of forming the pinning regions 132 of the pixel separation regions 130 . When the steps up to this point are completed, the first separating portion 51 is completed. Furthermore, the first substrate 100 having the first semiconductor layer 110 and the first wiring layer 120 is completed.
- a light-shielding film 515 is formed on the first separating portion 51 of the separating portion 5 on the light incident side surface of the first substrate 100 (see FIG. 21).
- the light shielding film 515 is formed in the same step as the step of forming the light shielding film 135 on the pixel isolation region 130 of the pixel region 2 .
- an insulating film 150 is formed on the surface of the first substrate 100 on the light incident side. After that, in the pixel region 2 , the light receiving lens 160 is formed on the insulating film 150 .
- the opening 4 is formed in the area surrounded by the isolation part 5 of the peripheral area 3 .
- the opening 4 penetrates the first base 100 and the second base 200 and reaches the surface of the external terminal 324 arranged on the third base 300 .
- the surfaces of the external terminals 324 are exposed in the openings 4 .
- the solid-state imaging device 1 shown in FIGS. 1 and 3 to 6 is completed.
- a solid-state imaging device 1 includes a first semiconductor layer 110 and a second semiconductor layer 210, as shown in FIGS.
- the first semiconductor layer 110 has a pixel region 2 in which a plurality of pixels 20 are arranged and a peripheral region 3 arranged around the pixel region 2 .
- the second semiconductor layer 210 is stacked on the first semiconductor layer 110 on the side opposite to the light incident side of the pixel 20, and the pixel circuit 24 connected to the pixel 20 is provided.
- the solid-state imaging device 1 includes an external terminal 324, a first separating section 51, and a second separating section 52, as shown in FIGS.
- the external terminal 324 is arranged in the opening 4 leading from the peripheral region 3 of the first semiconductor layer 110 to the second semiconductor layer 210 .
- the first separation portion 51 is provided in the first semiconductor layer 110 in the peripheral region 3 and surrounds at least a portion of the periphery outside the opening 4 .
- the second separation portion 52 is provided in the second semiconductor layer 210 in a region corresponding to the peripheral region 3 and surrounds at least a portion of the periphery outside the opening 4 . Therefore, even if the pixel 20 and the pixel circuit 24 are stacked and the second semiconductor layer 210 is stacked on the first semiconductor layer 110, the first isolation portion 51 is provided on the first semiconductor layer 110 and the second semiconductor layer 210 is stacked.
- a second isolation 52 is disposed in layer 210 . Therefore, in the solid-state imaging device 1, it is possible to easily realize the structure of the isolation section 5 which is an insulating structure.
- the separation section 5 since the separation section 5 is provided in the solid-state imaging device 1 , in the first semiconductor layer 110 , the first separation section 51 ensures insulation from the wire 8 for the pixel 20 . Therefore, the leak phenomenon between the pixel 20 and the wire 8 can be prevented.
- the pixel circuit 24 In the second semiconductor layer 210 , the pixel circuit 24 is insulated from the wire 8 by the second separation portion 52 . Therefore, the leak phenomenon between the pixel circuit 24 and the wire can be prevented.
- the mechanical strength of the first semiconductor layer 110 is improved by the first separation portion 51
- the mechanical strength of the second semiconductor layer 210 is improved by the second separation portion 52 . Therefore, it is possible to suppress the occurrence of cracks due to bonding of the wire 8 and the occurrence of chipping at the chip end due to the dicing process.
- the first separation section 51 surrounds the entire area outside the opening 4, as shown in FIGS. Therefore, it is possible to improve the insulation performance of the first isolation portion 51 and further improve the mechanical strength of the first semiconductor layer 110 .
- the second separation section 52 surrounds the entire area around the outside of the opening 4. As shown in FIGS. Therefore, it is possible to improve the insulation performance of the second separation portion 52 and further improve the mechanical strength of the second semiconductor layer 210 .
- the first separation section 51 is arranged outside the arrangement position of the second separation section 52 with the opening 4 as the center. ing. Therefore, it is possible to improve the insulating performance of the second separating portion 52 at a position close to the inner wall of the opening 4 and improve the mechanical strength of the second semiconductor layer 210 .
- the first separating portion 51 is a groove 511 (first groove) formed in the thickness direction from the light incident side of the first semiconductor layer 110 . and an insulator (in the first embodiment, a pinning region 512, an insulating film 513 and a light shielding film 514) formed in the trench 511. As shown in FIG. Therefore, the structure of the first separating portion 51 can be easily realized in the first semiconductor layer 110 .
- the grooves 511 of the first isolation portion 51 penetrate the first semiconductor layer 110 like the grooves 131 of the pixel isolation regions 130 . Therefore, the structure of the first separating portion 51 can be easily realized.
- the second separating portion 52 is a groove 522 (second groove) formed in the thickness direction from the light incident side of the second semiconductor layer 210. , an insulator 231 , and a conductor (an embedded body 523 in the first embodiment) formed in the trench 522 . Therefore, the structure of the second separation portion 52 can be easily realized in the second semiconductor layer 210 .
- the trench 522 of the second isolation portion 52 penetrates through the second semiconductor layer 210 in the same manner as the through hole 232 of the full trench area 230 . Therefore, the structure of the second separating portion 52 can be easily realized.
- the solid-state imaging device 1 includes a pixel isolation region 130 arranged around the pixels 20 in the pixel region 2 of the first semiconductor layer 110, as shown in FIGS.
- a pixel isolation region 130 separates the plurality of pixels 20 .
- the first separating portion 51 has the same structure as the pixel separating region 130 . Therefore, the structure of the first separating portion 51 can be easily realized in the first semiconductor layer 110 .
- the solid-state imaging device 1 has a full trench area 230 (circuit isolation portion) penetrating the second semiconductor layer 210 in the thickness direction. ).
- the second isolation section 52 has the same structure as the circuit isolation section. Therefore, the structure of the second separation portion 52 can be easily realized in the second semiconductor layer 210 .
- a pixel separation region 130 separating the pixels 20 is formed around the plurality of pixels 20 in the pixel region 2 of the first semiconductor layer 110 (see FIG. 3).
- a surrounding first separation portion 51 is formed.
- a second semiconductor layer 210 in which a pixel circuit 24 connected to the pixel 20 is arranged is formed on the first semiconductor layer 110 on the side opposite to the light incident side of the pixel 20 .
- a full trench area 230 (circuit isolation portion) is formed that penetrates the second semiconductor layer 210 in the thickness direction (see FIG. 3).
- the second isolation portion surrounding at least part of the outer periphery of the opening 4 is formed in the second semiconductor layer 210 in the peripheral region 3 by the same step as the step of forming the full trench area 230.
- FIGS. 52 are formed. Therefore, the first isolation portion 51 is formed using the process of forming the pixel isolation region 130, and the second isolation portion 52 is formed using the process of forming the circuit isolation portion. In other words, the number of manufacturing steps of the solid-state imaging device 1 can be reduced as compared with the case where the steps of forming the first separating portion 51 and the second separating portion 52 are provided separately.
- the planar shape of the separation section 5 is changed. More specifically, the first separating portion 51 is formed such that the portions corresponding to the corners of the opening 4 in plan view are obliquely arranged on the plane of the arrow X direction and the arrow Y direction. That is, the planar shape of the first separating portion 51 is formed in an octagonal shape. Similarly, the planar shape of the second separating portion 52 is formed in an octagonal shape in plan view.
- the structure is such that leaks and stresses are less likely to concentrate. Therefore, it is possible to effectively prevent the occurrence of leakage, cracks, or chipping.
- the planar shape of the separating portion 5 may be configured in a polygonal shape other than an octagonal shape, a circular shape, or an elliptical shape.
- a solid-state imaging device 1 according to the second embodiment will be described by changing the structure of the second semiconductor layer 210 in the peripheral region 3 in the solid-state imaging device 1 according to the first embodiment.
- the second semiconductor layer 210 is arranged in the region surrounded by the second separation section 52. Not set.
- An insulator 521 is provided at a location corresponding to the second semiconductor layer 210 .
- the configuration of the solid-state imaging device 1 according to the second embodiment is the same as the configuration of the solid-state imaging device 1 according to the first embodiment.
- solid-state imaging device 1 configured in this way, it is possible to obtain the same operational effects as those obtained by the solid-state imaging device 1 according to the first embodiment.
- a solid-state imaging device 1 according to the third embodiment will be described by changing the structure of the isolation section 5 of the peripheral region 3 in the solid-state imaging device 1 according to the first embodiment.
- the first separation section 51 of the separation section 5 is separated from the second separation section with the opening 4 as the center. 52 is disposed at a position inside.
- the configuration of the solid-state imaging device 1 according to the third embodiment is the same as the configuration of the solid-state imaging device 1 according to the first embodiment.
- the solid-state imaging device 1 configured in this way, it is possible to obtain the same operational effects as those obtained by the solid-state imaging device 1 according to the first embodiment.
- the first separation section 51 is arranged inside the arrangement position of the second separation section 52 with the opening 4 as the center. Therefore, it is possible to improve the insulating performance of the first separating portion 51 at a position close to the inner wall of the opening 4 and improve the mechanical strength of the first semiconductor layer 110 .
- a solid-state imaging device 1 according to the fourth embodiment will be described as an example in which the structure of the separation section 5 in the peripheral region 3 is changed in the solid-state imaging device 1 according to the first embodiment.
- the first separation portion 51 of the separation portion 5 is separated from the second separation portion around the opening 4. 52 is arranged at the same position.
- the configuration of the solid-state imaging device 1 according to the fourth embodiment is the same as the configuration of the solid-state imaging device 1 according to the first embodiment.
- the solid-state imaging device 1 configured in this way, it is possible to obtain the same operational effects as those obtained by the solid-state imaging device 1 according to the first embodiment.
- the first separating section 51 is arranged at the same position as the second separating section 52 with the opening 4 as the center. Therefore, the insulation performance of the first isolation portion 51 and the second isolation portion 52 can be improved, and the mechanical strength of the first semiconductor layer 110 and the second semiconductor layer 210 can be improved.
- a solid-state imaging device 1 according to the fifth embodiment will be described by changing the structure of the second separating portion 52 of the separating portion 5 in the peripheral region 3 in the solid-state imaging device 1 according to the first embodiment.
- the second separation section 52 includes a first semiconductor region 525, a second semiconductor region 526, and an element isolation portion 527 .
- the first semiconductor region 525 is arranged in the second semiconductor layer 210 at a position corresponding to the first isolation portion 51 .
- the first semiconductor region 525 is, for example, a p-type semiconductor region.
- the first semiconductor region 525 has the same structure as the p-type semiconductor region 213 (see FIG. 3) arranged in the pixel region 2, and is formed by the same manufacturing process.
- the second semiconductor region 526 is arranged in the second semiconductor layer 210 on the opening 4 side of the first semiconductor region 525 .
- the second semiconductor region 526 is, for example, an n-type semiconductor region.
- the second semiconductor region 526 has the same structure as the n-type semiconductor region corresponding to the well region, They are formed by the same manufacturing process. If the n-type semiconductor region corresponding to the well region is not provided, a step is added to form the second semiconductor region 526 .
- the element isolation portion 527 is arranged between the first semiconductor region 525 and the second semiconductor region 526 .
- the element isolation portion 527 has the same structure as the element isolation portion 214 arranged in the pixel region 2 and is formed by the same manufacturing process.
- the solid-state imaging device 1 configured in this way, it is possible to obtain the same operational effects as those obtained by the solid-state imaging device 1 according to the first embodiment.
- the first semiconductor region 525 and the second semiconductor region 526 of the second isolation portion 52 are formed as n-type semiconductor regions, and the element isolation portion 527 is formed as a p-type semiconductor region. may be formed as In this case, an npn isolation structure is formed in the second isolation portion 52 .
- external terminals 250 are arranged in the peripheral region 3 .
- the external terminals 250 are formed on the second wiring layer 220 of the second substrate 200 .
- the opening 4 is formed from the peripheral region 3 of the first semiconductor layer 110 to the surface of the external terminal 250 through the second semiconductor layer 210 .
- the external terminal 250 is connected to the terminal 225 , and the terminal 225 is joined to the terminal 325 of the third base 300 .
- solid-state imaging device 1 configured in this way, it is possible to obtain the same operational effects as those obtained by the solid-state imaging device 1 according to the first embodiment.
- external terminals 170 are arranged in the peripheral region 3 .
- the external terminal 170 is arranged on the light incident side of the first substrate 100 .
- the external terminal 170 is connected to the wiring 223 of the second wiring layer 220 of the second substrate 200 through the through wiring 171 .
- the external terminal 170 is connected to the terminal 325 of the third substrate 300 through the through wire 172 . Either one of the through wiring 171 and the through wiring 172 may be used depending on the application.
- the opening 4 is not provided, but the separation section 5 including the first separation section 51 and the second separation section 52 is provided in the peripheral region 3. .
- solid-state imaging device 1 configured in this way, it is possible to obtain the same operational effects as those obtained by the solid-state imaging device 1 according to the first embodiment.
- the technology (the present technology) according to the present disclosure can be applied to various products.
- the technology according to the present disclosure can be realized as a device mounted on any type of moving body such as automobiles, electric vehicles, hybrid electric vehicles, motorcycles, bicycles, personal mobility, airplanes, drones, ships, and robots. may
- FIG. 34 is a block diagram showing a schematic configuration example of a vehicle control system, which is an example of a mobile control system to which the technology according to the present disclosure can be applied.
- a vehicle control system 12000 includes a plurality of electronic control units connected via a communication network 12001.
- the vehicle control system 12000 includes a drive system control unit 12010, a body system control unit 12020, an outside information detection unit 12030, an inside information detection unit 12040, and an integrated control unit 12050.
- a microcomputer 12051, an audio/image output unit 12052, and an in-vehicle network I/F (Interface) 12053 are illustrated.
- the drive system control unit 12010 controls the operation of devices related to the drive system of the vehicle according to various programs.
- the driving system control unit 12010 includes a driving force generator for generating driving force of the vehicle such as an internal combustion engine or a driving motor, a driving force transmission mechanism for transmitting the driving force to the wheels, and a steering angle of the vehicle. It functions as a control device such as a steering mechanism to adjust and a brake device to generate braking force of the vehicle.
- the body system control unit 12020 controls the operation of various devices equipped on the vehicle body according to various programs.
- the body system control unit 12020 functions as a keyless entry system, a smart key system, a power window device, or a control device for various lamps such as headlamps, back lamps, brake lamps, winkers or fog lamps.
- the body system control unit 12020 can receive radio waves transmitted from a portable device that substitutes for a key or signals from various switches.
- the body system control unit 12020 receives the input of these radio waves or signals and controls the door lock device, power window device, lamps, etc. of the vehicle.
- the vehicle exterior information detection unit 12030 detects information outside the vehicle in which the vehicle control system 12000 is installed.
- the vehicle exterior information detection unit 12030 is connected with an imaging section 12031 .
- the vehicle exterior information detection unit 12030 causes the imaging unit 12031 to capture an image of the exterior of the vehicle, and receives the captured image.
- the vehicle exterior information detection unit 12030 may perform object detection processing or distance detection processing such as people, vehicles, obstacles, signs, or characters on the road surface based on the received image.
- the imaging unit 12031 is an optical sensor that receives light and outputs an electrical signal according to the amount of received light.
- the imaging unit 12031 can output the electric signal as an image, and can also output it as distance measurement information.
- the light received by the imaging unit 12031 may be visible light or non-visible light such as infrared rays.
- the in-vehicle information detection unit 12040 detects in-vehicle information.
- the in-vehicle information detection unit 12040 is connected to, for example, a driver state detection section 12041 that detects the state of the driver.
- the driver state detection unit 12041 includes, for example, a camera that captures an image of the driver, and the in-vehicle information detection unit 12040 detects the degree of fatigue or concentration of the driver based on the detection information input from the driver state detection unit 12041. It may be calculated, or it may be determined whether the driver is dozing off.
- the microcomputer 12051 calculates control target values for the driving force generator, the steering mechanism, or the braking device based on the information inside and outside the vehicle acquired by the vehicle exterior information detection unit 12030 or the vehicle interior information detection unit 12040, and controls the drive system control unit.
- a control command can be output to 12010 .
- the microcomputer 12051 realizes the functions of ADAS (Advanced Driver Assistance System) including collision avoidance or shock mitigation of vehicles, follow-up driving based on inter-vehicle distance, vehicle speed maintenance driving, vehicle collision warning, vehicle lane deviation warning, etc. Cooperative control can be performed for the purpose of ADAS (Advanced Driver Assistance System) including collision avoidance or shock mitigation of vehicles, follow-up driving based on inter-vehicle distance, vehicle speed maintenance driving, vehicle collision warning, vehicle lane deviation warning, etc. Cooperative control can be performed for the purpose of ADAS (Advanced Driver Assistance System) including collision avoidance or shock mitigation of vehicles, follow-up driving based on inter-vehicle distance, vehicle speed maintenance driving
- the microcomputer 12051 controls the driving force generator, the steering mechanism, the braking device, etc. based on the information about the vehicle surroundings acquired by the vehicle exterior information detection unit 12030 or the vehicle interior information detection unit 12040, so that the driver's Cooperative control can be performed for the purpose of autonomous driving, etc., in which vehicles autonomously travel without depending on operation.
- the microcomputer 12051 can output a control command to the body system control unit 12030 based on the information outside the vehicle acquired by the information detection unit 12030 outside the vehicle.
- the microcomputer 12051 controls the headlamps according to the position of the preceding vehicle or the oncoming vehicle detected by the vehicle exterior information detection unit 12030, and performs cooperative control aimed at anti-glare such as switching from high beam to low beam. It can be carried out.
- the audio/image output unit 12052 transmits at least one of audio and/or image output signals to an output device capable of visually or audibly notifying the passengers of the vehicle or the outside of the vehicle.
- an audio speaker 12061, a display unit 12062, and an instrument panel 12063 are illustrated as output devices.
- the display unit 12062 may include at least one of an on-board display and a head-up display, for example.
- FIG. 35 is a diagram showing an example of the installation position of the imaging unit 12031.
- the imaging unit 12031 has imaging units 12101, 12102, 12103, 12104, and 12105.
- the imaging units 12101, 12102, 12103, 12104, and 12105 are provided at positions such as the front nose, side mirrors, rear bumper, back door, and windshield of the vehicle 12100, for example.
- An image pickup unit 12101 provided in the front nose and an image pickup unit 12105 provided above the windshield in the passenger compartment mainly acquire images in front of the vehicle 12100 .
- Imaging units 12102 and 12103 provided in the side mirrors mainly acquire side images of the vehicle 12100 .
- An imaging unit 12104 provided in the rear bumper or back door mainly acquires an image behind the vehicle 12100 .
- the imaging unit 12105 provided above the windshield in the passenger compartment is mainly used for detecting preceding vehicles, pedestrians, obstacles, traffic lights, traffic signs, lanes, and the like.
- FIG. 35 shows an example of the imaging range of the imaging units 12101 to 12104.
- the imaging range 12111 indicates the imaging range of the imaging unit 12101 provided in the front nose
- the imaging ranges 12112 and 12113 indicate the imaging ranges of the imaging units 12102 and 12103 provided in the side mirrors, respectively
- the imaging range 12114 The imaging range of an imaging unit 12104 provided on the rear bumper or back door is shown. For example, by superimposing the image data captured by the imaging units 12101 to 12104, a bird's-eye view image of the vehicle 12100 viewed from above can be obtained.
- At least one of the imaging units 12101 to 12104 may have a function of acquiring distance information.
- at least one of the imaging units 12101 to 12104 may be a stereo camera composed of a plurality of imaging elements, or may be an imaging element having pixels for phase difference detection.
- the microcomputer 12051 determines the distance to each three-dimensional object within the imaging ranges 12111 to 12114 and changes in this distance over time (relative velocity with respect to the vehicle 12100). , it is possible to extract, as the preceding vehicle, the closest three-dimensional object on the traveling path of the vehicle 12100, which runs at a predetermined speed (for example, 0 km/h or more) in substantially the same direction as the vehicle 12100. can. Furthermore, the microcomputer 12051 can set the inter-vehicle distance to be secured in advance in front of the preceding vehicle, and perform automatic brake control (including following stop control) and automatic acceleration control (including following start control). In this way, cooperative control can be performed for the purpose of automatic driving in which the vehicle runs autonomously without relying on the operation of the driver.
- automatic brake control including following stop control
- automatic acceleration control including following start control
- the microcomputer 12051 converts three-dimensional object data related to three-dimensional objects to other three-dimensional objects such as motorcycles, ordinary vehicles, large vehicles, pedestrians, and utility poles. It can be classified and extracted and used for automatic avoidance of obstacles. For example, the microcomputer 12051 distinguishes obstacles around the vehicle 12100 into those that are visible to the driver of the vehicle 12100 and those that are difficult to see. Then, the microcomputer 12051 judges the collision risk indicating the degree of danger of collision with each obstacle, and when the collision risk is equal to or higher than the set value and there is a possibility of collision, an audio speaker 12061 and a display unit 12062 are displayed. By outputting an alarm to the driver via the drive system control unit 12010 and performing forced deceleration and avoidance steering via the drive system control unit 12010, driving support for collision avoidance can be performed.
- At least one of the imaging units 12101 to 12104 may be an infrared camera that detects infrared rays.
- the microcomputer 12051 can recognize a pedestrian by determining whether or not the pedestrian exists in the captured images of the imaging units 12101 to 12104 .
- recognition of a pedestrian is performed by, for example, a procedure for extracting feature points in images captured by the imaging units 12101 to 12104 as infrared cameras, and performing pattern matching processing on a series of feature points indicating the outline of an object to determine whether or not the pedestrian is a pedestrian.
- the audio image output unit 12052 outputs a rectangular outline for emphasis to the recognized pedestrian. is superimposed on the display unit 12062 . Also, the audio/image output unit 12052 may control the display unit 12062 to display an icon or the like indicating a pedestrian at a desired position.
- the technology according to the present disclosure can be applied to the imaging unit 12031 among the configurations described above.
- the imaging unit 12031 By applying the technology according to the present disclosure to the imaging unit 12031, the imaging unit 12031 with a simpler configuration can be realized.
- Example of application to an endoscopic surgery system The technology (the present technology) according to the present disclosure can be applied to various products.
- the technology according to the present disclosure may be applied to an endoscopic surgery system.
- FIG. 36 is a diagram showing an example of a schematic configuration of an endoscopic surgery system to which the technology according to the present disclosure (this technology) can be applied.
- FIG. 36 shows how an operator (physician) 11131 is performing surgery on a patient 11132 on a patient bed 11133 using an endoscopic surgery system 11000 .
- an endoscopic surgery system 11000 includes an endoscope 11100, other surgical instruments 11110 such as a pneumoperitoneum tube 11111 and an energy treatment instrument 11112, and a support arm device 11120 for supporting the endoscope 11100. , and a cart 11200 loaded with various devices for endoscopic surgery.
- An endoscope 11100 is composed of a lens barrel 11101 whose distal end is inserted into the body cavity of a patient 11132 and a camera head 11102 connected to the proximal end of the lens barrel 11101 .
- an endoscope 11100 configured as a so-called rigid scope having a rigid lens barrel 11101 is illustrated, but the endoscope 11100 may be configured as a so-called flexible scope having a flexible lens barrel. good.
- the tip of the lens barrel 11101 is provided with an opening into which the objective lens is fitted.
- a light source device 11203 is connected to the endoscope 11100, and light generated by the light source device 11203 is guided to the tip of the lens barrel 11101 by a light guide extending inside the lens barrel 11101, where it reaches the objective. Through the lens, the light is irradiated toward the observation object inside the body cavity of the patient 11132 .
- the endoscope 11100 may be a straight scope, a perspective scope, or a side scope.
- An optical system and an imaging element are provided inside the camera head 11102, and the reflected light (observation light) from the observation target is focused on the imaging element by the optical system.
- the imaging device photoelectrically converts the observation light to generate an electrical signal corresponding to the observation light, that is, an image signal corresponding to the observation image.
- the image signal is transmitted to a camera control unit (CCU: Camera Control Unit) 11201 as RAW data.
- CCU Camera Control Unit
- the CCU 11201 is composed of a CPU (Central Processing Unit), a GPU (Graphics Processing Unit), etc., and controls the operations of the endoscope 11100 and the display device 11202 in an integrated manner. Further, the CCU 11201 receives an image signal from the camera head 11102 and performs various image processing such as development processing (demosaicing) for displaying an image based on the image signal.
- CPU Central Processing Unit
- GPU Graphics Processing Unit
- the display device 11202 displays an image based on an image signal subjected to image processing by the CCU 11201 under the control of the CCU 11201 .
- the light source device 11203 is composed of a light source such as an LED (light emitting diode), for example, and supplies the endoscope 11100 with irradiation light for imaging a surgical site or the like.
- a light source such as an LED (light emitting diode)
- LED light emitting diode
- the input device 11204 is an input interface for the endoscopic surgery system 11000.
- the user can input various information and instructions to the endoscopic surgery system 11000 via the input device 11204 .
- the user inputs an instruction or the like to change imaging conditions (type of irradiation light, magnification, focal length, etc.) by the endoscope 11100 .
- the treatment instrument control device 11205 controls driving of the energy treatment instrument 11112 for tissue cauterization, incision, blood vessel sealing, or the like.
- the pneumoperitoneum device 11206 inflates the body cavity of the patient 11132 for the purpose of securing the visual field of the endoscope 11100 and securing the operator's working space, and injects gas into the body cavity through the pneumoperitoneum tube 11111. send in.
- the recorder 11207 is a device capable of recording various types of information regarding surgery.
- the printer 11208 is a device capable of printing various types of information regarding surgery in various formats such as text, images, and graphs.
- the light source device 11203 that supplies the endoscope 11100 with irradiation light for photographing the surgical site can be composed of, for example, a white light source composed of an LED, a laser light source, or a combination thereof.
- a white light source is configured by a combination of RGB laser light sources
- the output intensity and output timing of each color (each wavelength) can be controlled with high accuracy. It can be carried out.
- the laser light from each of the RGB laser light sources is irradiated to the observation object in a time division manner, and by controlling the driving of the imaging device of the camera head 11102 in synchronization with the irradiation timing, each of RGB can be handled. It is also possible to pick up images by time division. According to this method, a color image can be obtained without providing a color filter in the imaging element.
- the driving of the light source device 11203 may be controlled so as to change the intensity of the output light every predetermined time.
- the drive of the imaging device of the camera head 11102 in synchronism with the timing of the change in the intensity of the light to obtain an image in a time-division manner and synthesizing the images, a high dynamic A range of images can be generated.
- the light source device 11203 may be configured to be able to supply light in a predetermined wavelength band corresponding to special light observation.
- special light observation for example, the wavelength dependence of light absorption in body tissues is used to irradiate a narrower band of light than the irradiation light (i.e., white light) used during normal observation, thereby observing the mucosal surface layer.
- irradiation light i.e., white light
- Narrow Band Imaging in which a predetermined tissue such as a blood vessel is imaged with high contrast, is performed.
- fluorescence observation may be performed in which an image is obtained from fluorescence generated by irradiation with excitation light.
- the body tissue is irradiated with excitation light and the fluorescence from the body tissue is observed (autofluorescence observation), or a reagent such as indocyanine green (ICG) is locally injected into the body tissue and the body tissue is examined.
- a fluorescence image can be obtained by irradiating excitation light corresponding to the fluorescence wavelength of the reagent.
- the light source device 11203 can be configured to be able to supply narrowband light and/or excitation light corresponding to such special light observation.
- FIG. 37 is a block diagram showing an example of functional configurations of the camera head 11102 and CCU 11201 shown in FIG.
- the camera head 11102 has a lens unit 11401, an imaging section 11402, a drive section 11403, a communication section 11404, and a camera head control section 11405.
- the CCU 11201 has a communication section 11411 , an image processing section 11412 and a control section 11413 .
- the camera head 11102 and the CCU 11201 are communicably connected to each other via a transmission cable 11400 .
- a lens unit 11401 is an optical system provided at a connection with the lens barrel 11101 . Observation light captured from the tip of the lens barrel 11101 is guided to the camera head 11102 and enters the lens unit 11401 .
- a lens unit 11401 is configured by combining a plurality of lenses including a zoom lens and a focus lens.
- the number of imaging elements constituting the imaging unit 11402 may be one (so-called single-plate type) or plural (so-called multi-plate type).
- image signals corresponding to RGB may be generated by each image pickup element, and a color image may be obtained by synthesizing the image signals.
- the imaging unit 11402 may be configured to have a pair of imaging elements for respectively acquiring right-eye and left-eye image signals corresponding to 3D (dimensional) display.
- the 3D display enables the operator 11131 to more accurately grasp the depth of the living tissue in the surgical site.
- a plurality of systems of lens units 11401 may be provided corresponding to each imaging element.
- the imaging unit 11402 does not necessarily have to be provided in the camera head 11102 .
- the imaging unit 11402 may be provided inside the lens barrel 11101 immediately after the objective lens.
- the drive unit 11403 is configured by an actuator, and moves the zoom lens and focus lens of the lens unit 11401 by a predetermined distance along the optical axis under control from the camera head control unit 11405 . Thereby, the magnification and focus of the image captured by the imaging unit 11402 can be appropriately adjusted.
- the communication unit 11404 is composed of a communication device for transmitting and receiving various information to and from the CCU 11201.
- the communication unit 11404 transmits the image signal obtained from the imaging unit 11402 as RAW data to the CCU 11201 via the transmission cable 11400 .
- the communication unit 11404 receives a control signal for controlling driving of the camera head 11102 from the CCU 11201 and supplies it to the camera head control unit 11405 .
- the control signal includes, for example, information to specify the frame rate of the captured image, information to specify the exposure value at the time of imaging, and/or information to specify the magnification and focus of the captured image. Contains information about conditions.
- the imaging conditions such as the frame rate, exposure value, magnification, and focus may be appropriately designated by the user, or may be automatically set by the control unit 11413 of the CCU 11201 based on the acquired image signal. good.
- the endoscope 11100 is equipped with so-called AE (Auto Exposure) function, AF (Auto Focus) function, and AWB (Auto White Balance) function.
- the camera head control unit 11405 controls driving of the camera head 11102 based on the control signal from the CCU 11201 received via the communication unit 11404.
- the communication unit 11411 is composed of a communication device for transmitting and receiving various information to and from the camera head 11102 .
- the communication unit 11411 receives image signals transmitted from the camera head 11102 via the transmission cable 11400 .
- the communication unit 11411 transmits a control signal for controlling driving of the camera head 11102 to the camera head 11102 .
- Image signals and control signals can be transmitted by electric communication, optical communication, or the like.
- the image processing unit 11412 performs various types of image processing on the image signal, which is RAW data transmitted from the camera head 11102 .
- the control unit 11413 performs various controls related to imaging of the surgical site and the like by the endoscope 11100 and display of the captured image obtained by imaging the surgical site and the like. For example, the control unit 11413 generates control signals for controlling driving of the camera head 11102 .
- control unit 11413 causes the display device 11202 to display a captured image showing the surgical site and the like based on the image signal that has undergone image processing by the image processing unit 11412 .
- the control unit 11413 may recognize various objects in the captured image using various image recognition techniques. For example, the control unit 11413 detects the shape, color, and the like of the edges of objects included in the captured image, thereby detecting surgical instruments such as forceps, specific body parts, bleeding, mist during use of the energy treatment instrument 11112, and the like. can recognize.
- the control unit 11413 may use the recognition result to display various types of surgical assistance information superimposed on the image of the surgical site. By superimposing and presenting the surgery support information to the operator 11131, the burden on the operator 11131 can be reduced and the operator 11131 can proceed with the surgery reliably.
- a transmission cable 11400 connecting the camera head 11102 and the CCU 11201 is an electrical signal cable compatible with electrical signal communication, an optical fiber compatible with optical communication, or a composite cable of these.
- wired communication is performed using the transmission cable 11400, but communication between the camera head 11102 and the CCU 11201 may be performed wirelessly.
- the technology according to the present disclosure can be applied to, for example, the imaging unit 11402 of the camera head 11102 among the configurations described above.
- the technology according to the present disclosure can be applied to the imaging unit 11402, it is possible to obtain a good image of the surgical site while realizing simplification of the structure.
- the technology according to the present disclosure may also be applied to, for example, a microsurgery system.
- the first separation section of the separation section may include a groove and an insulator embedded in the groove.
- the insulator may be formed of silicon oxide, silicon nitride, or a composite of silicon oxide and silicon nitride.
- the insulator may be a metal or polycrystalline silicon with silicon oxide or silicon nitride formed around it.
- the metal or polycrystalline silicon buried in the insulator may be electrically floating or connected to a fixed potential such as ground.
- the insulator of the second isolation part of the isolation part can be made of silicon nitride, a low dielectric constant material, air, or the like.
- the present technology is applied to a solid-state imaging device including two layers of the first semiconductor layer and the second semiconductor layer on the third base, but when three or more semiconductor layers are provided on the third base, It is also applicable to
- a solid-state imaging device capable of easily realizing the structure of an insulating structure disposed around external terminals, and a method of manufacturing a solid-state imaging device capable of reducing the number of steps for manufacturing the insulating structure. can be provided.
- the present technology has the following configuration. (1) a first semiconductor layer having a pixel region in which a plurality of pixels are arranged and a peripheral region provided around the pixel region; a second semiconductor layer stacked on the first semiconductor layer on the side opposite to the light incident side of the pixel and provided with a pixel circuit connected to the pixel; an external terminal disposed in an opening leading from the peripheral region of the first semiconductor layer to the second semiconductor layer; a first isolation portion disposed in the first semiconductor layer in the peripheral region and surrounding at least a portion of a periphery outside the opening; a second isolation portion disposed in the second semiconductor layer in a region corresponding to the peripheral region and surrounding at least a portion of a periphery outside the opening; A solid-state imaging device with (2) The solid-state imaging device according to (1), wherein the first separating section surrounds the entire area around the outside of the opening.
- the first separating section a first groove formed in the thickness direction from the light incident side of the first semiconductor layer; an insulator formed in the first groove;
- the first separating section a first groove formed in the thickness direction from the light incident side of the first semiconductor layer; an insulator formed in the first groove; a metal or polycrystalline silicon embedded within the insulator;
- the solid-state imaging device according to (8) above comprising: (10) The solid-state imaging device according to (7), wherein the first groove penetrates the first semiconductor layer.
- the second separating section a second groove formed in the thickness direction from the light incident side of the second semiconductor layer; an insulator formed in the second groove;
- a pixel separating portion for separating a plurality of pixels in a pixel region of the first semiconductor layer, and forming at least around an outer periphery of an opening leading to an external terminal arranged in a peripheral region around the pixel region forming a first separation part surrounding a part; forming a second semiconductor layer in which a pixel circuit connected to the pixel is disposed on the first semiconductor layer on the side opposite to the light incident side of the pixel; In the pixel circuit, a circuit isolation portion is formed that penetrates the second semiconductor layer in the thickness direction, and in the peripheral region, the second isolation portion surrounds at least a portion of the periphery outside the opening in the second semiconductor layer.
Landscapes
- Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Electromagnetism (AREA)
- Solid State Image Pick-Up Elements (AREA)
Abstract
Description
第2部品において複数配列された撮像素子の周囲には半導体層を貫通する開口部が形成され、開口部内には外部接続電極が配置されている。さらに、半導体層の開口部の周囲にはディープトレンチ分離(Deep Trench Isolation)による絶縁構造体が形成されている。
このため、外部接続電極に接続されるワイヤが仮に開口部内壁に接触しても、半導体層に形成された素子に対して、絶縁体構造により絶縁状態が確保されている。従って、リーク現象が防止可能となる。また、絶縁構造体により半導体層の機械的強度が向上されているので、ワイヤのボンディングに起因するクラックの発生が減少可能となる。さらに、ダイシングに起因するチップ端部のチッピングの発生が抑制可能となる。
1.第1実施の形態
第1実施の形態は、固体撮像装置及び固体撮像装置の製造方法に、本技術を適用した例を説明する。
2.第2実施の形態
第2実施の形態は、第1実施の形態に係る固体撮像装置において、分離部の平面形状を変えた例を説明する。
3.第3実施の形態
第3実施の形態は、第1実施の形態に係る固体撮像装置において、分離部の断面構造並びに平面形状を変えた例を説明する。
4.第4実施の形態
第4実施の形態は、第1実施の形態に係る固体撮像装置において、分離部の断面構造並びに平面形状を変えた例を説明する。
5.第5実施の形態
第5実施の形態は、第1実施の形態に係る固体撮像装置において、分離部の断面構造並びに平面形状を変えた例を説明する。
6.第6実施の形態
第6実施の形態は、第1実施の形態に係る固体撮像装置において、分離部の断面構造並びに平面形状を変えた例を説明する。
7.第7実施の形態
第7実施の形態は、第1実施の形態に係る固体撮像装置において、分離部の断面構造並びに平面形状を変えた例を説明する。
8.移動体への応用例
移動体制御システムの一例である車両制御システムに本技術を適用した例を説明する。
9.内視鏡手術システムへの応用例
内視鏡手術システムに本技術を適用した例を説明する。
10.その他の実施の形態
なお、これらの各方向は、説明の理解を助けるために示されており、本技術の方向を限定するものではない。
図1~図22を用いて、本開示の第1実施の形態に係る固体撮像装置1及び固体撮像装置1の製造方法を説明する。
(1)固体撮像装置1の平面レイアウト構成
図1は、本開示の第1実施の形態に係る固体撮像装置1の概略平面構成例を表している。
図1に示されるように、固体撮像装置1は、画素領域2と、周辺領域3とを備えている。固体撮像装置1は、矢印Z方向から見て(以下、単に「平面視」という。)、矩形状の平面形状に形成されている。画素領域2は固体撮像装置1の光入射側となる表面中央部に配置されている。画素領域2には、入射された光を電気信号に変換する画素20が行列状に複数配列されている。
それぞれの外部端子324の表面は、半導体層、絶縁層等を厚さ方向に掘り下げて形成された開口(ボンディング開口)4内において露出されている。外部端子324にはワイヤ8(図4参照)が電気的に接続される構成とされている。
開口4の側面外側の周囲の少なくとも一部には、絶縁構造体(パッド周辺ガードリング)を構築する分離部5が、開口4を取り囲んで配設されている。分離部5の詳細な構造は後に説明する。
図2に示されるように、1つの画素20は、フォトダイオード21と、転送トランジスタ22との直列回路により構成されている。
フォトダイオード21のアノード端子は基準電位GNDに接続され、カソード端子は転送トランジスタ22の一方の端子に接続されている。フォトダイオード21は固体撮像装置1の外部から入射された光を電気信号に変換する。
転送トランジスタ22の他方の端子は画素回路24に接続されている。転送トランジスタ22の制御端子は水平信号線23に接続されている。
転送トランジスタ22の他方の端子は、FD変換ゲイン切替えトランジスタ25の一方の端子及び増幅トランジスタ27の制御端子に接続されている。FD変換ゲイン切替えトランジスタ25の他方の端子はリセットトランジスタ26の一方の端子に接続されている。リセットトランジスタ26の他方の端子は電源電位VDDに接続されている。増幅トランジスタ27の一方の端子は選択トランジスタ28の一方の端子に接続されている。増幅トランジスタ27の他方の端子は電源電位VDDに接続されている。選択トランジスタ28の他方の端子は垂直信号線29に接続されている。
図3に示されるように、固体撮像装置1は、第1基体100と、第2基体200と、第3基体300とを積層して構成されている。第1基体100は第2基体200上に積層され、かつ、接合されている。第2基体200は、第3基体300上に積層され、かつ、接合されている。
画素20のフォトダイオード21は、n型半導体領域111と、p型半導体領域112とを備えている。n型半導体領域111は、第1半導体層110の光入射側に配設され、カソード端子を構成している。p型半導体領域112は、第1半導体層110の第2基体200側に配設され、アノード端子を構成している。p型半導体領域112はp型ウエル領域として構成されている。
画素20の転送トランジスタ22は、n型半導体領域111と、n型半導体領域113と、電極114とを備えている。n型半導体領域111は、フォトダイオード21のカソード端子と共用され、転送トランジスタ22の一方の端子として構成されている。n型半導体領域113は、p型半導体領域112の第2基体200側に配設され、転送トランジスタ22の他方の端子として構成されている。電極114は、p型半導体領域112の第2基体200側の表面部からp型半導体領域112を貫通し、n型半導体領域111まで到達して形成されている。電極114は転送トランジスタ22の制御端子として構成されている。電極114は例えば多結晶珪素により形成されている。
ピニング領域132は溝131内壁に沿って形成されている。ピニング領域132は、負の固定電荷を有し、暗電流の発生を抑制可能な絶縁材料により形成されている。例えば、ピニング領域132は、酸化ハフニウム(HfO)、酸化ジルコニウム(ZrO)、酸化アルミニウム(AlO)、酸化チタン(TiO)又は酸化タンタル(TaO)により形成されている。
絶縁膜133は、ピニング領域132を介在し、溝131内壁に沿って形成されている。絶縁膜133は例えば酸化珪素(SiO)により形成されている。
遮光膜134は、絶縁膜133を介在し、溝131内部に埋設されている。遮光膜134は、例えばタングステン(W)又は多結晶珪素により形成されている。
第1電極端子121は、画素分離領域130下において、第1半導体層110の第2基体200側に配設されている。第1電極端子121は転送トランジスタ22のn型半導体領域113に接続されている。第1電極端子121は例えば多結晶珪素により形成されている。
第2電極端子122は、画素分離領域130下において、第1半導体層110の第2基体200側に配設されている。第2電極端子122はp型半導体領域115に接続されている。第2電極端子122は、第1電極端子121と同一導電層に形成され、かつ、第1電極端子121と同一導電性材料により形成されている。
絶縁層123は、例えば酸化珪素膜、窒化珪素(SiN)膜のそれぞれを積層して形成されている。
第2半導体層210はp型半導体領域211を備えている。p型半導体領域211はウエル領域として構成されている。
FD変換ゲイン切替えトランジスタ25は、一対のn型半導体領域212と、電極221とを備えている。n型半導体領域212は、p型半導体領域211の第3基体300側の表面部に配設され、一方及び他方の端子として構成されている。電極221はp型半導体領域211の第3基体300側の表面上に配設され、制御端子として構成されている。電極221は例えば多結晶珪素により形成されている。
増幅トランジスタ27は、図示省略の一対のn型半導体領域と、電極222とを備えている。n型半導体領域は、n型半導体領域212と同様にp型半導体領域211の表面部に配設され、一方及び他方の端子として構成されている。電極222は、電極221と同一導電層の部位を有し、制御端子として構成されている。
絶縁層224は、例えば酸化珪素膜、窒化珪素膜のそれぞれを積層して形成されている。
絶縁体231は、FD変換ゲイン切替えトランジスタ25等の半導体素子が配設されていない領域において、第2半導体層210に配設されている。第2半導体層210の厚さ方向の全域に絶縁体231が形成されている。貫通孔232は、絶縁体231を厚さ方向に貫通して形成されている。貫通配線233は貫通孔232内に配設されている。貫通配線233の第1基体100側は、第1配線層120の第1電極端子121まで達し、第1電極端子121に接続されている。貫通配線233の第3基体300側は、第2半導体層210に最も近い配線223に接続されている。貫通配線233は例えばタングステンにより形成されている。
また、別の貫通配線233の第1基体100側は、第1配線層120の第2電極端子122まで達し、第2電極端子122に接続されている。
基板30には単結晶珪素基板が使用されている。基板30の第2基体200側の表面部には、周辺回路を構築するトランジスタ31が配設されている。詳細な説明は省略するが、周辺回路は、例えば、入力部、タイミング制御部、行駆動部、列信号処理部、画像信号処理部及び出力部を備えている。
図3に示されるトランジスタ31はn型絶縁ゲート電界効果トランジスタ(Insulated Gate Field Effect Transistor)である。図示を省略するが、基板30の表面部にはp型絶縁ゲート電界効果トランジスタが配設されている。
絶縁層323は、例えば酸化珪素膜、窒化珪素膜のそれぞれを積層して形成されている。
図1に示される周辺領域3には、図4~図6に示されるように、外部端子324、開口4及び分離部5が配設されている。
第1分離部51は第1基体100の第1半導体層110に配設されている。第1分離部51は、溝511と、ピニング領域512と、絶縁膜513と、遮光膜514とを備えている。
溝511は、開口4外側の周囲の全域を取り囲んで配設され、第1半導体層110を厚さ方向に貫通して形成されている。開口4の角部分を除いて、溝511から開口4内壁までの距離は一定である。平面視において、溝511は、開口4外側の周囲を取り囲む矩形状に形成されている。
ピニング領域512は溝511内壁に沿って形成されている。絶縁膜513は、ピニング領域512を介在し、溝511内壁に沿って形成されている。遮光膜514は、絶縁膜513を介在し、溝511内部に埋設されている。
また、第1分離部51の光入射側の表面上には、画素分離領域130の遮光膜135と同様に、遮光膜515が配設されている。
なお、第1分離部51に、ピニング領域512は形成されていなくてもよい。第1分離部51に、遮光膜514のそれぞれは形成されていなくてもよい。
さらに、溝511の側壁に沿って第1半導体層110にp型半導体領域が形成されていてもよい。そのp型半導体領域は、例えば固相拡散技術又はプラズマドープ技術により形成可能である。
絶縁体521は、開口4外側の周囲の全域を取り囲んで配設され、第1分離部51よりも開口4側に近い位置に形成されている。絶縁体521は、第2半導体層210の厚さ方向の全域に形成されている。
溝522は、絶縁体521を厚さ方向に貫通して形成され、開口4外側の周囲の全域を取り囲んで配設されている。平面視において、溝522は、開口4外側の周囲を取り囲む矩形状に形成されている。第1実施の形態では、第1分離部51と開口4との間に3本の溝522が等間隔において配設されている。溝522の本数は、3本に限定されるものではなく、1本、2本又は4本以上であってもよい。
埋設体523は溝522内に埋設されている。分離体524は埋設体523の第1基体100側に接続して配設されている。なお、分離体524と埋設体523との間には実際には複数の絶縁膜が介在しているが、これら複数の絶縁膜に開口が形成され、開口を通して分離体524と埋設体523とが接している。なお、分離体524と埋設体523との間は絶縁膜により分離されていてもよい。
なお、分離体524は、例えば多結晶珪素などの導電性材料により形成されているが、絶縁材料により形成してもよい。
なお、隣接する外部端子324間において、隣接する一方の外部端子324の周囲に配設された分離部5を、隣接する他の一方の外部端子324の周囲に配設された分離部5として使用してもよい(図1及び図5参照)。つまり、隣接する外部端子324間には、1つの分離部5が配設される構成とすることができる。
また、外部端子324とダイシング領域7との間の、外部端子324の周囲の一部に分離部5が配設されてもよい。この場合、ダイシング工程に起因するクラックやチッピングの発生を効果的に抑制することができる。
さらに、外部端子324と画素領域2との間の、外部端子324の周囲の一部に分離部5が配設されてもよい。この場合、ワイヤ8が開口4内壁に仮に接触しても、画素領域2へのリーク現象を効果的に抑制することができる。
第1実施の形態に係る固体撮像装置1の製造方法、特に周辺領域3の製造方法は、図7~図22に示される、以下の製造工程を備えている。以下、周辺領域3の製造方法について詳細に説明する。
最初に、図7に示されるように、第1基体100のベースとなる第1半導体層110が準備される。第1半導体層110は例えば単結晶珪素基板(ウエハ)である。
第1分離部51では、まず画素領域2の画素分離領域130の溝131を形成する工程と同一工程により溝511が形成される。溝511の形成には、フォトリソグラフィ技術及び異方性エッチング技術が使用される。そして、画素分離領域130では、図示省略のp型半導体領域、絶縁膜、埋設体のそれぞれが順次形成される。これらの工程と同一工程により、第1分離部51では、p半導体領域515、絶縁膜516、埋設体517のそれぞれが順次形成される。
p型半導体領域518は、溝511の少なくとも側壁に沿って第1半導体層110に形成される。p型半導体領域518の形成には、例えば固相拡散技術又はプラズマドープ技術が使用される。絶縁膜516は溝511の側壁及び底辺に沿って第1半導体層110上に形成される。絶縁膜516の形成には、例えば熱酸化技術が使用される。埋設体517は、溝511内において、絶縁膜516上に形成される。埋設体517の形成には、例えば化学気相成長(Chemical Vapor Deposition)技術又は原子層堆積(Atomic Layer Deposition)技術と、化学機械研磨(Chemical Mechanical Polishing)技術とが使用される。
図9に示されるように、周辺領域3において、第1半導体層110の表面上に第2分離部52の分離体524が形成される。分離体524は、画素領域2の電極114を形成する工程と同一工程により形成される。電極114が形成されると、第1基体100の第1配線層120が実質的に完成する。
なお、分離体524が第1電極端子121及び第2電極端子122のそれぞれを形成する工程と同一の工程により形成される場合には、サイトウォールスペーサは形成されない。
図13に示されるように、第2半導体層210が厚さ方向に研磨され、第2半導体層210が薄肉化される。
図15に示されるように、溝522内に埋設体523が埋設される。埋設体523の形成には、例えば化学気相成長技術又は原子層堆積技術と、化学機械研磨技術とが使用される。埋設体523は、フルトレンチエリア230の貫通配線233を形成する工程と同一工程により形成される。
埋設体523が形成されると、絶縁体521、溝522、埋設体523及び分離体524を備えた第2分離部52が完成する。さらに、第2分離部52が完成すると、第1分離部51及び第2分離部52を備えた分離部5が完成する。
次に、第1基体100及び第2基体200の上下方向を反転させ、第3基体300上に第2基体200が積層される(図19参照)。図3に示されるように、第3基体300は周辺回路を構築するトランジスタ31が搭載された基板30を備え、基板30の表面上には第3配線層320が配設されている。第3配線層320の最上層には端子325が配設されている。
第3基体300に第2基体200及び第1基体100が積層された後、図19に示されるように、第3基体300の端子325に第2基体200の端子225が接合される。
第1半導体層110が薄肉化されると、第1分離部51が第1半導体層110の表面に露出する。引き続き、第1分離部51の埋設体517及び絶縁膜516が選択的に除去される。そして、図20に示されるように、溝511内にピニング領域512、絶縁膜513、遮光膜514のそれぞれが順次形成される。第1分離部51のピニング領域512、絶縁膜513及び遮光膜514は、画素分離領域130のピニング領域132、絶縁膜133及び遮光膜134と同一工程により形成される。さらに、画素分離領域130のピニング領域132を形成する工程と同一の工程により、第1基体100の光入射側の表面上に電荷固定膜140が形成される。
ここまでの工程が終了すると、第1分離部51が完成する。更に第1半導体層110及び第1配線層120を有する第1基体100が完成する。
図21に示されるように、画素領域2及び周辺領域3において、第1基体100の光入射側の表面上に絶縁膜150が形成される。この後、画素領域2では、絶縁膜150上に受光レンズ160が形成される。
第1実施の形態に係る固体撮像装置1は、図1~図3に示されるように、第1半導体層110と、第2半導体層210とを備える。第1半導体層110は、複数の画素20が配列された画素領域2及び画素領域2の周囲に配設された周辺領域3を有する。第2半導体層210は、画素20の光入射側とは反対側において第1半導体層110に積層され、画素20に接続された画素回路24が配設される。
そして、固体撮像装置1は、図1、図4~図6に示されるように、外部端子324と、第1分離部51と、第2分離部52とを備える。外部端子324は、第1半導体層110の周辺領域3から第2半導体層210に通じる開口4内に配設される。第1分離部51は、周辺領域3において第1半導体層110に配設され、開口4外側の周囲の少なくとも一部を囲む。第2分離部52は、周辺領域3に対応する領域において第2半導体層210に配設され、開口4外側の周囲の少なくとも一部を囲む。
このため、画素20と画素回路24とが積層され、第1半導体層110に第2半導体層210が積層されても、第1半導体層110に第1分離部51が配設され、第2半導体層210に第2分離部52が配設される。従って、固体撮像装置1において、絶縁構造体となる分離部5の構造を簡易に実現することができる。
第2半導体層210では、画素回路24に対して、第2分離部52によりワイヤ8との絶縁状態が確保される。このため、画素回路24とワイヤとの間のリーク現象を防止することができる。
さらに、第1分離部51により第1半導体層110の機械的強度が向上され、第2分離部52により第2半導体層210の機械的強度が向上される。このため、ワイヤ8のボンディングに起因するクラックの発生や、ダイシング処理に起因するチップ端部のチッピングの発生が抑制可能となる。
第1分離部51の溝511は、画素分離領域130の溝131と同様に、第1半導体層110を貫通する。このため、第1分離部51の構造を簡易に実現することができる。
第2分離部52の溝522は、フルトレンチエリア230の貫通孔232と同様に、第2半導体層210を貫通する。このため、第2分離部52の構造を簡易に実現することができる。
このため、第1分離部51が画素分離領域130を形成する工程を利用して形成され、第2分離部52が回路分離部を形成する工程を利用して形成される。つまり、第1分離部51及び第2分離部52を形成する工程を、別途、備える場合に比べて、固体撮像装置1の製造工程数を削減することができる。
第1実施の形態の変形例に係る固体撮像装置1は、図23に示されるように、分離部5の平面形状を変えている。
詳しく説明すると、第1分離部51は、平面視において、開口4の角部に対応する箇所を矢印X方向及び矢印Y方向の平面上において斜めに配設している。つまり、第1分離部51の平面形状は八角形形状に形成されている。第2分離部52の平面形状は、同様に、平面視において、八角形形状に形成されている。
第2実施の形態に係る固体撮像装置1は、第1実施の形態に係る固体撮像装置1において、周辺領域3の第2半導体層210の構造を変えた例を説明する。
図24及び図25に示されるように、第2実施の形態に係る固体撮像装置1では、周辺領域3において、第2分離部52により周囲を囲まれた領域内の第2半導体層210が配設されていない。第2半導体層210に相当する箇所には絶縁体521が配設されている。
この構成以外は、第2実施の形態に係る固体撮像装置1の構成は、第1実施の形態に係る固体撮像装置1の構成と同一である。
第3実施の形態に係る固体撮像装置1は、第1実施の形態に係る固体撮像装置1において、周辺領域3の分離部5の構造を変えた例を説明する。
図26及び図27に示されるように、第3実施の形態に係る固体撮像装置1では、周辺領域3において、開口4を中心として、分離部5の第1分離部51は、第2分離部52の配置位置よりも内側の位置に配設されている。
この構成以外は、第3実施の形態に係る固体撮像装置1の構成は、第1実施の形態に係る固体撮像装置1の構成と同一である。
また、固体撮像装置1では、開口4を中心として、第1分離部51は、第2分離部52の配設位置よりも内側の位置に配設されている。このため、開口4内壁から近い位置において、第1分離部51の絶縁性能を向上させることができ、第1半導体層110の機械的強度を向上させることができる。
第4実施の形態に係る固体撮像装置1は、第1実施の形態に係る固体撮像装置1において、周辺領域3の分離部5の構造を変えた例を説明する。
図28及び図29に示されるように、第4実施の形態に係る固体撮像装置1では、周辺領域3において、開口4を中心として、分離部5の第1分離部51は、第2分離部52の配置位置と同一の位置に配設されている。
この構成以外は、第4実施の形態に係る固体撮像装置1の構成は、第1実施の形態に係る固体撮像装置1の構成と同一である。
また、固体撮像装置1では、開口4を中心として、第1分離部51は、第2分離部52の配設位置と同一の位置に配設されている。このため、第1分離部51及び第2分離部52の絶縁性能を向上させることができ、第1半導体層110及び第2半導体層210の機械的強度を向上させることができる。
第5実施の形態に係る固体撮像装置1は、第1実施の形態に係る固体撮像装置1において、周辺領域3の分離部5の第2分離部52の構造を変えた例を説明する。
第1半導体領域525は、第1分離部51に対応する位置において、第2半導体層210に配設されている。第1半導体領域525は例えばp型半導体領域である。第1半導体領域525は、画素領域2に配設されるp型半導体領域213(図3参照)と同一の構造により構成され、同一製造工程により形成されている。
第2半導体領域526は、第1半導体領域525よりも開口4側において第2半導体層210に配設されている。第2半導体領域526は例えばn型半導体領域である。第2半導体領域526は、画素領域2又は周辺領域3にウエル領域に相当するn型半導体領域が配設される場合には、ウエル領域に相当するn型半導体領域と同一の構造により構成され、同一製造工程により形成される。ウエル領域に相当するn型半導体領域が配設されていない場合には、工程が追加され、第2半導体領域526が形成される。
素子分離部527は、第1半導体領域525と第2半導体領域526との間に配設されている。素子分離部527は、画素領域2に配設される素子分離部214と同一の構造により構成され、同一製造工程により形成されている。
また、第5実施の形態に係る固体撮像装置1では、第2分離部52の第1半導体領域525及び第2半導体領域526がn型半導体領域として形成され、素子分離部527がp型半導体領域として形成されてもよい。この場合、第2分離部52には、npn分離構造が形成される。
第6実施の形態並びに第7実施の形態に係る固体撮像装置1は、第1実施の形態に係る固体撮像装置1の外部端子324の構造を変えた例を説明する。
また、外部端子250は端子225に接続され、端子225は第3基体300の端子325に接合されている。
図33に示されるように、第7実施の形態に係る固体撮像装置1では、周辺領域3に外部端子170が配設されている。外部端子170は第1基体100の光入射側に配設されている。
外部端子170は、貫通配線171を通して、第2基体200の第2配線層220の配線223に接続されている。また、外部端子170は、貫通配線172を通して、第3基体300の端子325に接続されている。用途に応じて、貫通配線171、貫通配線172はいずれか一方であってもよい。
第7実施の形態に係る固体撮像装置1では、開口4が配設されていないが、周辺領域3において、第1分離部51及び第2分離部52を含む分離部5が配設されている。
本開示に係る技術(本技術)は、様々な製品へ応用することができる。例えば、本開示に係る技術は、自動車、電気自動車、ハイブリッド電気自動車、自動二輪車、自転車、パーソナルモビリティ、飛行機、ドローン、船舶、ロボット等のいずれかの種類の移動体に搭載される装置として実現されてもよい。
本開示に係る技術(本技術)は、様々な製品へ応用することができる。例えば、本開示に係る技術は、内視鏡手術システムに適用されてもよい。
本技術は、上記実施の形態に限定されるものではなく、その要旨を逸脱しない範囲内において、種々変更可能である。
例えば、固体撮像装置の周辺領域において、分離部の第1分離部が、溝と、溝内に埋設された絶縁体とを備えてもよい。この場合、絶縁体は、酸化珪素若しくは窒化珪素、又は酸化珪素と窒化珪素との複合により形成してもよい。また、絶縁体は、金属若しくは多結晶珪素の周囲に酸化珪素若しくは窒化珪素を形成したものでもよい。この場合、絶縁体内に埋設される金属若しくは多結晶珪素は、電気的にフローティング状態であってもよく、接地等の固定電位に接続された状態であってもよい。
さらに、分離部の第2分離部の絶縁体は、窒化珪素、低誘電率材料、空気等により形成可能である。
また、本技術は、第3基体上に2層の第1半導体層及び第2半導体層を備えた固体撮像装置に適用されているが、第3基体上に3層以上の半導体層を備える場合にも適用可能である。
本技術は、以下の構成を備えている。
(1)複数の画素が配列された画素領域及び前記画素領域の周囲に配設された周辺領域を有する第1半導体層と、
前記画素の光入射側とは反対側において前記第1半導体層に積層され、前記画素に接続された画素回路が配設された第2半導体層と、
前記第1半導体層の前記周辺領域から前記第2半導体層に通じる開口内に配設された外部端子と、
前記周辺領域において前記第1半導体層に配設され、前記開口外側の周囲の少なくとも一部を囲む第1分離部と、
前記周辺領域に対応する領域において前記第2半導体層に配設され、前記開口外側の周囲の少なくとも一部を囲む第2分離部と、
を備えた固体撮像装置。
(2)前記第1分離部は、前記開口外側の周囲の全域を囲んでいる
前記(1)に記載の固体撮像装置。
(3)前記第2分離部は、前記開口外側の周囲の全域を囲んでいる
前記(1)又は(2)に記載の固体撮像装置。
(4)前記開口を中心として、前記第1分離部は、前記第2分離部の配設位置よりも外側の位置に配設されている
前記(1)から(3)のいずれか1つに記載の固体撮像装置。
(5)前記開口を中心として、前記第1分離部は、前記第2分離部の配置位置と同一の位置に配設されている
前記(1)から(3)のいずれか1つに記載の固体撮像装置。
(6)前記開口を中心として、前記第1分離部は、前記第2分離部の配置位置よりも内側の位置に配設されている
前記(1)から(3)のいずれか1つに記載の固体撮像装置。
(7)前記第1分離部は、
前記第1半導体層の前記光入射側から厚さ方向に形成された第1溝と、
前記第1溝内に形成された絶縁体と、
を備えている前記(1)から(6)のいずれか1つに記載の固体撮像装置。
(8)前記絶縁体は、複数層により形成されている
前記(7)に記載の固体撮像装置。
(9)前記第1分離部は、
前記第1半導体層の前記光入射側から厚さ方向に形成された第1溝と、
前記第1溝内に形成された絶縁体と、
前記絶縁体内に埋設された金属又は多結晶珪素と、
を備えている前記(8)に記載の固体撮像装置。
(10)前記第1溝は、前記第1半導体層を貫通している
前記(7)に記載の固体撮像装置。
(11)前記第2分離部は、
前記第2半導体層の前記光入射側から厚さ方向に形成された第2溝と、
前記第2溝内に形成された絶縁体と、
を備えている前記(1)から(10)のいずれか1つに記載の固体撮像装置。
(12)前記第2溝は、前記第2半導体層を貫通している
前記請求項11に記載の固体撮像装置。
(13)前記第2溝は前記絶縁体を貫通して形成され、
前記第2溝内に導電体が形成されている
前記(11)に記載の固体撮像装置。
(14)前記導電体は、前記第1半導体層と電気的に分離されている
前記(13)に記載の固体撮像装置。
(15)前記画素領域において、前記第2半導体層を厚さ方向に貫通する貫通配線を更に備え、
前記導電層は、前記貫通配線と同一の構造により構成されている
前記(13)又は(14)に記載の固体撮像装置。
(16)前記第1半導体層の前記画素領域において前記画素の周囲に配設された画素分離部を更に備え、
前記第1分離部は、前記画素分離部と同一の構造により構成されている
前記(1)から(15)のいずれか1つに記載の固体撮像装置。
(17)前記画素分離部は、複数の前記画素間を分離している
前記(16)に記載の固体撮像装置。
(18)前記第2半導体層の前記画素回路において、前記第2半導体層を厚さ方向に貫通する回路分離部を更に備え、
前記第2分離部は、前記回路分離部と同一の構造により構成されている
前記(1)から(17)のいずれか1つに記載の固体撮像装置。
(19)第1半導体層の画素領域において複数の画素間を分離する画素分離部を形成し、かつ、前記画素領域の周辺の周辺領域に配設される外部端子に通じる開口外側の周囲の少なくとも一部を囲む第1分離部を形成し、
前記画素の光入射側とは反対側において、前記第1半導体層に、前記画素に接続される画素回路が配設される第2半導体層を形成し、
前記画素回路において前記第2半導体層を厚さ方向に貫通する回路分離部を形成し、かつ、前記周辺領域において前記第2半導体層に前記開口外側の周囲の少なくとも一部を囲む第2分離部を形成する
固体撮像装置の製造方法。
Claims (19)
- 複数の画素が配列された画素領域及び前記画素領域の周囲に配設された周辺領域を有する第1半導体層と、
前記画素の光入射側とは反対側において前記第1半導体層に積層され、前記画素に接続された画素回路が配設された第2半導体層と、
前記第1半導体層の前記周辺領域から前記第2半導体層に通じる開口内に配設された外部端子と、
前記周辺領域において前記第1半導体層に配設され、前記開口外側の周囲の少なくとも一部を囲む第1分離部と、
前記周辺領域に対応する領域において前記第2半導体層に配設され、前記開口外側の周囲の少なくとも一部を囲む第2分離部と、
を備えた固体撮像装置。 - 前記第1分離部は、前記開口外側の周囲の全域を囲んでいる
請求項1に記載の固体撮像装置。 - 前記第2分離部は、前記開口外側の周囲の全域を囲んでいる
請求項1に記載の固体撮像装置。 - 前記開口を中心として、前記第1分離部は、前記第2分離部の配設位置よりも外側の位置に配設されている
請求項1に記載の固体撮像装置。 - 前記開口を中心として、前記第1分離部は、前記第2分離部の配置位置と同一の位置に配設されている
請求項1に記載の固体撮像装置。 - 前記開口を中心として、前記第1分離部は、前記第2分離部の配置位置よりも内側の位置に配設されている
請求項1に記載の固体撮像装置。 - 前記第1分離部は、
前記第1半導体層の前記光入射側から厚さ方向に形成された第1溝と、
前記第1溝内に形成された絶縁体と、
を備えている請求項1に記載の固体撮像装置。 - 前記絶縁体は、複数層により形成されている
請求項7に記載の固体撮像装置。 - 前記第1分離部は、
前記第1半導体層の前記光入射側から厚さ方向に形成された第1溝と、
前記第1溝内に形成された絶縁体と、
前記絶縁体内に埋設された金属又は多結晶珪素と、
を備えている請求項8に記載の固体撮像装置。 - 前記第1溝は、前記第1半導体層を貫通している
請求項7に記載の固体撮像装置。 - 前記第2分離部は、
前記第2半導体層の前記光入射側から厚さ方向に形成された第2溝と、
前記第2溝内に形成された絶縁体と、
を備えている請求項1に記載の固体撮像装置。 - 前記第2溝は、前記第2半導体層を貫通している
請求項11に記載の固体撮像装置。 - 前記第2溝は、前記絶縁体を貫通して形成され、
前記第2溝内に導電体が形成されている
請求項11に記載の固体撮像装置。 - 前記導電体は、前記第1半導体層と電気的に分離されている
請求項13に記載の固体撮像装置。 - 前記画素領域において、前記第2半導体層を厚さ方向に貫通する貫通配線を更に備え、
前記導電層は、前記貫通配線と同一の構造により構成されている
請求項13に記載の固体撮像装置。 - 前記第1半導体層の前記画素領域において前記画素の周囲に配設された画素分離部を更に備え、
前記第1分離部は、前記画素分離部と同一の構造により構成されている
請求項1に記載の固体撮像装置。 - 前記画素分離部は、複数の前記画素間を分離している
請求項16に記載の固体撮像装置。 - 前記第2半導体層の前記画素回路において、前記第2半導体層を厚さ方向に貫通する回路分離部を更に備え、
前記第2分離部は、前記回路分離部と同一の構造により構成されている
請求項1に記載の固体撮像装置。 - 第1半導体層の画素領域において複数の画素間を分離する画素分離部を形成し、かつ、前記画素領域の周辺の周辺領域に配設される外部端子に通じる開口外側の周囲の少なくとも一部を囲む第1分離部を形成し、
前記画素の光入射側とは反対側において、前記第1半導体層に、前記画素に接続される画素回路が配設される第2半導体層を形成し、
前記画素回路において前記第2半導体層を厚さ方向に貫通する回路分離部を形成し、かつ、前記周辺領域において前記第2半導体層に前記開口外側の周囲の少なくとも一部を囲む第2分離部を形成する
固体撮像装置の製造方法。
Priority Applications (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE112022001714.7T DE112022001714T5 (de) | 2021-03-25 | 2022-01-11 | Festkörperbildgebungsvorrichtung und verfahren zur herstellung einer festkörperbildgebungsvorrichtung |
JP2023508651A JPWO2022201745A1 (ja) | 2021-03-25 | 2022-01-11 | |
KR1020237030685A KR20230159401A (ko) | 2021-03-25 | 2022-01-11 | 고체 촬상 장치 및 고체 촬상 장치의 제조 방법 |
US18/550,732 US20240162265A1 (en) | 2021-03-25 | 2022-01-11 | Solid-state imaging device and method of manufacturing solid-state imaging device |
CN202280020904.3A CN116982158A (zh) | 2021-03-25 | 2022-01-11 | 固体摄像装置和固体摄像装置的制造方法 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2021051844 | 2021-03-25 | ||
JP2021-051844 | 2021-03-25 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2022201745A1 true WO2022201745A1 (ja) | 2022-09-29 |
Family
ID=83396777
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2022/000527 WO2022201745A1 (ja) | 2021-03-25 | 2022-01-11 | 固体撮像装置及び固体撮像装置の製造方法 |
Country Status (6)
Country | Link |
---|---|
US (1) | US20240162265A1 (ja) |
JP (1) | JPWO2022201745A1 (ja) |
KR (1) | KR20230159401A (ja) |
CN (1) | CN116982158A (ja) |
DE (1) | DE112022001714T5 (ja) |
WO (1) | WO2022201745A1 (ja) |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2011114325A (ja) * | 2009-11-30 | 2011-06-09 | Sony Corp | 固体撮像装置とその製造方法、及び電子機器 |
JP2012033894A (ja) * | 2010-06-30 | 2012-02-16 | Canon Inc | 固体撮像装置 |
JP2012231027A (ja) * | 2011-04-26 | 2012-11-22 | Toshiba Corp | 固体撮像装置及びその製造方法 |
JP2020181953A (ja) * | 2019-04-26 | 2020-11-05 | キヤノン株式会社 | 半導体装置及びその製造方法 |
WO2020262643A1 (ja) * | 2019-06-26 | 2020-12-30 | ソニーセミコンダクタソリューションズ株式会社 | 固体撮像装置 |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP7479810B2 (ja) | 2019-09-24 | 2024-05-09 | 株式会社日立ハイテクサイエンス | 液体金属イオン源及び集束イオンビーム装置 |
-
2022
- 2022-01-11 WO PCT/JP2022/000527 patent/WO2022201745A1/ja active Application Filing
- 2022-01-11 DE DE112022001714.7T patent/DE112022001714T5/de active Pending
- 2022-01-11 CN CN202280020904.3A patent/CN116982158A/zh active Pending
- 2022-01-11 US US18/550,732 patent/US20240162265A1/en active Pending
- 2022-01-11 JP JP2023508651A patent/JPWO2022201745A1/ja active Pending
- 2022-01-11 KR KR1020237030685A patent/KR20230159401A/ko unknown
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2011114325A (ja) * | 2009-11-30 | 2011-06-09 | Sony Corp | 固体撮像装置とその製造方法、及び電子機器 |
JP2012033894A (ja) * | 2010-06-30 | 2012-02-16 | Canon Inc | 固体撮像装置 |
JP2012231027A (ja) * | 2011-04-26 | 2012-11-22 | Toshiba Corp | 固体撮像装置及びその製造方法 |
JP2020181953A (ja) * | 2019-04-26 | 2020-11-05 | キヤノン株式会社 | 半導体装置及びその製造方法 |
WO2020262643A1 (ja) * | 2019-06-26 | 2020-12-30 | ソニーセミコンダクタソリューションズ株式会社 | 固体撮像装置 |
Also Published As
Publication number | Publication date |
---|---|
KR20230159401A (ko) | 2023-11-21 |
DE112022001714T5 (de) | 2024-01-11 |
US20240162265A1 (en) | 2024-05-16 |
CN116982158A (zh) | 2023-10-31 |
JPWO2022201745A1 (ja) | 2022-09-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10777597B2 (en) | Imaging device | |
JP7436373B2 (ja) | 撮像装置 | |
US12027562B2 (en) | Imaging element and semiconductor element | |
JP7054639B2 (ja) | 受光素子および電子機器 | |
JP2018195719A (ja) | 撮像素子および撮像素子の製造方法 | |
WO2019155782A1 (ja) | 半導体装置および半導体装置の製造方法 | |
US11444005B2 (en) | Semiconductor device, imaging device, and manufacturing apparatus | |
WO2022244297A1 (ja) | 固体撮像装置及び電子機器 | |
US20230411430A1 (en) | Solid-state imaging device and electronic apparatus | |
WO2023042462A1 (ja) | 光検出装置、光検出装置の製造方法、及び電子機器 | |
WO2022172711A1 (ja) | 光電変換素子および電子機器 | |
WO2022234691A1 (ja) | 固体撮像装置 | |
WO2022138914A1 (ja) | 撮像素子及び撮像装置 | |
JP2019165066A (ja) | 撮像素子、電子機器 | |
WO2022201745A1 (ja) | 固体撮像装置及び固体撮像装置の製造方法 | |
US20200286936A1 (en) | Semiconductor device and manufacturing method of semiconductor device | |
WO2022138097A1 (ja) | 固体撮像装置およびその製造方法 | |
WO2022196189A1 (ja) | 固体撮像装置 | |
US20230154948A1 (en) | Imaging element and imaging device | |
WO2022249678A1 (ja) | 固体撮像装置およびその製造方法 | |
US20240258357A1 (en) | Semiconductor device, method of manufacturing semiconductor device, and electronic equipment | |
WO2024057814A1 (ja) | 光検出装置および電子機器 | |
WO2024127853A1 (ja) | 光検出装置及び電子機器 | |
US20220344390A1 (en) | Organic cis image sensor |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 22774550 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2023508651 Country of ref document: JP |
|
WWE | Wipo information: entry into national phase |
Ref document number: 202280020904.3 Country of ref document: CN |
|
WWE | Wipo information: entry into national phase |
Ref document number: 18550732 Country of ref document: US |
|
WWE | Wipo information: entry into national phase |
Ref document number: 112022001714 Country of ref document: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 22774550 Country of ref document: EP Kind code of ref document: A1 |