WO2022126635A1 - Contrôleur de lecture/écriture, mémoire et dispositif électronique - Google Patents

Contrôleur de lecture/écriture, mémoire et dispositif électronique Download PDF

Info

Publication number
WO2022126635A1
WO2022126635A1 PCT/CN2020/137718 CN2020137718W WO2022126635A1 WO 2022126635 A1 WO2022126635 A1 WO 2022126635A1 CN 2020137718 W CN2020137718 W CN 2020137718W WO 2022126635 A1 WO2022126635 A1 WO 2022126635A1
Authority
WO
WIPO (PCT)
Prior art keywords
clock
write
read
circuit
state
Prior art date
Application number
PCT/CN2020/137718
Other languages
English (en)
Chinese (zh)
Inventor
蔡江铮
布明恩
欧阳晟
Original Assignee
华为技术有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 华为技术有限公司 filed Critical 华为技术有限公司
Priority to PCT/CN2020/137718 priority Critical patent/WO2022126635A1/fr
Priority to CN202080107127.7A priority patent/CN116457886A/zh
Publication of WO2022126635A1 publication Critical patent/WO2022126635A1/fr

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/32Timing circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/22Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management 

Definitions

  • the present application relates to the technical field of memory, and in particular, to a read-write controller, a memory and an electronic device.
  • FeRAM ferroelectric random access memory
  • PCRAM phase change random access memory
  • MRAM magnetic random access memory
  • ReRAM resistive random access memory
  • the memory in the prior art uses the same clock signal as the operating clock for each of its internal circuits. In this way, the write operation of the memory is actually coupled with other operations, so that the memory can only execute the write operation and other operations according to the same working clock, but cannot execute the writing according to the working clock required by itself. operate. This approach reduces the write flexibility of the memory.
  • the present application provides a read-write controller to improve the writing flexibility of a memory.
  • the present application provides a read-write controller, a memory and an electronic device to improve the writing flexibility of the memory.
  • the present application provides a read/write controller, including a clock generation circuit, a multi-state write circuit, a row decoding circuit and a column decoding circuit.
  • the clock generating circuit includes a first clock output terminal and a second clock output terminal, and the clock frequency of the first clock signal output by the first clock output terminal is higher than the clock frequency of the second clock signal output by the second clock output terminal.
  • the first clock output terminal can be connected to the input terminal of the multi-state write circuit, and the output terminal of the multi-state write circuit can be connected to the storage array. In this way, the multi-state write circuit can be provided by the first clock signal output by the first clock output terminal. Under the operating clock, at least two states are written to the memory array in one clock cycle.
  • the second clock output terminal can be connected to the input terminal of the row decoding circuit and the input terminal of the column decoding circuit respectively, and the output terminal of the row decoding circuit and the output terminal of the column decoding circuit can be respectively connected to the storage array.
  • the circuit and the column decoding circuit can perform respective decoding operations under the operating clock provided by the second clock signal.
  • the read-write controller can use a separate operating clock to execute Multi-state write operation, this method realizes the decoupling of multi-state write operation and other operations, which not only helps to improve the flexibility of multi-state write operation, but also does not adjust the working clock corresponding to read and write operations. affect the normal operation of other circuits.
  • the multi-state write circuit in this way can write at least two states in one clock cycle, instead of writing one state in each clock cycle, so this way also helps to improve the read-write controller's performance. write efficiency.
  • the above design can flexibly configure the current working clock of the multi-state write circuit according to the current process deviation of the memory, so as to make the write operation of the read-write controller match the current Process deviation, improve the ability of the read-write controller to deal with different process deviations.
  • the read/write controller may further include a sense amplifier, the clock control end of the sense amplifier may be connected to the first clock output end, the first input end of the sense amplifier may be connected to the reference unit in the storage array, and the sense amplifier The second input terminal of the sensor can be connected to at least one storage unit in the storage array, and the output terminal of the sense amplifier can be connected to a reading device.
  • a separate operating clock is configured through the sense amplifier, so that the read-write controller can also use a separate operating clock to perform the read operation. This method realizes the decoupling of the read operation from other operations, which is helpful for Improve the flexibility of read operations.
  • the design sets the same working clock for the sense amplifier and the multi-state writing circuit, without distributing the working clock separately, so it can further reduce the complexity of the circuit structure and the circuit cost while independently controlling the read and write operations.
  • the sense amplifier when the memory array is in the readout mode, within one cycle of the first clock signal, if the first clock signal switches from the second level to the first level, the sense amplifier obtains the reference cell The reference signal in and the storage signal in at least one storage unit, and the data stored in the storage unit is obtained by calculating according to the reference signal and the storage signal.
  • the design can flexibly adjust the turn-on time of the sense amplifier by adjusting the level switching time of the clock signal. For example, the sense amplifier can be turned on in advance when the bit line is charged and discharged quickly to improve the read efficiency, or when the charge and discharge of the bit line is slow. Turn on the sense amplifier to improve the accuracy of reading. This method not only makes the read-write controller adapt to different reading scenarios, but also does not require additional components such as inverters, which helps to reduce the cost and cost of the read-write controller. The complexity of the circuit structure.
  • the clock generation circuit capable of generating two clock signals may have various possibilities, such as:
  • the clock generating circuit may further include a first clock generator and a frequency divider.
  • the output end of the first clock generator is connected to the first clock output end and the input end of the frequency divider, respectively.
  • the frequency divider The output terminal is connected to the second clock output terminal.
  • the first clock generator can generate the first clock signal and provide it to the first clock output terminal and the frequency divider respectively.
  • the first clock signal can be provided to the multi-state writing circuit (and the sense amplifier) through the first clock output terminal. ), on the other hand, it can also be divided into a lower frequency second clock signal by a frequency divider and supplied to the second clock output terminal, which is supplied to the row decoding circuit and the column decoding circuit by the second clock output terminal.
  • the design can obtain two different frequency clock signals through a clock generator and a frequency divider.
  • the clock generation circuit may further include a second clock generator and a frequency multiplier, and the output end of the second clock generator is respectively connected to the second clock output end and the input end of the frequency multiplier, and the frequency multiplier is The output end of the device is connected to the first clock output end.
  • the second clock generator can generate the second clock signal and provide it to the second clock output terminal and the frequency multiplier respectively.
  • the second clock signal can be provided to the row decoding circuit and the column decoding circuit through the second clock output terminal.
  • the circuit can also be divided into a higher frequency first clock signal by a frequency multiplier and then supplied to the first clock output terminal, which is then supplied to the multi-state writing circuit (and the sense amplifier) by the first clock output terminal.
  • the design can obtain two different frequency clock signals through a clock generator and a frequency multiplier.
  • the clock generating circuit may further include a third clock generator and a fourth clock generator, the output end of the third clock generator is connected to the first clock output end, and the output end of the fourth clock generator Connect the second clock output.
  • a third clock generator can generate and provide a first clock signal to a first clock output for supply to the multi-state write circuit (and sense amplifier) via the first clock output
  • a fourth clock generator can generate a second The clock signal is also supplied to the second clock output terminal to be supplied to the row decoding circuit and the column decoding circuit through the second clock output terminal.
  • the design can obtain two clock signals with different frequencies through two clock generators.
  • the multi-state write circuit may include an inverter, a first metal oxide semiconductor (MOS) transistor and a second MOS transistor, an input terminal of the inverter and a second MOS transistor.
  • the gates of the MOS tubes are respectively connected to the input terminals of the multi-state writing circuit, the output terminals of the inverters are connected to the gates of the first MOS tubes, the sources of the first MOS tubes are connected to the first power supply, and the sources of the second MOS tubes are connected to For the second power supply, the drain of the first MOS transistor and the drain of the second MOS transistor are connected to the storage array.
  • This design can realize continuous writing of at least two states to the memory cell in one clock cycle through only one inverter and two MOS tubes, which not only simplifies the circuit structure, but also enables the two MOS tubes to be at the same level of the clock signal.
  • the read-write controller can realize the switching of the writing state by controlling the level switching of the clock signal.
  • the multi-state write circuit when the memory array is in the write mode, within one cycle of the first clock signal, if the first clock signal switches from the first level to the second level, the multi-state write circuit will write to the The memory array writes the first state, and if the first clock signal switches from the second level to the first level, the multi-state write circuit writes the second state to the memory array.
  • the multi-state writing circuit can start to write the second state just after the writing time corresponding to the process deviation, so as to accurately track the process deviation of the memory and improve the The ability of the read-write controller to withstand the effects of various process variations.
  • the present application provides a memory, including a storage array and the read-write controller according to any one of the above first aspects, the read-write controller can be connected to the storage array, the storage array can be used to store data, read and write The controller can write data to the storage array, or read data from the storage array.
  • the present application provides an electronic device, comprising a printed circuit board (PCB) and the memory provided in the second aspect above, where the memory is provided on a surface of the PCB.
  • PCB printed circuit board
  • the electronic devices include, but are not limited to: smart phones, smart watches, tablet computers, virtual reality (VR) devices, augmented reality (AR) devices, in-vehicle devices, desktop computers, personal computers, handheld computer or personal digital assistant.
  • VR virtual reality
  • AR augmented reality
  • FIG. 1 exemplarily shows a schematic diagram of the internal structure of a memory to which an embodiment of the present application is applicable;
  • FIG. 2 exemplarily shows a schematic structural diagram of a read-write controller provided by an embodiment of the present application
  • FIG. 3 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application
  • FIG. 4 exemplarily shows a schematic diagram of a multi-state write solution provided by an embodiment of the present application
  • FIG. 5 exemplarily shows a schematic diagram of another multi-state write scheme provided by an embodiment of the present application.
  • FIG. 6 exemplarily shows a performance comparison diagram of a multi-state write circuit provided by an embodiment of the present application
  • FIG. 7 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • FIG. 8 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • FIG. 9 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • FIG. 10 exemplarily shows a comparison diagram of a reading scheme provided by an embodiment of the present application.
  • FIG. 11 exemplarily shows a read-write control sequence diagram provided by an embodiment of the present application.
  • FIG. 12 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • FIG. 13 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • FIG. 14 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • the read-write controller disclosed in this application can be applied to devices with read-write functions, for example, can be applied to storage devices that only have read-write functions, such as memories, and can also be applied to electronic devices with read-write functions and other functions. equipment.
  • the read-write controller may be an independent unit, and the unit may be embedded in an electronic device and can perform read-write control of the memory of the electronic device.
  • the read-write controller may also be a unit packaged inside the electronic device, and is used to implement the read-write control function of the memory of the electronic device.
  • the electronic device may be a portable electronic device including functions such as a personal digital assistant and/or a music player, such as a mobile phone, a tablet computer, a wearable device with wireless communication capabilities (eg, a smart watch), or a vehicle-mounted device.
  • portable electronic devices include, but are not limited to, carry-on Or portable electronic devices with other operating systems.
  • the aforementioned portable electronic device may also be, for example, a laptop computer (Laptop) having a touch-sensitive surface (eg, a touch panel). It should also be understood that, in some other embodiments of the present application, the above-mentioned electronic device may also be a desktop computer having a touch-sensitive surface (eg, a touch panel).
  • the memory may be volatile memory, or may include both volatile and nonvolatile memory.
  • Volatile memory may be random access memory (RAM), which acts as an external cache.
  • RAM random access memory
  • many forms of RAM are available, such as static random access memory (SRAM), dynamic random access memory (DRAM), synchronous DRAM, SDRAM), double data rate synchronous dynamic random access memory (double data rate SDRAM, DDR SDRAM), enhanced synchronous dynamic random access memory (enhanced SDRAM, ESDRAM), synchronous link dynamic random access memory (synchlink DRAM, SLDRAM) ) and direct memory bus random access memory (direct rambus RAM, DR RAM), and new types of memories such as FeRAM, PCRAM, MRAM and ReRAM.
  • the non-volatile memory may be read-only memory (ROM), programmable read-only memory (PROM), erasable programmable read-only memory Memory (erasable PROM, EPROM), electrically erasable programmable read-only memory
  • ROM read-only memory
  • PROM programmable read-only memory
  • EPROM erasable programmable read-only memory Memory
  • the read-write controller in this application can be used to read data in the non-volatile memory and/or the volatile memory, and can also be used to Write data to volatile memory. It should be noted that the memory described herein is intended to include, but not be limited to, these and any other suitable types of memory.
  • FIG. 1 exemplarily shows a schematic diagram of the internal structure of a memory to which an embodiment of the present application is applied.
  • the illustrated memory 100 is only an example, and that the memory 100 may have more or fewer components than those shown, two or more components may be combined, or may have different component configurations .
  • the various components shown in the figures may be implemented in hardware, software, or a combination of hardware and software, including one or more signal processing and/or application specific integrated circuits.
  • the memory 100 may include a memory array 110 and a read-write controller 120 .
  • the read/write controller 120 may include a clock generation circuit 121 , a read/write driving circuit 122 , a row decoding circuit 123 , a word line (WL) circuit 124 , a column decoding circuit 125 , a sense amplifier 126 and an input/output driving circuit 127 Wait.
  • each component in the read-write controller 120 refers to functional components, and these components can be set as separate components, or can be implemented in one device, or can be set in at least two devices in any combination. This application does not specifically limit this.
  • the storage array 110 used for storing data, is a matrix array formed by a plurality of storage cells arranged in rows and columns. Wherein, each storage unit in the plurality of storage units can store 1-bit binary data, such as 0 or 1. Multiple storage units may be located on different disks or on different tracks of the same disk. When multiple storage units are located on different disks, this arrangement actually combines multiple disks into one disk for use: when data needs to be stored, the data is split into multiple data segments and stored separately on multiple disks In; when data needs to be fetched, multiple disks act together to output their corresponding data segments in parallel. Using this arrangement to store data in the memory can not only effectively improve the reading and writing efficiency of the data through parallel access of multiple disks, but also improve the space utilization of the memory through the array arrangement.
  • the clock generating circuit 121 is used to provide the working clock to each component in the read-write controller 120 .
  • the clock generation circuit 121 may have a plurality of clock output terminals, and each clock output terminal of the plurality of clock output terminals may be connected to one or more components in the read/write controller 120, so as to send the clock output terminal to the connected device through each clock output terminal.
  • One or more components provide the operating clock.
  • the clock generation circuit 121 may include five clock output terminals, namely, clock output terminal A 1 , clock output terminal A 2 , clock output terminal A 3 , clock output terminal A 4 and clock output terminal A 4 , and clock output terminal A 2 .
  • the clock output terminal A1 is respectively connected to the sense amplifier 126 and the input and output driving circuit 127, and the clock generating circuit 121 can provide the same working clock to the sensitive amplifier 126 and the input and output driving circuit 127 through the clock output terminal A1 ;
  • the clock output terminal A 2 is connected to the read-write drive circuit 122, and the clock generation circuit 121 can provide a working clock to the read-write drive circuit 122 through the clock output terminal A 2 ;
  • the clock output terminal A 3 is connected to the word line circuit 124, and the clock generation circuit 121 can pass the clock output terminal.
  • the memory array 110 may also have an operating clock.
  • the operating clock of the storage array 110 may be provided by the clock generating circuit 121, or may be provided by a separate clock generator packaged inside the storage array 110, or may be provided by other components in the electronic device, which are not specifically limited in this application.
  • the row decoding circuit 123 is used for decoding the row address information to obtain the row where the target storage unit is located.
  • the word line circuit 124 may include a plurality of word lines corresponding to a plurality of rows of memory cells in the memory array 110, the input end of each word line is connected to the output end of the row decoding circuit 123, and the output end of each word line Connect to the control terminal of the corresponding row of storage units.
  • the row decoding circuit 123 decodes and obtains the row where the target memory cell is located, it can also send a decoding selection signal to the target word line connected to the row where the target memory cell is located in the word line circuit 124 to instruct the target word line to work, and send a decoding selection signal to the target word line.
  • the other word lines in word line circuit 124 send decode off signals to instruct the other word lines to wait.
  • the target word line When the target word line is working, it can output the first word line signal (such as a high level) to the connected memory cell row to turn on the connected memory cell row, and other word lines can output to the connected memory cell row while waiting.
  • a second word line signal (eg, low) to turn off the connected row of memory cells.
  • the column decoding circuit 125 is used for decoding the column address information to obtain the column where the target memory cell is located.
  • the read-write driving circuit 122 is used for reading and writing data in the target storage unit.
  • the input terminal of the read-write driving circuit 122 is connected to the output terminal of the column decoding circuit 125 (not shown in FIG. 1 ), and the output terminal of the read-write driving circuit 122 is connected to each memory cell.
  • the column decoding circuit 125 decodes the column where the target memory cell is located, it can send instruction information to the read-write driving circuit 122 to instruct the read-write driving circuit 122 to read and write the data of the column where the target memory cell is located.
  • only the row where the target memory cell is located is turned on, so the data read and written by the read-write driving circuit 122 is the data in the target memory cell.
  • the read-write driving circuit 122 can cooperate with other circuits in the read-write controller 120 to realize the read-write operation of the data in the storage array.
  • the following is a detailed introduction from the two aspects of writing data and reading data:
  • the read-write driving circuit 122 can combine the row decoding circuit 123 , the word line circuit 124 and the column decoding circuit 125 to write data into the memory array 110 .
  • the external device 200 such as a read-write device or a processor
  • the external device 200 can first send a message to the read-write driving circuit 122 A write request, and the write request carries the row address information and column address information of the target memory cell.
  • the read-write drive circuit 122 sends the row address information carried in the write request to the row decoding circuit 123, and the row decoding circuit 123 decodes the row address information to determine the row where the target memory cell is located.
  • the row decoding The circuit 123 sends a decoding selection signal to the target word line corresponding to the memory cells in the third row in the word line circuit 124, so that the target word line turns on the memory cells in the third row.
  • the read-write driving circuit 122 can also send the column address information carried in the write request to the column decoding circuit 125, and the column decoding circuit 125 decodes the column address information to obtain the fourth column of the column where the target memory cell is located, Therefore, the column decoding circuit 125 returns a response to the read-write driving circuit 122 to instruct the read-write driving circuit 122 to write data to the target memory cells in the third row that have been turned on in the memory cells in the fourth column.
  • the read-write drive circuit 122 is provided with a write circuit (such as a multi-state write circuit), and the read-write drive circuit triggers the clock generation circuit 121 to output the level corresponding to the data to be written to the write circuit.
  • the clock generation circuit 121 is triggered to output a high level to the write circuit, and the high level and the local reference level of the write circuit form a first voltage difference to drive the write circuit to write "0" to the target memory cell
  • the clock generation circuit 121 is triggered to output a low level to the write circuit, the low level and the local reference level of the write circuit form a second voltage difference to drive the write circuit to write to the target memory cell Enter “1". It can be seen from this that in the scenario of continuously writing two states, the generation time of the first voltage difference and the second voltage difference corresponding to the two states to be written determines when to start writing the two states.
  • the read-write driving circuit 122 can also read the data in the memory array 110 in conjunction with the row decoding circuit 123 , the word line circuit 124 , the column decoding circuit 125 and the sense amplifier 126 . Assuming that the external device 200 wants to read the data stored in the target storage unit located at the third row and the fourth column of the storage array 110, the external device 200 can first send a read request to the read-write driving circuit 122, and in the read The fetch request carries the row address information and column address information of the target memory cell.
  • the read-write driving circuit 122 can first open the target memory at the third row and the fourth column of the memory array 110 in conjunction with the row decoding circuit 123, the word line circuit 124 and the column decoding circuit 125 according to the same logic as the above-mentioned write operation. unit. After that, the read-write drive circuit 122 can trigger (eg, output a low level) the opened target memory cell (and the reference cell) through the level of the clock generation circuit 121. The charge and discharge operation will be described later. No description) to perform charging and discharging, and then after a fixed time delay or through the control of the reference unit, the sense amplifier is turned on, so that the sense amplifier 126 determines according to the potential difference between the target memory cell and the reference cell to store in the opened target memory cell. The data. It can be seen that in the reading scenario, the ON time of the sense amplifier determines when to start reading data.
  • the input and output driving circuit 127 is used to strengthen the driving to realize the interaction between the read-write controller 120 and the external device 200 .
  • the I/O driving circuit 127 can first obtain the data read by the sense amplifier 126 , and then increase the driving electrical signal (eg, driving current) to output to the external device 200 the data.
  • the I/O driving circuit 127 can first increase the driving electrical signal (eg, driving current) to obtain the data to be written from the external device 200, and then The data to be written is sent to the writing circuit in the read-write driving circuit 122, so that the writing circuit can write the data to be written into the storage array 110 according to the above-mentioned writing logic.
  • driving electrical signal eg, driving current
  • the memory 100 may also include other components, such as a main memory data register (MDR) and a main memory address register (MAR), etc., which will not be repeated here.
  • MDR main memory data register
  • MAR main memory address register
  • the clock generation circuit provides the same working clock with a fixed frequency to each component in the read-write controller through each clock output terminal (eg, the above-mentioned clock output terminal A 1 to clock output terminal A 5 ).
  • the current read-write control scheme depends on the specific circuit structure.
  • each time node involved in the read-write control process is basically fixed, which leads to the adjustability of the read-write control. poor.
  • the second state can only be written at a fixed time interval corresponding to the circuit structure after starting to write the first state.
  • the memory may require different write times under the influence of different process deviations.
  • the read-write controller may take a long time to accurately write the first state to the storage array. In this case, the read-write controller actually needs a longer time interval to improve the accuracy of the written data.
  • the read-write controller may be able to accurately write the first state to the storage array in a very short time.
  • the read-write controller actually needs a short time interval to Maximize write speed while accurately writing data.
  • the read-write method of the fixed time interval in the prior art cannot make the read-write performance of the read-write controller meet the requirements of different process scenarios, resulting in a weak ability of the read-write controller to cope with the influence of different process deviations.
  • the present application provides a read-write controller, which is used to provide a separate working clock for key circuits (such as multi-state write circuits and sense amplifiers) related to read-write in the read-write controller, so as to improve the read-write control
  • key circuits such as multi-state write circuits and sense amplifiers
  • the ability of the read-write controller to cope with the influence of different process deviations is further improved.
  • connection in the following embodiments of the present application refers to electrical connection, and the connection of two electrical elements may be a direct or indirect connection between two electrical elements.
  • connection between A and B can be either a direct connection between A and B, or an indirect connection between A and B through one or more other electrical components, such as the connection between A and B, or the direct connection between A and C, C and B are directly connected, and A and B are connected through C.
  • the "1" and “0” in the 1 level and the 0 level in the digital signal are “1” and “0” in the logic operation, not the voltage value of the signal voltage of the digital signal.
  • the 1 level in the digital signal means that the signal voltage of the digital signal is greater than the threshold voltage
  • the 0 level means that the signal voltage of the digital signal is less than the threshold voltage.
  • a high level is used to represent a 1 level in the digital signal
  • a low level is used to represent a 0 level in the digital signal.
  • FIG. 2 exemplarily shows a schematic structural diagram of a read-write controller provided by an embodiment of the present application.
  • the read-write controller 120 includes a clock generation circuit 121 and a key read-write circuit. 130 and the non-critical read-write circuit 140, the critical read-write circuit 130 and the non-critical read-write circuit 140 are respectively connected to the storage array 110.
  • the clock generating circuit 121 includes a first clock output terminal (B 1 ) and a second clock output terminal (B 2 ).
  • the clock output terminal B1 is connected to the clock control terminal of the key read-write circuit 130, and the clock generation circuit 121 can output the first clock signal (Input) to the key read-write circuit 130 through the clock output terminal B1, so that the key read-write circuit 130 can be
  • the key read and write operations to the memory array 110 are implemented under the working clock provided by the clock signal Input.
  • the clock output terminal B2 is connected to the clock control terminal of the non-critical reading and writing circuit 140, and the clock generating circuit 121 can output a second clock signal (Inner) to the non-critical reading and writing circuit 140 through the clock output terminal B2, so as to facilitate non-critical reading and writing
  • the circuit 140 performs other operations, such as row decoding, row decoding, word line selection and enhanced driving, on the memory array 110 under the operating clock provided by the clock signal Inner except the above-mentioned key read and write operations.
  • the clock frequency of the clock signal Input is higher than the clock frequency of the clock signal Inner.
  • the key read-write circuit 130 refers to a circuit that can decide when to start reading and writing data in the target storage unit according to its own operating clock, such as the multi-state write circuit described below and/or FIG. 1 .
  • the illustrated sense amplifier can also include other circuits that can decide when to start reading and writing, such as the circuit for generating the first voltage difference and the second voltage difference in the read-write driving circuit 122 shown in FIG. In the scenario where only one state is written, the circuit for determining the writing time of one state, etc., is not specifically limited.
  • the non-critical read-write circuit 140 refers to one or more other circuits other than the critical read-write circuit 130, for example, the row decoding circuit 123, the column decoding circuit 125, the read-write driver shown in FIG. 1 may be included.
  • the circuit 122 (or a circuit other than the circuit for generating the first voltage difference and the second voltage difference in the read-write driving circuit 122 ) or the input-output driving circuit 127 or the like. In this way, by configuring different working clocks for key read-write circuits and non-critical read-write circuits, it is helpful to realize the decoupling of key read-write operations and other operations. The flexibility of the key read-write circuit can be effectively improved, and the normal operation of the non-critical read-write circuit will not be affected.
  • FIG. 3 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • the critical read-write circuit 130 includes a multi-state write circuit 128, and the non-critical read-write circuit 130 includes a multi-state write circuit 128.
  • the circuit 140 includes a row decoding circuit 123 and a column decoding circuit 125 .
  • the clock generation circuit 121 can output the first clock signal (Input) to the multi-state write circuit 128 through the clock output terminal B1, and the multi-state write circuit 128 can provide the clock signal Input according to the clock signal Input. At least two states are written to the memory array 110 within one clock cycle of the operating clock.
  • the clock generation circuit 121 can also output a second clock signal (Inner) to the row decoding circuit 123 and the column decoding circuit 125 through the clock output terminal B2, so that the row decoding circuit 123 and the column decoding circuit 125 are in the clock signal Inner.
  • the row decoding and column decoding described above are performed under the provided working clock.
  • the row decoding circuit 123 can decode the row address information under the working clock provided by the clock signal Inner to determine the row where the target memory cell is located and send the data to the target memory cell.
  • the word line circuit sends an instruction
  • the column decoding circuit 125 can decode the column address information under the operating clock provided by the clock signal Inner to determine the column where the target memory cell is located and return a response to the read-write driving circuit.
  • the clock frequency of the clock signal Input is higher than the clock frequency of the clock signal Inner.
  • the clock signal Input can correspond to at least two level changes, and correspondingly, the multi-state writing circuit 128 can also correspond to at least two output voltages.
  • the two output voltages can form at least two voltage differences.
  • the read/write controller 120 can be based on the at least two voltages within one clock cycle of the clock signal Input. The voltage difference completes the write control of at least two states.
  • the multi-state write circuit 128 performs at least two-state write operations under a fast operating clock, while other circuits perform other operations in the memory (such as row decoding, row decoding, etc.) under a slow operating clock. , word line selection and enhanced drive, etc.), and can also write at least two states quickly while minimizing the power consumption required for other operations of the memory.
  • the multi-state write circuit 128 shown in FIG. 3 may correspond to the word line circuit 124 shown in FIG. 1 .
  • the multi-state write circuit 128 refers to the word line circuit 124 , or the multi-state write circuit 128 is A functional component in word line circuit 124 .
  • the multi-state write circuit 128 is a functional component in the word line circuit 124, other circuits in the word line circuit 124 except the multi-state write circuit 128 still operate based on the clock signal Inner.
  • the above content actually provides the operation clock for the row decoding circuit 123 and the column decoding circuit 125 through the clock signal Inner, which is only an optional implementation.
  • the clock signal Inner may also be used to provide an operating clock to any one or any plurality of circuits except the multi-state write circuit 128 shown in FIG. 1 .
  • the clock output terminal B2 can also be connected to the clock control terminal of the read - write driving circuit 122, the clock control terminal of the row decoding circuit 123, the clock control terminal of the column decoding circuit 125, and the input and output drivers respectively.
  • This embodiment not only enables the read-write controller to control the write operation of the multi-state write circuit based on a separate working clock, but also minimizes the number of clocks that the read-write controller needs to generate, which is helpful for simplifying the overall read-write controller. Reduce the cost of the read-write controller based on the control logic.
  • the read-write controller is configured with different operating clocks for the multi-state write circuit and other circuits in the read-write controller (such as the row decoding circuit and the column decoding circuit), so that the multi-state write circuit A multi-state write operation can be performed using a separate operating clock (for the convenience of explaining the scheme, this article exemplarily refers to "an operation of writing at least two states in one clock cycle" with "multi-state write operation"), in this way there are Helps achieve decoupling of multi-state write operations from other operations. In this way, by adjusting the operating clock corresponding to the multi-state write circuit, not only the flexibility of the multi-state write operation can be effectively improved, but also the normal operation of other circuits will not be affected.
  • the multi-state write circuit 128 can write at least two states within one clock cycle of the clock signal Input. There are many possibilities for the multi-state write circuit 128 that can realize this function, and two possible solutions are exemplarily introduced below.
  • FIG. 4 exemplarily shows a schematic diagram of a multi-state write scheme provided by an embodiment of the present application, wherein:
  • the multi-state write circuit 128 may include a reverse delay chain 1281 and two metal oxide semiconductor (MOS) transistors of the same type, such as P-channel MOS transistor P11 and P-channel MOS transistor P12 , or N-channel MOS transistors P11 and N MOS transistor P 12 of the channel.
  • the reverse delay chain 1281 may be composed of an odd number of inverters connected end to end.
  • An inverter is a basic electronic device that accepts an input signal and outputs an output signal that is inverted from the input signal.
  • the input signal of the inverter can be a digital signal, and the level of the input signal can be divided into high level and low level. If the inverter receives a high level input signal, the inverter can output a low level. If the inverter receives a low-level input signal, the inverter can output a high-level output signal.
  • the source of the MOS transistor P11 can be connected to the power supply V11 , the gate of the MOS transistor P11 and the input terminal of the reverse delay chain 1281 can be connected to the clock output terminal B1 respectively, and the drain of the MOS transistor P11 can be connected to storage array 110 .
  • the source of the MOS transistor P 12 can be connected to the power supply V 12 , the gate of the MOS transistor P 12 can be connected to the output terminal of the reverse delay chain 1281 , and the drain of the MOS transistor P 12 can be connected to the memory array 110 .
  • Fig. 4(b) shows the control sequence when at least two states are written according to this circuit structure, wherein the "Input" line in Fig. 4(b) shows the level of the clock signal Input Changes, the "write signal” line in (b) of FIG. 4 shows the change of the write signal.
  • the "Input" line in Fig. 4(b) shows the level of the clock signal Input Changes
  • the "write signal” line in (b) of FIG. 4 shows the change of the write signal.
  • the clock generation circuit 121 When the cycle duration of one cycle of the clock signal Input is greater than 2.7ns, if the clock generation circuit 121 outputs the clock signal Input according to the “Input” line shown in (b) in FIG. 4 , then: when the clock signal Input is at a low power Usually, the low-level signal is directly loaded on the gate of the MOS transistor P11 after being transmitted through the link L11, so that the source and drain of the MOS transistor P11 are turned off, and on the other hand, it is transmitted through the link L12. After the reverse processing of the phase device (it is still a low-level signal), it is loaded on the gate of the MOS transistor P12 to make the source and drain of the MOS transistor P12 cut off.
  • the MOS transistor P11 and the MOS transistor P11 Both are turned off, the voltage at point K is 0, and the read/write controller 120 does not write data to the storage array 110 .
  • the clock signal Input is switched from a low level to a high level "1"
  • the read-write drive circuit 122 in the read-write controller 120 is at the voltage corresponding to this level state (assuming it is V 10 ), the high level
  • the signal is directly loaded on the gate of the MOS transistor P11 after being transmitted through the link L11, so that the source and drain of the MOS transistor P11 are turned on, and on the other hand, the 27 inverters on the link L12 are reversely processed.
  • the gate is loaded on the gate of the MOS transistor P12 with a delay of 2.7ns , so that the source and the drain of the MOS transistor P12 are turned on.
  • the MOS transistor P11 is turned on and the MOS transistor P12 is turned off, the voltage at point K is V11 , and the read-write drive circuit 122
  • a voltage difference V 10 -V 11 is formed between the voltage V 10 in the multi-state write circuit 128 and the voltage V 11 of the multi-state write circuit 128 , so the read-write drive circuit 122 can write the voltage difference V 10 -V 11 to the memory array 110 status (eg write "0").
  • the multi-state write circuit 128 shown in (a) of FIG. 4 can write to the memory array 110 within one clock cycle of the Input of the clock signal. Two states are written.
  • the time interval between the start of writing of the first state and the start of writing of the second state depends on the delay duration of the reverse delay chain 1281
  • the delay duration of the reverse delay chain 1281 is related to the number of inverters included in the reverse delay chain 1281 .
  • the number of inverters set in the read/write controller 120 cannot be changed after the read/write controller 120 is shipped from the factory.
  • the scheme can actually write each state with a fixed write duration.
  • different process deviations may require different writing durations, if some process deviations are used to write a state, it only takes 0.3ns, while some process deviations require 1ns to write a state.
  • each inverter in the reverse delay chain 1281 can also be used. Connect a first switch component before and lead a line with a second switch component to the gate of the MOS transistor P12 before the first switch component, by controlling the on-off of each first switch component and each second switch component.
  • the required number of inverters are configured to be valid and other inverters to be invalid, so as to change the delay time of the reverse delay chain 1281 .
  • this method needs to set more switch components and more inverters in the multi-state write circuit 128, it may make the circuit structure of the read/write controller 120 more complicated, and increase the size of the read/write controller 120.
  • the delay time of the reverse delay chain 1281 can be adjusted, which is helpful for the read/write controller 120 to flexibly adjust the write time of one state when writing at least two states continuously.
  • FIG. 5 exemplarily shows a schematic diagram of another multi-state write scheme provided by an embodiment of the present application, wherein:
  • FIG. 5 illustrates the circuit structure of the multi-state writing scheme.
  • the multi-state writing circuit 128 may include an inverter (T ) and two metal oxide semiconductor (MOS) transistors of the same type, such as P-channel MOS transistor P 21 and P-channel MOS transistor P 22 , or N-channel MOS transistor P 21 and N MOS transistor P 22 of the channel.
  • T inverter
  • MOS metal oxide semiconductor
  • the input terminal of the inverter T and the gate of the MOS transistor P 21 can be connected to the clock output terminal B 1 respectively, the output terminal of the inverter T can be connected to the gate of the MOS transistor P 22 , and the source of the MOS transistor P 21
  • the power supply V21 is connected, the drain of the MOS transistor P21 is connected to the memory array 110, the source of the MOS transistor P22 is connected to the power supply V22 , and the drain of the MOS transistor P22 is connected to the memory array.
  • Figure (b) in FIG. 5 illustrates the control sequence when at least two states are written according to this circuit structure, wherein the “Inner” line in (b) in Figure 5 illustrates the level of the clock signal Inner Changes, the “Input” line in (b) in FIG. 5 shows the level change of the clock signal Input, and the “write signal” line in (b) in FIG. 5 shows the write signal. Changes.
  • the “Inner” line in (b) in Figure 5 illustrates the level of the clock signal Inner Changes
  • the “Input” line in (b) in FIG. 5 shows the level change of the clock signal Input
  • the “write signal” line in (b) in FIG. 5 shows the write signal. Changes.
  • the "Inner” line outputs the clock signal Inner and the “Input” line outputs the clock signal Input, then in a level state of the clock signal Inner (such as a high level "1"), the read-write control
  • the voltage corresponding to the read-write drive circuit 122 in the device 120 is in this level state (assuming V 20 ): when the clock signal Input is switched to a high level, the high-level signal is directly loaded on the MOS after being transmitted through the link L21
  • the gate of the transistor P21 turns on the source and drain of the MOS transistor P21 , which is converted into a low-level signal after reverse processing by the inverter T on the link L22 and is loaded on the gate of the MOS transistor P22 to The source and drain of the MOS transistor P22 are turned off.
  • the MOS transistor P21 is turned on and the MOS transistor P22 is turned off, and the voltage at point K is V21 .
  • the voltage difference between the voltage V 20 in the read-write drive circuit 122 and the voltage V 21 output by the multi-state write circuit 128 is V 20 -V 21 , so the read-write drive circuit 122 can write to the memory array. 110 writes the state corresponding to the voltage difference V 20 -V 21 (eg, writes "0").
  • the low level signal is directly loaded on the gate of the MOS transistor P21 after being transmitted through the link L21 to turn off the source and drain of the MOS transistor P21 ,
  • the inverter T on the circuit L22 is converted into a high-level signal after reverse processing and is loaded on the gate of the MOS transistor P22 to turn on the source and drain of the MOS transistor P22 .
  • the MOS transistor P21 It is turned off and the MOS transistor P 21 is turned on, and the voltage at point K is V 22 .
  • the voltage difference between the voltage V 20 in the read-write drive circuit 122 and the voltage V 22 output by the multi-state write circuit 128 is V 20 -V 22 , so the read-write drive circuit 122 can send the memory array to the 110 writes the state corresponding to the voltage difference V 20 -V 22 (eg, writes "1").
  • the clock signal Inner switches to another level state (such as a high level "0")
  • the read-write drive circuit 122 controls the memory to sleep according to the level state and the level state of the multi-state write circuit 128, that is, to maintain The memory is not being written to.
  • the multi-state circuit 128 shown in (a) of FIG. 5 can write to the memory array 110 within one clock cycle of the clock signal Input two states.
  • the write operation of at least two states can be realized under one level state of the clock signal Inner: for example, when the clock signal Input is One state will be written to the memory array 110 based on the voltage difference V 20 -V 21 when the high level is high, and another state will be written to the memory array 110 based on the voltage difference V 20 -V 22 when the clock signal Input is switched from high level to low level. state, so the above scheme is actually triggering the write operation of another state when the clock signal Input is level switched.
  • the time interval from starting to write one state to starting to write another state depends on the level switching moment of the clock signal Input (for example, the falling edge of the above example Triggering time): the later the clock signal Input triggers the level switching, the longer the writing time left for a state, the read-write driving circuit 122 will stop after a longer writing time from the start of writing a state Write this state and start writing another state; the earlier the clock signal Input triggers the level switch, the shorter the writing time left for one state, and the read and write drive circuit 122 starts to write a state after a very short period of time. Write time to stop writing to that state and start writing to another state.
  • the level switching moment of the clock signal Input is related to the cycle duration of one cycle of the clock signal Input (the longer the cycle duration of one cycle is, the longer the clock signal Input will be. Switch the level earlier, when the period of a cycle is shorter, the clock signal Input will switch the level later). Therefore, the read/write controller 120 can also adjust the period corresponding to the clock signal Input through the clock generation circuit 121. The time interval when the multi-state write circuit 128 writes different states is changed to improve the ability of the multi-state write circuit 128 to resist the influence of different process variations.
  • the read-write controller 120 can configure the frequency of the clock signal Input through the clock generation circuit 121 as Smaller value, in this way, the cycle duration of the current cycle of the clock signal Input is relatively prolonged, which means that the clock signal Input will start switching levels after a long time, so that the current state being written can correspond to more Write time, which helps to ensure that the current state being written is successfully written into the storage array 110 before starting to write another state, which effectively improves the writing accuracy when two states are continuously written.
  • the read/write controller 120 may configure the frequency of the clock signal Input through the clock generation circuit 121 to be A larger value, in this way, the cycle duration of the current cycle of the clock signal Input is relatively short, which means that the clock signal Input will start switching levels after a short period of time, so the state currently being written corresponds to less This helps to start writing another state as soon as possible when the current state can be quickly written to the storage array 110, so as to improve the writing speed of consecutively writing two states.
  • the current process deviation may be detected by the user in real time, or may be preset in the description parameters of the memory by those skilled in the art, which is not specifically limited.
  • FIG. 6 exemplarily shows a performance comparison diagram of a multi-state write circuit provided by an embodiment of the present application.
  • the uppermost node line ie, the “Input” line shown in FIG. 6
  • the two lines in the middle correspond to the multi-state write circuit with an inverted delay chain (that is, the multi-state write circuit 128 shown in (a) in FIG.
  • multi-state Write circuit 1 which is assumed to be called multi-state Write circuit 1), wherein the solid line in these two lines (ie the "1.1-write one state” line shown in Figure 6) is the control line corresponding to the multi-state write circuit 1 when writing the first state , the dotted line in these two lines (ie, the “1.2-write another state” line shown in FIG. 6 ) is the corresponding control line when the multi-state write circuit 1 writes the second state.
  • the following two lines correspond to the multi-state write circuit that realizes multi-state writing by switching the level state (that is, the multi-state write circuit 128 shown in (a) of FIG.
  • the solid line in these two lines is the control line corresponding to the multi-state writing circuit 2 when writing the first state
  • the dotted line in the line ie, the "2.2-write another state” line shown in FIG. 6
  • the corresponding control line when the multi-state write circuit 2 writes the second state.
  • Table 1 exemplarily shows the write performance comparison table of these two multi-state write circuits:
  • the delay duration of the inverting delay chain is 2.7ns, and the process variation of the memory causes at least 14.5ns to be successfully written into the memory array for a state. in this case:
  • the read-write controller using the multi-state writing circuit 1 After detecting that the clock signal Input is switched to a high level, the read-write controller using the multi-state writing circuit 1 starts to write the first state to the storage array (due to the delay in signal transmission, it is detected that the clock signal Input starts to switch to a high level. The time E 11 of the level is later than the time E 10 ) when the clock signal Input actually starts to switch to the high level. After that, after the delay time of 2.7ns in the reverse delay chain (ie time E 12 ), the read/write controller using the multi-state write circuit 1 stops writing the first state and starts writing the second state. Obviously, 2.7ns is very short compared to 14.5ns.
  • the read-write controller using the multi-state write circuit 2 After detecting that the clock signal Input switches to a high level, the read-write controller using the multi-state write circuit 2 starts to write the first state to the storage array (due to the delay in signal transmission, it is detected that the clock signal Input starts to switch to a high level.
  • the time of the level is later than the time when the clock signal Input actually starts to switch to the high level, and the time E 21 when the first state is started to be written is later than the time E 20 when the clock signal Input actually triggers the rising edge).
  • the read-write controller using the multi-state write circuit 2 determines that the current process deviation is 14.5ns.
  • the read-write controller can maintain the high level of the clock signal Input for a period of 14.5ns through the clock generation circuit, so as to The first state continues to be written in the 14.5ns duration, until after 14.5ns, the read-write controller controls the clock signal Input to switch from high level to low level through the clock generation circuit (that is, after 14.5ns, the clock signal Input is triggered
  • the falling edge of the clock signal Input2 can also be changed by setting the corresponding cycle duration of the clock signal Input2 to 29ns to change the falling edge of the clock signal Input) to stop writing the first state and start writing the second state (due to There is a delay in signal transmission, so it is detected that the time when the clock signal Input starts to switch to a low level is later than the time when the clock signal Input actually starts to switch to a low level, and the time E 23 starts to write the second state is also later than the clock The time E 22 ) when the signal Input actually triggers the falling edge.
  • the timing of the falling edge of the clock signal Input is adjusted by the clock generating circuit, so that the read-write controller using the multi-state writing circuit 2 can be just at 14.5 corresponding to the process deviation. After ns, it starts to write the second state. In this way, the duration of 14.5ns is enough for the read-write controller to successfully write the first state into the memory of this process deviation.
  • the scheme utilizes the adjustable falling edge of the clock signal, and can accurately track the process deviation of the memory by adjusting the coming moment of the falling edge. into performance.
  • the multi-state writing circuit 128 including one inverter and two MOS transistors of the same type as an example. It should be understood that as long as the circuit structure of "turning on the MOS transistor P 21 and the MOS transistor P 22 through different levels" can be realized, it is within the protection scope of the present application.
  • the multi-state writing circuit 128 may also include an inverting delay chain composed of an odd number of inverters connected end to end and two MOS transistors of the same type, and the connection relationship is still as follows shown in Figure 5.
  • the clock signal Input is directly loaded on the MOS tube P21 on the one hand, and on the other hand, it is converted into an opposite clock signal after reverse processing by an odd number of inverters and then loaded on the MOS tube P22 , so The MOS transistor P21 and the MOS transistor P22 of the same type are turned on and turned off at the same level. In this way, in the case where the power supply connected to the source of the MOS transistor P21 is different from the power supply connected to the source of the MOS transistor P22 , the MOS transistor P21 and the MOS transistor P22 of the same type are at the level of the clock signal Input.
  • the multi-state writing circuit 128 may also include two different types of MOS transistors, and does not include an inverter or includes an inversion delay chain formed by an even number of inverters connected end to end .
  • the clock signal is directly loaded on a certain type of MOS transistor P21 , and on the other hand, it is converted into the same clock signal after reverse processing by an even number of inverters and then loaded on another type of MOS transistor P21.
  • MOS transistor P 22 (or directly loaded on another type of MOS transistor P 22 without inverter processing), so different types of MOS transistor P 21 and MOS transistor P 22 are turned on at the same level a deadline.
  • the different types of the MOS transistor P21 and the MOS transistor P22 are at the level of the clock signal Input.
  • the voltage applied to the memory array can also be changed, so this method can also change the writing duration of a state by adjusting the timing at which the clock signal Input switches the level.
  • the above content mainly introduces the specific implementation process of the read-write controller writing at least two states.
  • the specific implementation process of the read/write controller to read data will be further introduced from the second embodiment.
  • the second embodiment is only introduced by taking the read-write controller 120 shown in FIG. 5 as an example, and each solution in the second embodiment is also applicable to any read-write controller in the above-mentioned first embodiment, such as The read/write controller 120 shown in FIG. 3 or FIG. 4 will not be described in detail in this application.
  • the read/write controller may further include a sense amplifier, such as the sense amplifier 126 shown in FIG. 1
  • the storage array may include a reference unit (eg R) and at least one storage unit, such as storage unit 1, storage unit 2.
  • the storage unit M ⁇ N where M and N are both positive integers.
  • the storage unit 1 to the storage unit M ⁇ N may be arranged in the form of an M ⁇ N matrix.
  • the read operation of the target memory cell can be performed in conjunction with the sense amplifier. Before the read operation starts, the read-write controller first precharges the two bit lines corresponding to the reference cell R and the target memory cell to the same high level.
  • the read-write controller drives the target memory cell selected by the word line circuit to charge and discharge its corresponding bit line according to the data stored therein (called a preparation stage). Because the size of the target memory cell is small and its driving capability is very weak, the electrical signal on the bit line corresponding to the target memory cell varies less with charging and discharging, resulting in two electrical signals output from the reference cell R and the target memory cell. The difference in the signal is also small. In this case, the read-write controller can also turn on the sense amplifier. The turned-on sense amplifier will calculate the differential input signal according to the electrical signals output from the two bit lines, and amplify the differential input signal into a larger output signal.
  • This larger output signal is judged to determine whether the data stored in the memory cell is a "0" or a "1" (referred to as the decision stage). It can be seen that the turn-on moment of the sense amplifier is the watershed between the preparation stage and the decision stage. Once the sense amplifier is turned on, the sense amplifier can read the electrical signals on the two bit lines (hereinafter the two electrical signals are referred to as reference signals and store signal), and perform the subsequent decision process. The earlier the sense amplifier is turned on, the differential input signal between the target memory cell and the reference cell R may not yet be formed, resulting in less accurate data read by the sense amplifier.
  • the differential input signal between the target memory cell and the reference cell R may have already been formed, so that the operation of the sense amplifier to read out data is not timely. It can be seen that when to control the opening of the sense amplifier is particularly important for improving the read performance of the read-write controller.
  • FIG. 7 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • the read-write controller 120 may further include an odd-numbered inverter head and tail
  • the reverse delay chain 129 and the sense amplifier 126 are connected together, the input end of the reverse delay chain 129 is connected to the clock output end B 2 , and the output end of the reverse delay chain 129 is connected to the clock control end (C 11 ) of the sense amplifier 126 ), the first input terminal (C 12 ) of the sense amplifier 126 is connected to the reference cell R in the memory array 110, and the second input terminal (C 13 ) of the sense amplifier 126 is connected to the target memory cell (such as the memory cell MN) in the memory array 110 ), the output terminal (C 14 ) of the sense amplifier 126 is connected to the reading device 200 .
  • the clock generation circuit 121 can output the clock signal Inner through the clock output terminal B2, and when the clock signal Inner is at a high level, the high level triggers the target memory unit MN to The corresponding bit line performs the charge and discharge operation, and on the other hand, the reverse delay chain 129 is reversed to a low level and then delayed and transmitted to the sense amplifier 126 to turn on the sense amplifier 126. In this way, the sense amplifier 126 starts at the target memory cell MN. After charging and discharging, the reference signal of the reference unit R and the storage signal of the target storage unit MN are obtained after the delay time corresponding to the reverse delay chain 129, and the data stored in the target storage unit MN is calculated based on these two signals.
  • the turn-on moment of the sense amplifier 126 actually depends on the delay time of the reverse delay chain 129, and the delay time of the reverse delay chain 129 depends on the reverse delay chain
  • the number of inverters included in 129 In general, after the read/write controller 120 leaves the factory, the number of inverters in the reverse delay chain 129 is fixed, so this solution can actually only enter the judgment stage after a fixed-length preparation stage. If the turn-on time of the sense amplifier 126 is to be adjusted, a third switch assembly can also be connected before each inverter in the reverse delay chain 129, and a fourth switch with a strip can be connected before the third switch assembly.
  • the circuit of the component is connected to the clock control terminal C 11 of the sense amplifier 126, and the required number of inverters are configured to be valid by controlling the on-off of each third switch component and each fourth switch component, and other inverters are invalid, so as to change the inverter.
  • Delay time to delay chain 129 Although this method requires more switch components and more inverters, the delay time of the reverse delay chain 129 can be adjusted, which is helpful for the read/write controller 120 to flexibly adjust the sensitivity of the sense amplifier 126. Open time.
  • FIG. 8 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • the read-write controller 120 may further include a sense amplifier 126 .
  • the clock control terminal (C 21 ) and the first input terminal (C 22 ) are respectively connected to the reference unit R in the storage array 110, and the second input terminal (C 23 ) of the sense amplifier 126 is connected to the target storage unit in the storage array 110 (eg memory unit MN), the output terminal (C 24 ) of the sense amplifier 126 is connected to the reading device 200 .
  • a potential difference threshold is preset locally in the reference unit R.
  • the clock generation circuit 121 can output the clock signal Inner through the clock output terminal B2 .
  • the clock signal Inner is at a high level, the high level
  • the level-triggered target memory cell MN performs a charge-discharge operation on the corresponding bit line.
  • the reference cell R can also detect the electrical signal on the bit line corresponding to the target memory cell MN, and determine the electrical signal on the bit line corresponding to the target memory cell MN and the bit line corresponding to the reference cell R When the potential difference between the electrical signals on the above reaches a locally preset potential difference threshold, the reference unit R may send a sense amplifier enable (sense amplifier enable, SAE) signal to the clock control terminal of the sense amplifier 126 to turn on the sense amplifier 126 .
  • SAE sense amplifier enable
  • the sense amplifier 126 can start to acquire the reference signal of the reference cell R and the storage signal of the target memory cell MN when the electrical signal on the bit line corresponding to the target memory cell MN reaches a certain change, and calculates the target based on these two signals.
  • the SAE signal may be an electrical signal with an enabling function, such as a voltage signal or a current signal.
  • the locally preset potential difference threshold stored in the reference unit R may be set by those skilled in the art according to experience, or may be determined by experiments, which is not specifically limited.
  • the turn-on moment of the sense amplifier 126 is actually determined by the locally preset potential difference threshold stored in the reference cell R, and the reference cell R will charge and discharge the target memory cell to the voltage on the bit line.
  • the SAE signal is sent when the electrical signal and the electrical signal on the bit line of the reference unit R reach a locally preset potential difference threshold.
  • the locally preset potential difference threshold actually belongs to a preset value, which basically cannot be changed after the memory is shipped from the factory, which leads to poor adjustability of the turn-on moment of the sense amplifier 126 . Under different process deviation scenarios, the sense amplifier 126 may need to correspond to different turn-on times.
  • the potential difference between the two bit lines of the target memory cell and the reference cell R is sufficient for execution Judgment, in this case, even if it does not continue to charge and discharge but directly enters the judgment stage, more accurate data can be read out.
  • the solution of using the reference unit R to control the opening of the sense amplifier 126 cannot be applied to this working scenario.
  • FIG. 9 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • the read-write controller 120 may further include a sense amplifier 126 .
  • the clock control terminal (C 31 ) is connected to the clock output terminal B 1
  • the first input terminal (C 32 ) of the sense amplifier 126 is connected to the reference unit R in the memory array 110
  • the second input terminal (C 33 ) of the sense amplifier 126 is connected to the storage
  • the output terminal (C 34 ) of the sense amplifier 126 is connected to the reading device 200 .
  • the clock generation circuit 121 can output the clock signal Input to the sense amplifier 126 through the clock output terminal B1 , and output the clock signal Inner through the clock output terminal B2.
  • the clock signal Inner is at a high level
  • the high level signal can trigger the target memory cell MN to perform a charge-discharge operation on the corresponding bit line.
  • the read/write controller 120 can also turn on the sense amplifier 126 at any time as needed. For example, when the sense amplifier 126 needs to be turned on, the clock signal Input is switched to a low level through the clock generation circuit 121.
  • the low level signal can be directly applied to the On the clock control terminal of the sense amplifier 126 (triggering the SAE signal) to turn on the sense amplifier 126, the sense amplifier 126 calculates and obtains the data stored in the target memory unit MN based on the acquired reference signal and the stored signal.
  • the turn-on time of the sense amplifier 126 can be flexibly adjusted by adjusting the level switching time of the independent clock signal, which not only can
  • the read-write controller 120 is adapted to different reading scenarios without additional components such as inverters, thereby helping to reduce the cost of the read-write controller 120 and the complexity of the circuit structure. Further, considering that the read operation and the write operation of the read/write controller 120 are generally not performed at the same time, the solution sets the same operating clock for the sense amplifier 126 and the multi-state write circuit 128, without distributing the operating clock separately. , this method can further reduce the complexity of the circuit structure and reduce the circuit cost while independently controlling the read and write operations.
  • the read-write controller 120 may also combine the reference unit R and the clock signal Input to comprehensively turn on the sense amplifier 126 .
  • the clock control terminal C 31 of the sense amplifier 126 can also be connected to the clock output terminal B 1 and the reference unit R through a switch, and the control terminal of the switch is connected to the read-write drive circuit 122 .
  • the read-write driving circuit 122 can control the switch to connect to the clock control of the sense amplifier 126
  • the clock control terminal C 31 of the sense amplifier 126 and the reference unit R are disconnected from the terminal C 31 and the clock output terminal B 1 .
  • the sense amplifier 126 can be turned on in advance under the control of the clock signal Input to execute the decision in advance, which helps the read/write controller 120 to read data as soon as possible.
  • the read-write driving circuit 122 can control the switch to connect to the clock control terminal C of the sense amplifier 126. 31 and the reference unit R, disconnect the clock control terminal C 31 and the clock output terminal B 1 of the sense amplifier 126 .
  • the reference unit R can acquire the electrical signal on the bit line corresponding to the target storage unit in real time, and calculate the potential difference between the electrical signal and the electrical signal on the bit line corresponding to the reference unit R,
  • the reference unit R can turn on the sense amplifier 126, so that the sense amplifier 126 can be between the target memory unit and the reference unit R. The judgment is started only when the potential difference between them is large enough, which helps to improve the reading accuracy of the read/write controller 120 .
  • FIG. 10 exemplarily shows a comparison diagram of a reading scheme provided by an embodiment of the present application.
  • the three lines above correspond to the reading method of using the reference unit to turn on the sense amplifier shown in FIG. 7 (called It is the reading mode 1), wherein the node line in these three lines (that is, the “Innner” line shown in FIG. 10 ) is the level change line of the clock signal Inner corresponding to the reading mode 1.
  • the solid line (that is, the "SAE1" line shown in Figure 10) is the change line of the SAE signal received by the sense amplifier in the reading mode 1, and the dotted line among these three lines (that is, the "Q1" line shown in Figure 10) It is the change line of the read data signal of the sense amplifier in read mode 1.
  • the following three lines correspond to the reading method (called reading method 2) of turning on the sense amplifier by switching the level state shown in FIG.
  • Table 2 exemplarily shows the reading performance comparison table of the above two reading schemes:
  • the target memory cell needs at least 92.34ns to complete charging and discharging. in this case:
  • the target memory cell detects that the clock signal Inner is switched to a high level at time Y11 as shown in FIG.
  • the corresponding bit lines are charged and discharged, and the charging and discharging are completed after 92.34 ns.
  • the reference unit detects the charge and discharge at the time Y 12 as shown in FIG. 10 to meet the potential difference threshold preset locally by the reference unit, so that the reference unit can trigger the SAE signal of the sense amplifier at the time Y 12 as shown in FIG. 10 .
  • Turn on the sense amplifier So far, the preparation stage is over, and the sense amplifier enters the decision stage.
  • the sense amplifier can read out data at time Y 13 as illustrated in FIG. 10 . Based on this, the read method using the reference cell to turn on the sense amplifier takes a total of 94ns to read out data.
  • the target memory unit detects that the clock signal Inner is switched to a high level at time Y 21 as shown in FIG. 10 , so the target memory unit is at time Y 21 as shown in FIG. 10 .
  • the corresponding bit line starts charging and discharging, and ends charging and discharging after 92.34 ns.
  • the read-write controller determines the process deviation of the current circuit environment so that a potential difference can be formed at a time interval of 39.9ns for charging and discharging, the read-write controller can switch the clock signal Input to a low power level through the clock generation circuit at the moment Y 22 as shown in Figure 10. level to trigger the sense amp to turn on in advance.
  • the preparation stage is over, and the sense amplifier enters the decision stage.
  • the sense amplifier since the sense amplifier is turned on in advance, the potential difference of the electrical signals output on the two bit lines is small, so the sense amplifier may take a longer time (such as 9.1ns) to judge the reading. Therefore, the sense amplifier Data can be read out at time Y 33 as illustrated in FIG. 10 . Based on this, the reading method of turning on the sense amplifier by switching the level state only needs 49ns to read data.
  • the reading method of turning on the sense amplifier by switching the level state can turn on the sense amplifier in advance.
  • this method makes the decision time of the sense amplifier longer, the whole readout time is longer than that of the reference unit turning on the sense amplifier.
  • the reading method is optimized by 47.8%, which is 56.8% better than the reading method in which the sense amplifier is turned on in the reference unit in the preparation stage.
  • how long to turn on the sense amplifier in advance it can be set by those skilled in the art based on experience, or it can be calculated according to experiments.
  • the duration of the phase can reduce the probability of reading errors caused by rapid reading in some extreme cases.
  • FIG. 11 exemplarily shows a read-write control sequence diagram provided by an embodiment of the present application.
  • the read-write control sequence involves the following control signals: input clock signal Input, input clock signal Inner, write enable An enable signal WEN, a read enable signal REN, an input/output signal DATA, a word line signal WL, a sense amplifier enable signal SAE, and a readout data signal Q.
  • the input and output signal DATA refers to the signal received by the read-write controller from the external device, such as the write request signal sent by the external device to the read-write controller and the read request sent by the external device to the read-write controller. signal etc.
  • the write enable signal WEN and the read enable signal REN are used to enable the write mode and read mode of the read-write controller respectively. Switch to the write mode, when the read enable signal REN is triggered (eg low level trigger), the read-write controller switches to the read mode accordingly.
  • the read data signal Q refers to the signal that the read-write controller sends the read data to the external device.
  • the word line signal WL is implemented in the entire read-write logic of the read-write controller, not only can the row of memory cells be opened according to the row of the target memory cell decoded by the row decoding circuit, so that the read-write drive circuit can open the row in the row.
  • the storage unit In the storage unit, read and write operations are performed on the target storage unit according to the column of the target storage unit decoded by the column decoding circuit, and the data to be written can also be written into the target storage unit when the write operation is performed, and when the read operation is performed.
  • the charging and discharging of the target storage unit is triggered according to the data stored in the target storage unit.
  • the sense amplifier enable signal SAE is used to turn on the sense amplifier. When the sense amplifier enable signal SAE is triggered (eg, triggered at a high level), the sense amplifier acquires the electrical signals output from the two bit lines and starts the decision.
  • the write enable signal WEN, the read state of the word line signal WL, the read enable signal REN, the input and output signals DATA and the read data signal Q can be triggered by the input clock signal Inner, while the word line signal WL
  • the write status and sense amplifier enable signal SAE can be triggered by the input clock signal Input.
  • the input clock signal Input, the input clock signal Inner, the write enable signal WEN, the input and output signal DATA and the word line signal WL can be combined to complete the write operation.
  • the external device can send a write request to the read-write controller at the time h1, and the write request belongs to an input Output signal DATA.
  • the write request triggers the write enable signal WEN at time h2 (if the signal transmission delay is not considered, the time h2 is the time h1; if the signal transmission delay is considered, the time h2 is later than the time h1)
  • the write controller switches to write mode.
  • the read-write drive circuit When in the write mode, in a level state of the clock signal Inner (as shown in Figure 11, it is in a high level state from time x1 to time x2), the read-write drive circuit has a fixed level, and the word line has a fixed level.
  • the circuit triggers the word line signal WL to be at different levels according to the level change of the input clock signal Input. For example, when the input clock signal Input switches to a high level at the h3 time, the word line circuit will be based on the high level at the h4 time ( If the signal transmission delay is not considered, then the h4 time is the h3 time.
  • the h4 time is later than the h3 time) to trigger the word line signal WL to be at a high level.
  • the voltage difference between the level of the driving circuit and the high level of the word line signal WL gradually writes the first state (eg "0") into the memory array until the input clock signal Input switches to a low level.
  • the word line circuit will be at the time h6 based on the low level (if the signal transmission delay is not considered, the time h6 is the time h5, if the signal transmission delay is considered, Then the time h6 is later than the time h5) to trigger the word line signal WL to be at a low level.
  • the read-write drive circuit ends the writing process according to the voltage difference between the level of the read-write drive circuit and the low level of the word line signal WL. one state and initiates writing to the second state (eg "1").
  • the read-write controller can also adjust the time h5 within the time period t1 through the clock generation circuit to change the arrival time of the time h6.
  • the read-write controller can adjust the time h5 to a later time value in the time period t1 through the clock generation circuit, so that the time h6 can also come later, so that the word line signal WL can be switched Switching to low a long time after going high gives the memory more time to write the first state.
  • the read-write controller can adjust the time h5 to an earlier time value in the time period t1 through the clock generation circuit.
  • the time h6 can also come earlier, so that the word line signal WL can be switched to the low level within a short time after switching to the high level, and the memory can quickly start writing the second state. After that, when the writing of the second state is completed, the word line signal WL can be restored to the sleep level at the moment h7, thereby ending the writing operation.
  • the write enable signal WEN switches to a low level state at time h8, so that the read-write controller exits the write mode. At this point, the read-write controller completes the write operation.
  • the input clock signal Input, the input clock signal Inner, the read enable signal REN, the input and output signal DATA, the word line signal WL, the sense amplifier enable signal SAE and the read data signal Q can be passed through Combined action to synthesize the read operation.
  • the external device when the external device needs to read the data in the memory, the external device can send a read request to the read-write controller at time m1, and the read request belongs to an input and output signal DATA .
  • the read request triggers the read enable signal REN at time m2 (if the signal transmission delay is not considered, the time m2 is the time m1; if the signal transmission delay is considered, the time m2 is later than the time m1)
  • the write controller switches to read mode.
  • the read-write controller starts the discharge operation according to the level change of the input clock signal Inner. For example, when the input clock signal Inner switches to a high level at the time of y1, the word line circuit will start the discharge operation based on the high level.
  • Time m4 (if the signal transmission delay is not considered, the time m4 is the time y1; if the signal transmission delay is considered, the time m4 is later than the time y1) to trigger the word line signal WL to switch to a low level (the low level can be It is the same as the low level in the write state, or it can be different, not limited), so that the bit line corresponding to the target memory cell is charged and discharged, until the input clock signal Inner switches to the low level at the moment of y2 to trigger the word line The signal WL switches to the sleep level, or until the charging and discharging of the target memory cell is completed.
  • the low level can be It is the same as the low level in the write state, or it can be different, not limited
  • the sense amplifier is not triggered to be turned on. Until the input clock signal Input switches to a low level at the m5 time, the low level will be at the m6 time (if the signal transmission delay is not considered, the m6 time is the m5 time, and if the signal transmission delay is considered, the m6 time is late.
  • the read-write controller can also adjust the time m5 within the time period t2 through the clock generation circuit to change the arrival time of the time m6. For example, when it is determined that the current circuit environment is good and the currently used opening time is late, The read-write controller can trigger the falling edge of the input clock signal Input in advance through the clock generation circuit, that is, the time m5 can be controlled in advance.
  • the time m6 can also come in advance, so that the sense amplifier can be turned on earlier and enter the judgment stage earlier. , to shorten the readout time.
  • the read-write controller can send the read data to the external device at time m7 through the read data signal Q. So far, the read-write controller completes the read operation.
  • the read-write controller can switch the level of the separate working clock to advance or delay to write another state or read out the judgment, In this way, the writing duration and the reading duration of the read-write controller can have a wide adjustable range. Even under the influence of severe process deviation, the read-write controller can adjust the write duration and read duration to meet the requirements of the process deviation under the support of the wide adjustable range, and try to take into account the read and write as much as possible. Accuracy and read-write efficiency, effectively improve the read-write performance of the read-write controller.
  • the possible structure of the clock generation circuit 121 is further introduced from the third embodiment.
  • the third embodiment is only introduced by taking the read/write controller 120 shown in FIG. 9 as an example, and each solution in the third embodiment is also applicable to any read/write in the above-mentioned first or second embodiment.
  • the controller such as the read/write controller 120 shown in FIG. 3 , FIG. 4 , FIG. 7 or FIG. 7 , will not be described in detail in this application.
  • the clock generation circuit 121 capable of generating the clock signal Input and the clock signal Inner may have various possibilities. Three possible implementations are exemplified below:
  • FIG. 12 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • the clock generation circuit 121 may further include a first clock generator 1211 and a frequency divider
  • the output terminal of the first clock generator 1211 is connected to the clock output terminal B 1 and the input terminal of the frequency divider 1212 respectively, and the output terminal of the frequency divider 1212 is connected to the clock output terminal B 2 .
  • the first clock generator 1211 can generate the clock signal Input and provide it to the clock output terminal B1 and the frequency divider 1212, respectively. In this way, the clock signal Input can be output to multiple clock outputs through the clock output terminal B1 on the one hand.
  • the state writing circuit 128 and the sense amplifier 126 can also be divided into a lower frequency clock signal Inner via the frequency divider 1212 and then provided to the clock output terminal B 2 , so that the lower frequency clock signal Inner can be divided by the clock output terminal B 2 .
  • the clock signal Inner is output to one or more other circuits in addition to the multi-state write circuit 128 and the sense amplifier 126 .
  • the read-write driving circuit 122 can send the first indication information to the first clock generator 1211 when the level of the clock signal Input needs to be switched in advance. In this way, the first clock generator 1211 After receiving the first indication information, the level can be switched in advance according to the instruction of the first indication information.
  • the first indication information may further indicate how far in advance to switch.
  • the read-write driving circuit 122 can send the second indication information to the first clock generator 1211 when the level of the clock signal Input needs to be delayed and switched.
  • the first clock generator 1211 can The switching level is delayed according to the instruction of the second instruction information.
  • the second indication information may further indicate how long to delay the handover.
  • the frequency divider 1212 may be any device capable of realizing a frequency reduction function, such as a D flip-flop as shown in FIG. 12 .
  • a D flip-flop as shown in FIG. 12 .
  • the multi-state writing is realized through the inverting delay chain 1281 as shown in Figure 4.
  • the solution, to achieve a delay of 20ns requires at least 100-200 inverters.
  • the read/write controller shown in FIG. 12 can have fewer circuit components, which helps to save the space occupied by the read/write controller.
  • the frequency divider 1212 can also divide the clock signal Input into a plurality of clock signals with different frequencies, and provide them to other circuits except the multi-state writing circuit 128 and the sense amplifier 126 respectively. In this way, other circuits can also correspond to different operating clocks respectively, which helps to independently adjust other operations in the memory and further improves the flexibility of the read-write controller.
  • FIG. 13 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • the clock generation circuit 121 may further include a second clock generator 1213 and a frequency multiplier
  • the output terminal of the second clock generator 1213 is connected to the clock output terminal B 2 and the input terminal of the frequency multiplier 1214 respectively, and the output terminal of the frequency multiplier 1214 is connected to the clock output terminal B 1 .
  • the second clock generator 1213 can generate the clock signal Inner and provide it to the clock output terminal B 2 and the frequency multiplier 1214, respectively.
  • One or more other circuits other than the writing circuit 128 and the sense amplifier 126 can be multiplied by the frequency multiplier 1214 to a higher frequency clock signal Input and then provided to the clock output terminal B 1 , so as to pass the clock output terminal B 1 outputs the higher frequency clock signal Input to the multi-state write circuit 128 and the sense amplifier 126.
  • the frequency multiplier 1214 can be any device capable of realizing the frequency up-conversion function, such as a phase-locked loop. According to the clock generation circuit 121 shown in FIG. 13 , when the read-write driving circuit 122 needs to switch the level of the clock signal Input in advance, it can send the third instruction information to the frequency multiplier 1214 .
  • the frequency multiplier 1214 receives the After the third indication information, the level can be switched in advance according to the instruction of the third indication information.
  • the third indication information may further indicate how far in advance to switch.
  • the read-write driving circuit 122 can send the fourth indication information to the frequency multiplier 1214 when the level of the clock signal Input needs to be delayed and switched. In this way, the frequency multiplier 1214 can follow the fourth indication after receiving the fourth indication information.
  • the fourth indication information may further indicate how long to delay the handover.
  • the frequency multiplier 1214 may further divide the clock signal Inner into two clock signals with different frequencies, and provide them to the multi-state writing circuit 128 and the sense amplifier 126 respectively.
  • the multi-state write circuit 128 and the sense amplifier 126 can also correspond to different operating clocks respectively, which helps to individually adjust the read and write operations in the memory and further improves the flexibility of the read and write controller 120 .
  • FIG. 14 exemplarily shows a schematic structural diagram of another read-write controller provided by an embodiment of the present application.
  • the clock generation circuit 121 may further include a third clock generator 1215 and a fourth clock generator 1215 .
  • the output terminal of the third clock generator 1215 is connected to the clock output terminal B 1
  • the output terminal of the fourth clock generator 1216 is connected to the clock output terminal B 2 .
  • the third clock generator 1215 may generate and provide the clock signal Input to the clock output terminal B 1 to output the clock signal Input to the multi-state write circuit 128 and the sense amplifier 126 through the clock output terminal B 1 .
  • Fourth clock generator 1216 may generate and provide clock signal Inner to clock output B 2 to output clock signal Inner to one or more other than multi-state write circuit 128 and sense amplifier 126 through clock output B 2 . circuit.
  • the read-write driving circuit 122 when it needs to switch the level of the clock signal Input in advance, it can send the fifth instruction information to the third clock generator 1215 .
  • the third clock generator 1215 After receiving the fifth indication information, the level can be switched in advance according to the instruction of the fifth indication information.
  • the fifth indication information may further indicate how far in advance to switch.
  • the read-write driving circuit 122 can send the sixth indication information to the third clock generator 1215 when the level of the clock signal Input needs to be delayed and switched.
  • the third clock generator 1215 can The switching level is delayed according to the instruction of the sixth instruction information.
  • the sixth indication information may further indicate how long to delay the handover.
  • Embodiment 3 merely exemplarily introduces three possible structures of the clock generating circuit. It should be understood that the present application does not limit the clock generation circuit to only have these structures. As long as the clock generation circuit capable of generating two clock signals with different frequencies is within the scope of protection of the present application, the present application will not address them one by one. Repeat.
  • each component in the above embodiments of the present application refers to functional devices, and the present application does not limit the specific implementation of these functional components.
  • the MOS transistors described above can also be replaced with other devices, such as transistors, which can be switched on and off through level switching.
  • embodiments of the present application further provide a memory, including any of the above-mentioned read-write controllers and a storage array.
  • the read-write controller can be connected to the storage array, and is used for reading and writing data in the storage array according to the solutions introduced in the above embodiments.
  • the embodiments of the present application further provide an electronic device, the electronic device includes the above-mentioned memory and a PCB, and the memory is provided on the surface of the PCB.
  • the electronic device includes, but is not limited to, a smartphone, a smart watch, a tablet, a VR device, an AR device, an in-vehicle device, a desktop computer, a personal computer, a handheld computer, or a personal digital assistant.
  • the above-mentioned embodiments it may be implemented in whole or in part by software, hardware, firmware or any combination thereof.
  • software it can be implemented in whole or in part in the form of a computer program product.
  • the computer program product includes one or more computer instructions. When the computer instructions are loaded and executed on a computer, all or part of the processes or functions described in the embodiments of the present application are generated.
  • the computer may be a general purpose computer, special purpose computer, computer network, or other programmable device.
  • the computer instructions may be stored in or transmitted from one computer-readable storage medium to another computer-readable storage medium, for example, the computer instructions may be downloaded from a website site, computer, server, or data center Transmission to another website site, computer, server, or data center by wire (eg, coaxial cable, optical fiber, digital subscriber line, DSL) or wireless (eg, infrared, wireless, microwave, etc.).
  • the computer-readable storage medium may be any available medium that can be accessed by a computer or a data storage device such as a server, data center, etc. that includes an integration of one or more available media.
  • the available media may be magnetic media (eg, floppy disks, hard disks, magnetic tapes), optical media (eg, high-density digital video discs (DVDs)), or semiconductor media (eg, solid state discs, SSD)) etc.
  • a component may be, but is not limited to, a process running on a processor, a processor, an object, an executable, a thread of execution, a program, and/or a computer.
  • an application running on a computing device and the computing device may be components.
  • One or more components may reside within a process and/or thread of execution, and a component may be localized on one computer and/or distributed between two or more computers.
  • these components can execute from various computer readable media having various data structures stored thereon.
  • a component may, for example, be based on a signal having one or more data packets (eg, data from two components interacting with another component between a local system, a distributed system, and/or a network, such as the Internet interacting with other systems via signals) Communicate through local and/or remote processes.
  • data packets eg, data from two components interacting with another component between a local system, a distributed system, and/or a network, such as the Internet interacting with other systems via signals
  • the disclosed system, apparatus and method may be implemented in other manners.
  • the apparatus embodiments described above are only illustrative.
  • the division of the units is only a logical function division. In actual implementation, there may be other division methods.
  • multiple units or components may be combined or Can be integrated into another system, or some features can be ignored, or not implemented.
  • the shown or discussed mutual coupling or direct coupling or communication connection may be through some interfaces, indirect coupling or communication connection of devices or units, and may be in electrical, mechanical or other forms.
  • the units described as separate components may or may not be physically separated, and components displayed as units may or may not be physical units, that is, may be located in one place, or may be distributed to multiple network units. Some or all of the units may be selected according to actual needs to achieve the purpose of the solution in this embodiment.
  • each functional unit in each embodiment of the present application may be integrated into one processing unit, or each unit may exist physically alone, or two or more units may be integrated into one unit.
  • the functions, if implemented in the form of software functional units and sold or used as independent products, may be stored in a computer-readable storage medium.
  • the technical solution of the present application can be embodied in the form of a software product in essence, or the part that contributes to the prior art or the part of the technical solution, and the computer software product is stored in a storage medium, including Several instructions are used to cause a computer device (which may be a personal computer, a server, or a network device, etc.) to execute all or part of the steps of the methods described in the various embodiments of the present application.
  • the aforementioned storage medium includes: U disk, mobile hard disk, read-only memory (ROM), random access memory (RAM), magnetic disk or optical disk and other media that can store program codes .

Landscapes

  • Static Random-Access Memory (AREA)
  • Dram (AREA)

Abstract

Contrôleur de lecture/écriture, mémoire et dispositif électronique, utilisés pour améliorer la flexibilité d'écriture de la mémoire. Le contrôleur de lecture/écriture comprend un circuit de génération d'horloge, un circuit d'écriture à états multiples, un circuit de décodage de rangée et un circuit de décodage de colonne. Le circuit de génération d'horloge fournit un premier signal d'horloge au circuit d'écriture à états multiples, et fournit un second signal d'horloge au circuit de décodage de rangée et au circuit de décodage de colonne. En configurant une horloge de travail séparée pour le circuit d'écriture à états multiples, le contrôleur de lecture/écriture est activé pour configurer de manière flexible l'horloge de travail courante du circuit d'écriture à états multiples selon l'écart de processus courant, ce qui permet non seulement d'améliorer la flexibilité d'une opération d'écriture à états multiples, mais permet également à l'opération d'écriture de mieux correspondre à l'écart de processus courant en réglant l'horloge de travail courante du circuit d'écriture à états multiples, ce qui permet d'améliorer la capacité du contrôleur de lecture/écriture à s'adapter à différents écarts de processus. En outre, le circuit d'écriture à états multiples peut également écrire au moins deux états dans un réseau de mémoire dans un cycle d'horloge du premier signal d'horloge, ce qui contribue davantage à améliorer l'efficacité d'écriture du dispositif de commande de lecture/écriture.
PCT/CN2020/137718 2020-12-18 2020-12-18 Contrôleur de lecture/écriture, mémoire et dispositif électronique WO2022126635A1 (fr)

Priority Applications (2)

Application Number Priority Date Filing Date Title
PCT/CN2020/137718 WO2022126635A1 (fr) 2020-12-18 2020-12-18 Contrôleur de lecture/écriture, mémoire et dispositif électronique
CN202080107127.7A CN116457886A (zh) 2020-12-18 2020-12-18 一种读写控制器、存储器及电子设备

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
PCT/CN2020/137718 WO2022126635A1 (fr) 2020-12-18 2020-12-18 Contrôleur de lecture/écriture, mémoire et dispositif électronique

Publications (1)

Publication Number Publication Date
WO2022126635A1 true WO2022126635A1 (fr) 2022-06-23

Family

ID=82058883

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2020/137718 WO2022126635A1 (fr) 2020-12-18 2020-12-18 Contrôleur de lecture/écriture, mémoire et dispositif électronique

Country Status (2)

Country Link
CN (1) CN116457886A (fr)
WO (1) WO2022126635A1 (fr)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN117577162B (zh) * 2024-01-16 2024-05-14 长鑫存储技术(西安)有限公司 一种冗余地址寄存器结构、冗余地址寄存器阵列及存储器

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101131864A (zh) * 2006-08-22 2008-02-27 奇梦达北美公司 用于传送存储器时钟信号的方法和电路
US20110205779A1 (en) * 2010-02-24 2011-08-25 Kabushiki Kaisha Toshiba Semiconductor storage device
CN107835988A (zh) * 2015-07-14 2018-03-23 高通股份有限公司 用于高速存储器接口的低功率时钟定时
US20190180809A1 (en) * 2015-07-01 2019-06-13 Samsung Electronics Co., Ltd. Semiconductor memory device having clock generation scheme based on command
US20200021291A1 (en) * 2018-07-13 2020-01-16 SK Hynix Inc. Semiconductor apparatus related to receiving clock signals having variable frequencies, and system including the semiconductor apparatus

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101131864A (zh) * 2006-08-22 2008-02-27 奇梦达北美公司 用于传送存储器时钟信号的方法和电路
US20110205779A1 (en) * 2010-02-24 2011-08-25 Kabushiki Kaisha Toshiba Semiconductor storage device
US20190180809A1 (en) * 2015-07-01 2019-06-13 Samsung Electronics Co., Ltd. Semiconductor memory device having clock generation scheme based on command
CN107835988A (zh) * 2015-07-14 2018-03-23 高通股份有限公司 用于高速存储器接口的低功率时钟定时
US20200021291A1 (en) * 2018-07-13 2020-01-16 SK Hynix Inc. Semiconductor apparatus related to receiving clock signals having variable frequencies, and system including the semiconductor apparatus

Also Published As

Publication number Publication date
CN116457886A (zh) 2023-07-18

Similar Documents

Publication Publication Date Title
US10242719B2 (en) Power management of a memory device by dynamically changing supply voltage
US20220093161A1 (en) Memory device and operation method thereof
CN107093459B (zh) 非易失性存储器设备及其读取方法和存储器系统
US7366029B2 (en) High-performance flash memory data transfer
US7499339B2 (en) High-performance flash memory data transfer
US7499369B2 (en) Method of high-performance flash memory data transfer
US7525855B2 (en) Method of high-performance flash memory data transfer
US8031534B2 (en) Semiconductor memory device capable of read out mode register information through DQ pads
US20240014817A1 (en) Apparatus for transmitting and receiving a signal, a method of operating the same, a memory device, and a method of operating the memory device
US10354704B2 (en) Semiconductor memory device and memory system
US10283174B2 (en) Memory system initializing page buffers and operating method thereof
US6404697B1 (en) Data output device for synchronous memory device
US11763869B2 (en) Non-volatile memory device, controller and memory system
KR20180119072A (ko) 반도체장치
US9196350B2 (en) Active control device, semiconductor device and system including the same
US11004531B2 (en) Test control circuit, semiconductor memory apparatus and semiconductor system using the test control circuit
TWI285312B (en) Data latch circuit and semiconductor device using the same
WO2022126635A1 (fr) Contrôleur de lecture/écriture, mémoire et dispositif électronique
US10475492B1 (en) Circuit and method for read latency control
US11133055B1 (en) Electronic device to perform read operation and mode register read operation
JP5464527B2 (ja) 不揮発性メモリの読み出し動作変更
KR20210040707A (ko) 메모리 장치 및 이를 포함하는 메모리 시스템
US20240127874A1 (en) Semiconductor system
US11908543B2 (en) Latch circuit, transmission circuit including latch circuit, and semiconductor apparatus including transmission circuit
US20230280782A1 (en) Clock converting circuit with symmetric structure

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 20965649

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 202080107127.7

Country of ref document: CN

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 20965649

Country of ref document: EP

Kind code of ref document: A1