WO2020140195A1 - 移位寄存器及其驱动方法、栅极驱动电路和显示装置 - Google Patents
移位寄存器及其驱动方法、栅极驱动电路和显示装置 Download PDFInfo
- Publication number
- WO2020140195A1 WO2020140195A1 PCT/CN2019/070064 CN2019070064W WO2020140195A1 WO 2020140195 A1 WO2020140195 A1 WO 2020140195A1 CN 2019070064 W CN2019070064 W CN 2019070064W WO 2020140195 A1 WO2020140195 A1 WO 2020140195A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- transistor
- coupled
- node
- electrode
- circuit
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/2092—Details of a display terminals using a flat panel, the details relating to the control arrangement of the display terminal and to the interfaces thereto
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/04—Structural and physical details of display devices
- G09G2300/0421—Structural details of the set of electrodes
- G09G2300/0426—Layout of electrodes and connections
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0286—Details of a shift registers arranged for use in a driving circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/06—Details of flat display driving waveforms
- G09G2310/061—Details of flat display driving waveforms for resetting or blanking
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/08—Details of timing specific for flat panels, other than clock recovery
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3266—Details of drivers for scan electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
- G09G3/3677—Details of drivers for scan electrodes suitable for active matrices only
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C19/00—Digital stores in which the information is moved stepwise, e.g. shift registers
- G11C19/28—Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
Definitions
- the present disclosure relates to the field of display technology, and in particular, to a shift register and its driving method, a gate driving circuit, an array substrate, and a display device.
- the gate driving circuit may include a plurality of cascaded shift registers.
- the scan signal is output from the output terminal of the shift register to drive the pixel circuit and the cascade signal is simultaneously output to drive the shift register of the next stage.
- the gate drive circuit In the display field, especially in Organic Light-Emitting Diode (OLED for short) display devices, the gate drive circuit is currently integrated in the gate drive chip. In chip design, the area of the chip is the main factor affecting the cost of the chip.
- the gate drive circuit includes a sensing circuit, a scanning circuit, and a connection circuit (for example, an OR gate circuit) that connects the outputs of the sensing circuit and the scanning circuit.
- a connection circuit for example, an OR gate circuit
- the embodiments of the present disclosure provide a shift register and a driving method thereof, a gate driving circuit, an array substrate, and a display device.
- a shift register may include a compensation selection circuit, a holding circuit, and N shift register circuits.
- the holding circuit is configured to hold the blanking input signal.
- Each of the N shift register circuits includes a blanking input circuit configured to provide a blanking pull-down signal to the first node according to the blanking input signal and the blanking control signal; the output circuit is configured to The voltage of a node outputs the shift signal from the shift signal output terminal, and outputs the first drive signal from the first drive signal output terminal.
- the compensation selection circuit is configured to provide a blanking input to the holding circuit and the N shift registration circuits via the first control node according to the compensation selection control signal and the shift signal output from one of the N shift registration circuits signal.
- N is a natural number greater than 1.
- the holding circuit includes the first capacitor.
- the first terminal of the first capacitor is coupled to the first control node, and the other terminal is coupled to the second voltage terminal to receive the second voltage.
- the compensation selection circuit includes a first transistor.
- the control electrode of the first transistor and the compensation selection control signal terminal are coupled to receive the compensation selection control signal, and the first electrode of the first transistor is coupled to the shift signal output terminal of one of the N shift register circuits , The second electrode of the first transistor is coupled to the first control node.
- the blanking input circuit includes a second transistor and a third transistor.
- the control electrode of the second transistor is coupled to the first control node
- the first electrode of the second transistor is coupled to the first voltage terminal to receive the first voltage as a blanking pull-down signal
- the second electrode of the second transistor and the third transistor Is coupled to the first pole.
- the control electrode of the third transistor is coupled to the first clock signal terminal to receive the first clock signal as a blanking control signal
- the second electrode of the third transistor is coupled to the first node.
- the output circuit includes: a nineteenth transistor, a twenty-second transistor, and a second capacitor.
- the control electrode of the nineteenth transistor is coupled to the first node, the first electrode of the nineteenth transistor and the fourth clock signal terminal are coupled to receive the fourth clock signal, and the second electrode of the nineteenth transistor and the shift signal output ⁇ coupled.
- the control electrode of the twenty-second transistor is coupled to the first node.
- the first electrode of the twenty-second transistor is coupled to the fourth clock signal terminal to receive the fourth clock signal.
- the second electrode of the twenty-second transistor is coupled to the first node.
- a driving signal output terminal is coupled.
- the second capacitor is coupled between the first node and the shift signal output terminal.
- each shift register circuit further includes a display input circuit.
- the display input circuit is configured to provide a display pull-down signal to the first node according to the display input signal.
- the display input circuit includes a fourth transistor.
- the control electrode of the fourth transistor is coupled to the display input signal terminal to receive the display input signal
- the first electrode of the fourth transistor and the first voltage terminal are coupled to receive the first voltage as the display pull-down signal
- the second electrode of the fourth transistor Coupling with the first node.
- each shift register circuit further includes a first control circuit, a pull-up circuit, and a second control circuit.
- the first control circuit is configured to control the voltage of the pull-up node according to the voltage of the first node.
- the pull-up circuit is configured to provide the second voltage from the second voltage terminal to the first node, the shift signal output terminal, and the first drive signal output terminal according to the voltage of the pull-up node.
- the second control circuit is configured to control the voltage of the pull-up node according to the blanking control signal and the voltage of the first control node, and to control the voltage of the pull-up node according to the display input signal.
- the pull-up node may include a first pull-up node.
- the first control circuit may include a seventh transistor and an eighth transistor.
- the control electrode of the seventh transistor is coupled to the first electrode and the third voltage terminal, and the second electrode of the seventh transistor is coupled to the first pull-up node.
- the control electrode of the eighth transistor is coupled to the first node, the first electrode of the eighth transistor is coupled to the first pull-up node, and the second electrode of the eighth transistor is coupled to the second voltage terminal.
- the pull-up circuit may include a ninth transistor, a twentieth transistor, and a twenty-third transistor.
- the control electrode of the ninth transistor is coupled to the first pull-up node, the first electrode of the ninth transistor is coupled to the first node, and the second electrode of the ninth transistor is coupled to the second voltage terminal.
- the control electrode of the twentieth transistor is coupled to the first pull-up node, the first electrode of the twentieth transistor is coupled to the shift signal output terminal, and the second electrode of the twentieth transistor is coupled to the second voltage terminal.
- the control electrode of the twenty-third transistor is coupled to the first pull-up node, the first electrode of the twenty-third transistor is coupled to the first drive signal output terminal, and the second electrode and the second voltage terminal of the twenty-third transistor Coupling.
- the second control circuit may include a thirteenth transistor, a fourteenth transistor, and a fifteenth transistor.
- the control electrode of the thirteenth transistor is coupled to the first clock signal terminal to receive the first clock signal as a blanking control signal, and the first electrode of the thirteenth transistor is coupled to the first pull-up node.
- the control electrode of the fourteenth transistor is coupled to the first control node, the first electrode of the fourteenth transistor is coupled to the second electrode of the thirteenth transistor, and the second electrode of the fourteenth transistor is coupled to the second voltage terminal .
- the control electrode of the fifteenth transistor is coupled to the display input signal terminal to receive the display input signal, the first electrode of the fifteenth transistor is coupled to the first pull-up node, and the second electrode and the second voltage terminal of the fifteenth transistor Coupling.
- the pull-up node may further include a second pull-up node.
- the first control circuit also includes a tenth transistor and an eleventh transistor.
- the control electrode of the tenth transistor is coupled to the first electrode and the fourth voltage terminal, and the second electrode of the tenth transistor is coupled to the second pull-up node.
- the control electrode of the eleventh transistor is coupled to the first node, the first electrode of the eleventh transistor is coupled to the second pull-up node, and the second electrode of the eleventh transistor is coupled to the second voltage terminal.
- the pull-up circuit may further include a twelfth transistor, a twenty-first transistor, and a twenty-fourth transistor.
- the control electrode of the twelfth transistor is coupled to the second pull-up node, the first electrode of the twelfth transistor is coupled to the first node, and the second electrode of the twelfth transistor is coupled to the second voltage terminal.
- the control electrode of the twenty-first transistor is coupled to the second pull-up node, the first electrode of the twenty-first transistor is coupled to the output terminal of the shift signal, and the second electrode of the twenty-first transistor is coupled to the second voltage terminal .
- the control pole of the twenty-fourth transistor is coupled to the second pull-up node, the first pole of the twenty-fourth transistor is coupled to the first drive signal output terminal, and the second pole of the twenty-fourth transistor is coupled to the second voltage terminal Coupling.
- the second control circuit may further include a sixteenth transistor, a seventeenth transistor, and an eighteenth transistor.
- the control electrode of the sixteenth transistor is coupled to the first clock signal terminal to receive the first clock signal as a blanking control signal, and the first electrode of the sixteenth transistor is coupled to the second pull-up node.
- the control electrode of the seventeenth transistor is coupled to the first control node, the first electrode of the seventeenth transistor is coupled to the second electrode of the sixteenth transistor, and the second electrode of the seventeenth transistor is coupled to the second voltage terminal .
- the control electrode of the eighteenth transistor is coupled to the display input signal terminal to receive the display input signal, the first electrode of the eighteenth transistor is coupled to the second pull-up node, and the second electrode and the second voltage terminal of the eighteenth transistor Coupling.
- each shift register circuit further includes a reset circuit.
- the reset circuit is configured to reset the first node according to the blanking reset signal from the blanking reset signal terminal, and reset the first node according to the display reset signal from the display reset signal terminal.
- the reset circuit may include a fifth transistor and a sixth transistor.
- the control electrode of the fifth transistor is coupled to the blanking reset signal terminal, the first electrode of the fifth transistor is coupled to the first node, and the second electrode of the fifth transistor is coupled to the second voltage terminal.
- the control electrode of the sixth transistor is coupled to the display reset signal terminal, the first electrode of the sixth transistor is coupled to the first node, and the second electrode of the sixth transistor is coupled to the second voltage terminal.
- the output circuit may further include a twenty-fifth transistor and a third capacitor.
- the control electrode of the twenty-fifth transistor is coupled to the first node.
- the first electrode of the twenty-fifth transistor is coupled to the fifth clock signal terminal to receive the fifth clock signal.
- the second electrode of the twenty-fifth transistor is coupled to the first node.
- the two driving signal output terminals are coupled.
- the third capacitor is coupled between the first node and the second driving signal output terminal.
- the pull-up circuit may further include a twenty-sixth transistor and a twenty-seventh transistor.
- the control electrode of the twenty-sixth transistor is coupled to the first pull-up node, the first electrode of the twenty-sixth transistor is coupled to the second drive signal output terminal, and the second electrode and the second voltage terminal of the twenty-sixth transistor Coupling.
- the control pole of the twenty-seventh transistor is coupled to the second pull-up node, the first pole of the twenty-seventh transistor is coupled to the second drive signal output terminal, and the second pole of the twenty-seventh transistor is coupled to the second voltage terminal Coupling.
- the shift register includes a compensation selection circuit and a holding circuit.
- a gate driving circuit may include M shift registers according to any one of claims 1 to 13 and a first sub-clock signal line.
- the first sub-clock signal line provides a compensation selection control signal to each shift register.
- the gate driving circuit may further include a second sub-clock signal line and a blanking reset signal line.
- the shift signal output by the i-th shift register circuit is supplied to the i+2th shift register circuit as a display input signal.
- the second sub-clock signal line provides a first clock signal to each shift register circuit.
- the blanking reset signal line provides a blanking reset signal to each shift register circuit.
- the shift signal output from the i+3th shift register circuit is supplied to the i th shift register circuit as a display reset signal.
- the gate driving circuit may further include a third sub-clock signal line, a fourth sub-clock signal line, a fifth sub-clock signal line, and a sixth sub-clock signal line.
- the third sub-clock signal line supplies the fourth clock signal to the 4i-3th shift register circuit.
- the fourth sub-clock signal line provides a fourth clock signal to the 4i-2th shift register circuit.
- the fifth sub-clock signal line supplies the fourth clock signal to the 4i-1th shift register circuit.
- the sixth sub-clock signal line provides a fourth clock signal to the 4ith shift register circuit.
- the gate driving circuit may further include a seventh sub-clock signal line, an eighth sub-clock signal line, a ninth sub-clock signal line, and a tenth sub-clock signal line.
- the seventh sub-clock signal line supplies the fifth clock signal to the 4i-3th shift register circuit.
- the eighth sub-clock signal line supplies the fifth clock signal to the 4i-2th shift register circuit.
- the ninth sub-clock signal line supplies the fifth clock signal to the 4i-1th shift register circuit.
- the tenth sub-clock signal line provides the fifth clock signal to the 4ith shift register circuit.
- an array substrate is provided.
- the array substrate includes the gate driving circuit provided according to the second aspect of the present disclosure.
- a display device includes the array substrate provided according to the third aspect of the present disclosure.
- a method for driving the shift register provided by the first aspect of the present disclosure is provided.
- the blanking input signal is provided according to the compensation selection control signal and one of the N shift signals; the blanking input signal is maintained.
- the blanking pull-down signal is provided to the first node according to the blanking input signal and the blanking control signal; and N shift signals are output from the N shift signal outputs according to the voltage of the first node, and from the N first The driving signal output terminal outputs N first driving signals.
- FIG. 1 shows a schematic block diagram of a shift register according to an embodiment of the present disclosure
- FIG. 2 shows a schematic block diagram of a shift register according to an embodiment of the present disclosure
- FIG. 3 shows an exemplary circuit diagram of a shift register according to an embodiment of the present disclosure
- FIG. 7 shows an exemplary circuit diagram of a shift register according to another embodiment of the present disclosure.
- FIG. 8 shows a schematic diagram of a gate driving circuit according to an embodiment of the present disclosure
- FIG. 10 shows a schematic flowchart of a method for driving a shift register according to an embodiment of the present disclosure.
- the gate drive circuit needs to provide drive signals for the scan transistor and the sense transistor to the sub-pixels in the display panel, respectively.
- the sensing circuit in the gate driving circuit may provide a driving signal for sensing the transistor
- the scanning circuit may provide a driving signal for scanning the transistor to cause the sub-pixel to display.
- the display stage (Display) of one frame provides a driving signal for scanning the transistor to display the sub-pixels.
- the blanking stage (Blank) of one frame provides a driving signal for the sensing transistor to externally compensate the sub-pixels. During the blanking phase, the display panel is not displayed.
- "one frame”, “every frame”, or "a certain frame” includes a display phase and a blanking phase that are sequentially performed.
- the sensing drive signal output by the gate drive circuit is sequentially scanned line by line, for example, the drive signal for the sub-pixels of the first line in the display panel is output during the blanking phase of the first frame , During the blanking phase of the second frame, the driving signals for the sub-pixels of the second row in the display panel are output, and so on, and the frequency of the driving signals corresponding to the sub-pixels of one row is output in sequence for each frame, that is, the display is completed Line-by-line sequential compensation of the panel.
- the above progressive compensation method may cause display problems: first, there is a scanning line that moves row by row during the multi-frame scanning display; second, because of the time point of external compensation The difference will cause the brightness difference in different areas of the display panel to be relatively large.
- the sub-pixels in the 10th, 11th, and 12th rows of the display panel have been externally compensated.
- the luminous brightness of the sub-pixels in the 10th, 11th, and 12th rows may have changed.
- the luminous brightness is reduced, which may cause uneven brightness in different areas of the display panel. This problem occurs in large-size display panels. Will be more obvious.
- the shift register unit provided by the embodiments of the present disclosure can achieve random compensation of one or more rows of sub-pixels, thereby avoiding display defects such as scan lines and uneven display brightness due to row-by-row sequential compensation, and simplify Circuit configuration.
- the embodiments of the present disclosure provide a shift register and a driving method thereof, a gate driving circuit, an array substrate, and a display device.
- the embodiments and examples of the present disclosure will be described in detail below with reference to the drawings.
- FIG. 1 shows a schematic block diagram of a shift register according to an embodiment of the present disclosure.
- the shift register 10 may include a compensation selection circuit 100, a holding circuit 200, and N shift register circuits (300_1...300_N, hereinafter may be collectively referred to as 300).
- N is a natural number greater than 1.
- the holding circuit 200 may hold the blanking input signal.
- the holding circuit 200 may be coupled between the first control node H and the second voltage terminal V2.
- the holding circuit 200 may receive the blanking input signal via the first control node H, and hold the blanking input signal.
- the second voltage terminal may provide a DC high-level signal, that is, the second voltage V2 is a high level.
- Each shift register circuit 300 may include a blanking input circuit (310_1...310_N, hereinafter may be collectively referred to as 310) and an output circuit (330_1...330_N, hereinafter may be collectively referred to as 330).
- the blanking input circuit 310 may provide the blanking pull-down signal to the first node (which may also be called a pull-down node) according to the blanking input signal and the blanking control signal (Q_1...Q_N, hereinafter may be collectively referred to as Q), to Control the voltage of the first node Q.
- the blanking input circuit 310 may be coupled to the first control node H to receive the blanking input signal, to the first clock signal terminal to receive the first clock signal CLKA as the blanking control signal, and to the first voltage terminal Connected to receive the first voltage V1 as a blanking pull-down signal.
- the first voltage terminal may provide a DC low-level signal, that is, the first voltage V1 is a low level.
- the output circuit 330 may output a shift signal from the shift signal output terminal (CR_1...CR_N, hereinafter may be collectively referred to as CR) according to the voltage of the first node Q, and output from the first drive signal output terminal (OUT1_1...OUT1_N, hereinafter It may be collectively referred to as OUT1) to output the first driving signal.
- the output circuit 330 may be coupled to the fourth clock signal terminal to receive the fourth clock signal CLKD.
- the output circuit 330 may provide the fourth clock signal CLKD to the shift signal output terminal CR and the first drive signal output terminal OUT1 according to the voltage of the first node Q.
- the shift signal may be used to control the shift of the upper and lower shift register circuits, for example, and the first drive signal may be used to drive the scan transistor in the display panel, thereby driving the display panel to perform display.
- the first driving signal may be used to drive a sensing transistor in a row of sub-pixels in the display panel to sense the driving current of the row of sub-pixels, so as to compensate based on the sensed driving current.
- the compensation selection circuit 100 may, according to the compensation selection control signal OE from the compensation selection control signal terminal and the shift signal CR output from one of the N shift register circuits 300, pass the first control node H to the holding circuit 200 and N shift register circuits 300 provide blanking input signals.
- the timing of the compensation selection control signal OE may be set to be the same as the timing of the shift signal CR provided to the compensation selection circuit 100.
- the shift signal CR_1 output from the first shift register circuit 300_1 among the N shift register circuits 300 is supplied to the compensation selection circuit 100, and the compensation selection control signal OE is displayed during the display phase
- the timing is set to be the same as the shift signal CR_1.
- one compensation selection circuit 100 and one holding circuit 200 may provide blanking pull-down signals to N first nodes Q of N shift register circuits to output N driving signals from N driving signal output terminals .
- the embodiments of the present disclosure can save the compensation selection circuit 100 and the holding circuit 200 in the gate driving circuit. Quantity.
- FIG. 2 shows a schematic block diagram of a shift register according to another embodiment of the present disclosure.
- the shift register 20 may include a compensation selection circuit 100, a holding circuit 200 and N shift register circuits 300.
- the number of shift register circuits 300 in the shift register 20 is two or more, but for ease of description, only one shift register circuit 300_1 is schematically shown in FIG. 2 and the other shift register circuits (300_2...
- the circuit structure of 300_N) can refer to the description of the shift register circuit 300_1.
- the shift register circuit 300_1 may include a blanking input circuit 310, a display input circuit 320, an output circuit 330, a first control circuit 340, a pull-up circuit 350, a second control circuit 360, and a reset circuit 370.
- the circuit structures of the compensation selection circuit 100, the holding circuit 200, and the blanking input circuit 310 are the same as those of the compensation selection circuit 100, the holding circuit 200, and the blanking input circuit 310_1 in FIG. 1, which have been described above. This will not be repeated here.
- the display input circuit 320 may provide a display pull-down signal to the first node Q according to the display input signal to control the voltage of the first node Q.
- the display input circuit 320 may be coupled to a display input signal terminal (STU_1...STU_N, hereinafter may be collectively referred to as STU) to receive a display input signal, and coupled to a first voltage terminal to receive a first voltage V1 as a display pull-down signal .
- STU display input signal terminal
- the output circuit 330 may include a second driving signal output terminal in addition to the first driving signal output terminal.
- the output circuit 330 may output the second driving signal from the second driving signal output terminal OUT2 according to the voltage of the first node Q.
- the output circuit 330 may be coupled to the fifth clock signal terminal to receive the fifth clock signal CLKE.
- the output circuit 330 may also provide the fifth clock signal CLKE to the second driving signal output terminal OUT2 according to the voltage of the first node Q.
- the other structures and functions of the output circuit 510 are the same as those of the output circuit 330_1 in FIG. 1 and will not be repeated here. It can be understood by those skilled in the art that the number of driving signal output terminals is not limited to two, and may be more than two.
- the output circuit may output a corresponding driving signal according to the voltage of the first node Q and the corresponding clock signal.
- the first control circuit 340 may control the voltage of the pull-up node QB according to the voltage of the first node Q.
- the first control circuit 340 may be coupled to the second voltage terminal to receive the second voltage V2 and coupled to the third voltage terminal to receive the third voltage V3.
- the second voltage terminal may provide a DC high-level signal, that is, the second voltage V2 is a high level.
- the first control circuit 600 may control the voltage of the pull-up node QB according to the second voltage V2 and the third voltage V3 under the control of the voltage of the first node Q.
- the first control circuit 340 may also be coupled to the fourth voltage terminal to receive the fourth voltage V4.
- the third voltage terminal and the fourth voltage terminal may alternately provide a DC low-level signal, for example, one of the third voltage V3 and the fourth voltage V4 is a low level, and the other is a high level.
- the first control circuit 340 may control the voltage of the pull-up node QB according to the second voltage V2 and the third voltage V3 (or the fourth voltage V4) under the control of the voltage of the first node Q.
- the pull-up circuit 350 may provide the second voltage V2 from the second voltage terminal to the first node Q, the shift signal output terminal CR, the first drive signal output terminal OUT1, and the second drive signal output according to the voltage of the pull-up node QB Terminal OUT2.
- the pull-up circuit 350 may be coupled to the second voltage terminal to receive the second voltage V2.
- the pull-up circuit 350 can reduce the noise at each terminal by pulling up the first node Q, the shift signal output terminal CR, and the corresponding drive signal output terminal.
- the second control circuit 360 may control the voltage of the pull-up node QB according to the blanking control signal and the voltage of the first control node H.
- the second control circuit 360 may be coupled to the first clock signal terminal to receive the first clock signal CLKA as a blanking control signal, and coupled to the second voltage terminal to receive the second voltage.
- the second control circuit 360 may provide the second voltage to the pull-up node QB under the control of the first clock signal CLKA and the voltage of the first control node H.
- the second control circuit 360 can also control the voltage of the pull-up node QB according to the display input signal STU.
- the second control circuit 360 may be coupled to the display input signal terminal to receive the display input signal STU2.
- the second control circuit 360 may provide the second voltage to the pull-up node QB under the control of the display input signal STU.
- the second control circuit 360 can pull up the pull-up node QB
- the reset circuit 370 may reset the first node Q according to the blanking reset signal TRST from the blanking reset signal terminal, and reset the first node Q according to the display reset signal STD from the display reset signal terminal.
- the reset circuit 370 may be coupled to the blanking reset signal terminal to receive the blanking reset signal TRST, coupled to the display reset signal terminal to receive the display reset signal STD, and coupled to the second voltage terminal to receive the second voltage V2 .
- the reset circuit 370 may provide the second voltage V2 to the first node Q according to the blanking reset signal TRST and the second voltage V2 to the first node Q according to the display reset signal STD.
- FIG. 3 shows an exemplary circuit diagram of a shift register according to an embodiment of the present disclosure.
- the shift register is, for example, the shift register 20 shown in FIG. 2.
- the circuit structure of only one shift register circuit 300_1 is shown in FIG. 3, and the circuit structure of other shift register circuits (300_2...300_N) can refer to the description of the shift register circuit 300_1.
- the shift register may include a first transistor M1 to a twenty-seventh transistor M27, and a first capacitor C1 to a third capacitor C3.
- all the transistors used in the embodiments of the present disclosure may be thin film transistors, field effect transistors, or other switching devices with the same characteristics.
- thin film transistors are used as examples.
- the source and drain of the transistor used here may be symmetrical in structure, so the source and drain may be indistinguishable in structure.
- the gate of the transistor can be referred to as the gate.
- the transistors can be divided into N-type and P-type transistors according to their characteristics.
- the on-voltage is a low-level voltage (for example, 0V, -5V, -10V or other suitable voltage), and the off-voltage is a high-level voltage (for example, 5V, 10V or other suitable voltage) Voltage).
- the on-voltage is a high-level voltage (for example, 5V, 10V or other suitable voltage)
- the off-voltage is a low-level voltage (for example, 0V, -5V, -10V or other suitable Voltage).
- transistors used in the shift register are all described using P-type transistors as an example.
- Embodiments of the present disclosure include, but are not limited to, for example, at least part of the transistors in the shift register may also use N-type transistors.
- the pull-up node QB may include at least one of a first pull-up node QB_A and a second pull-up node QB_B.
- FIG. 3 shows a case where the pull-up node QB includes both the first pull-up node QB_A and the second pull-up node QB_B. It can be understood that the pull-up node QB may also include only one of the first pull-up node QB_A and the second pull-up node QB_B, and the associated circuit only needs to be adjusted accordingly.
- the compensation selection circuit 100 includes a first transistor M1.
- the control electrode of the first transistor M1 and the compensation selection control signal terminal are coupled to receive the compensation selection control signal OE, the first electrode of the first transistor M1 and the shift signal of one of the N shift register circuits 300_1
- the output terminal CR_1 is coupled, and the second electrode of the first transistor M1 is coupled to the first control node H.
- the compensation selection control signal OE when the compensation selection control signal OE is at a low level, the first transistor M1 is turned on, so that the shift signal CR_1 can be provided to the first control node H to provide the holding circuit 200 and N shift register circuits 300 provides blanking input signal.
- the holding circuit 200 includes a first capacitor C1.
- the first terminal of the first capacitor is coupled to the first control node H, and the other terminal is coupled to the second voltage terminal to receive the second voltage V2.
- the blanking input circuit 310 includes a second transistor M2 and a third transistor M3.
- the control electrode of the second transistor M2 is coupled to the first control node H, the first electrode of the second transistor M2 and the first voltage terminal are coupled to receive the first voltage V1 as a blanking pull-down signal, and the second of the second transistor M2
- the electrode is coupled to the first electrode of the third transistor.
- the control electrode of the third transistor M3 is coupled to the first clock signal terminal to receive the first clock signal CLKA as a blanking control signal.
- the first electrode of the third transistor M3 is coupled to the second electrode of the second transistor M2.
- the second electrode of the transistor M3 is coupled to the first node Q. In an embodiment, when the voltage of the first control node H and the first clock signal CLKA are both low, the second transistor M2 and the third transistor M3 are turned on to provide the first voltage V1 to the first node Q, Pull the first node Q low.
- the display input circuit 320 includes a fourth transistor M4.
- the control electrode of the fourth transistor M4 is coupled to the display input signal terminal to receive the display input signal STU, the first electrode of the fourth transistor M4 and the first voltage terminal are coupled to receive the first voltage V1 as the display pull-down signal, and the fourth transistor The second pole of M4 is coupled to the first node Q.
- the fourth transistor M4 when the display input signal STU is at a low level, the fourth transistor M4 is turned on to provide the first voltage V1 to the first node Q, so that the voltage of the first node Q is at a low level.
- the output circuit 330 includes a nineteenth transistor M19, a twenty-second transistor M22, a twenty-fifth transistor M25, a second capacitor C2, and a third capacitor C3.
- the control electrode of the nineteenth transistor M19 is coupled to the first node Q, the first electrode of the nineteenth transistor M19 and the fourth clock signal terminal are coupled to receive the fourth clock signal CLKD, and the second electrode of the nineteenth transistor M19 It is coupled to the shift signal output terminal CR.
- the control electrode of the twenty-second transistor M22 is coupled to the first node Q, the first electrode of the twenty-second transistor M22 and the fourth clock signal terminal are coupled to receive the fourth clock signal CLKD, and the twenty-second transistor M22
- the second pole and the first driving signal output terminal are coupled to OUT1.
- the control electrode of the twenty-fifth transistor M25 is coupled to the first node Q, the first electrode of the twenty-fifth transistor M25 and the fifth clock signal terminal are coupled to receive the fifth clock signal CLKE, and the twenty-fifth transistor M25
- the second pole is coupled to the second driving signal output terminal OUT2.
- the first terminal of the second capacitor C2 is coupled to the first node Q, and the second terminal of the second capacitor C2 is coupled to the shift signal output terminal CR.
- the first terminal of the third capacitor C3 is coupled to the first node Q, and the second terminal of the third capacitor C3 is coupled to the second driving signal output terminal OUT2.
- the nineteenth transistor M19, the twenty-second transistor M22, and the twenty-fifth transistor M25 are turned on to provide the fourth clock signal CLKD to the shift signal output terminal CR and the first driving signal output terminal are coupled to OUT1, and the fifth clock signal CLKE is provided to the second driving signal output terminal OUT2.
- the first control circuit 340 includes a seventh transistor M7, an eighth transistor M8, a tenth transistor M10, and an eleventh transistor M11.
- the control electrode of the seventh transistor M7 is coupled to the first electrode and the third voltage terminal to receive the third voltage V3, and the second electrode of the seventh transistor M7 is coupled to the first pull-up node QB_A.
- the control electrode of the eighth transistor M8 is coupled to the first node Q, the first electrode of the eighth transistor M8 is coupled to the first pull-up node QB_A, and the second electrode of the eighth transistor M8 is coupled to the second voltage terminal to receive The second voltage V2.
- the control electrode and the first electrode of the tenth transistor M10 are coupled to the fourth voltage terminal to receive the fourth voltage V4, and the second electrode of the tenth transistor M10 is coupled to the second pull-up node QB_B.
- the control electrode of the eleventh transistor M11 is coupled to the first node Q, the first electrode of the eleventh transistor M11 is coupled to the second pull-up node QB_B, the second electrode of the eleventh transistor M11 and the second voltage terminal V2 Coupled to receive the second voltage V2.
- the first control circuit 600 may include a seventh transistor M7 and an eighth transistor M8 (or a tenth transistor M10 And the eleventh transistor M11).
- the specific circuit structure is similar and will not be repeated here.
- the third voltage terminal V3 and the fourth voltage terminal V4 may be configured to alternately provide a low level. That is, when the third voltage terminal V3 provides a high level, the fourth voltage terminal V4 provides a low level, and the tenth transistor M10 is turned on. When the third voltage terminal V3 provides a low level, the fourth voltage terminal V4 provides a high level, and the seventh transistor M7 is turned on. Therefore, only one of the seventh transistor M7 and the tenth transistor M10 is in an on state. In this way, performance drift caused by long-term conduction of the transistor can be avoided.
- the third voltage can charge the first pull-up node QB_A when the seventh transistor M7 is turned on, and the second voltage can charge the second pull-up node QB_B when the tenth transistor M10 is turned on, thereby pulling the first pull-up node QB_B
- the voltage of the node QB_A or the second pull-up node QB_B is controlled to a low level.
- the eighth transistor M8 and the eleventh transistor M11 are turned on.
- the seventh transistor M7 and the eighth transistor M8 can be configured (for example, the size ratio of the two, the threshold voltage, etc.).
- the first pull-up node QB_A The voltage of can be pulled up to a high level via the second voltage V2, which can keep the twentieth transistor M20, the twenty-third transistor M23, and the twenty-sixth transistor M26 off.
- the tenth transistor M10 and the eleventh transistor M11 can be configured (for example, the size ratio of the two, the threshold voltage, etc.).
- the voltage of the second pull-up node QB_B can be It is pulled up to a high level via the second voltage V2, which can keep the twenty-first transistor M21, the twenty-fourth transistor M24, and the twenty-seventh transistor M27 off.
- the pull-up circuit 350 includes a ninth transistor M9, a twentieth transistor M20, a twenty-third transistor M23, a twelfth transistor M12, a twenty-first transistor M21, a twenty-fourth transistor M24, a third Twenty-six transistor M26 and twenty-seven transistor M27.
- the control electrode of the ninth transistor M9 is coupled to the first pull-up node QB_A, the first electrode of the ninth transistor M9 is coupled to the first node Q, and the second electrode of the ninth transistor M9 is coupled to the second voltage terminal V2 Receive the second voltage V2.
- the control electrode of the twentieth transistor M20 is coupled to the first pull-up node QB_A, the first electrode of the twentieth transistor M20 is coupled to the shift signal output terminal CR, the second electrode of the twentieth transistor M20 and the second voltage The terminal V2 is coupled.
- the control electrode of the twenty-third transistor M23 is coupled to the first pull-up node QB_A, the first electrode of the twenty-third transistor M23 is coupled to the first drive signal output terminal OUT1, and the second electrode of the twenty-third transistor M23
- the second voltage terminal V2 is coupled to receive the second voltage V2.
- the control pole of the twenty-sixth transistor M26 is coupled to the first pull-up node QB_A, the first pole of the twenty-sixth transistor is coupled to the second drive signal output terminal OUT2, and the second pole of the twenty-sixth transistor is coupled to the first
- the second voltage terminal V2 is coupled to receive the second voltage V2.
- the ninth transistor M9, the twentieth transistor M20, the twenty-third transistor M23, and the twenty-sixth transistor are turned on to connect the first node Q, the shift signal output terminal CR, the first drive signal output terminal OUT1 and the second drive signal output terminal OUT2 are pulled up.
- the control electrode of the twelfth transistor M12 is coupled to the second pull-up node QB_B, the first electrode of the twelfth transistor M12 is coupled to the first node Q, the second electrode of the twelfth transistor M12 and the second voltage terminal V2 Coupling.
- the control electrode of the twenty-first transistor M21 is coupled to the second pull-up node QB_B, the first electrode of the twenty-first transistor M21 is coupled to the shift signal output terminal CR, and the second electrode of the twenty-first transistor M21 is The second voltage terminal V2 is coupled.
- the control pole of the twenty-fourth transistor M24 is coupled to the second pull-up node QB_B, the first pole of the twenty-fourth transistor M24 is coupled to the first drive signal output terminal OUT1, and the second pole of the twenty-fourth transistor M24 It is coupled to the second voltage terminal V2.
- the control pole of the twenty-seventh transistor M27 is coupled to the second pull-up node QB_B, the first pole of the twenty-seventh transistor is coupled to the second drive signal output terminal OUT2, the second pole of the twenty-seventh transistor and the second The two voltage terminals V2 are coupled.
- the twelfth transistor M12, the twenty-first transistor M21, the twenty-fourth transistor M24, and the twenty-seventh transistor M27 are turned on
- the first node Q, the shift signal output terminal CR, the first drive signal output terminal OUT1 and the second drive signal output terminal OUT2 are pulled up.
- the pull-up circuit 700 may include a ninth transistor M9, a twentieth transistor M20, and a twenty-third Transistor M23, twenty-sixth transistor (or, twelfth transistor M12, twenty-first transistor M21, twenty-fourth transistor M24, and twenty-seventh transistor M27).
- the specific circuit structure is the same and will not be repeated here.
- the second control circuit 360 may include a thirteenth transistor M13, a fourteenth transistor M14, a fifteenth transistor M15, a sixteenth transistor M16, a seventeenth transistor M17, and an eighteenth transistor M18.
- the control electrode of the thirteenth transistor M13 is coupled to the first clock signal terminal to receive the first clock signal CLKA as a blanking control signal, and the first electrode of the thirteenth transistor M13 is coupled to the first pull-up node QB_A.
- the control electrode of the fourteenth transistor M14 is coupled to the first control node H, the first electrode of the fourteenth transistor M14 is coupled to the second electrode of the thirteenth transistor M13, and the second electrode of the fourteenth transistor M14 is coupled to the first The two voltage terminals V2 are coupled.
- the control pole of the fifteenth transistor M15 is coupled to the display input signal terminal to receive the display input signal STU2, the first pole of the fifteenth transistor M15 is coupled to the first pull-up node QB_A, and the second pole of the fifteenth transistor M15
- the second voltage terminal is coupled to receive the second voltage V2.
- the second voltage is supplied to the first pull-up node QB_A.
- the display input signal STU2 is at a low level
- the second voltage is supplied to the first pull-up node QB_A.
- the control electrode of the sixteenth transistor M16 is coupled to the first clock signal terminal to receive the first clock signal CLKA as a blanking control signal, and the first electrode of the sixteenth transistor M16 is coupled to the second pull-up node QB_B.
- the control electrode of the seventeenth transistor M17 is coupled to the first control node H, the first electrode of the seventeenth transistor M17 is coupled to the second electrode of the sixteenth transistor M16, and the second electrode of the seventeenth transistor M17 is coupled to the first The two voltage terminals are coupled to receive the second voltage V2.
- the control pole of the eighteenth transistor M18 is coupled to the display input signal terminal to receive the display input signal STU2, the first pole of the eighteenth transistor M18 is coupled to the second pull-up node QB_B, and the second pole of the eighteenth transistor M18
- the second voltage terminal is coupled to receive the second voltage V2.
- the second voltage is supplied to the second pull-up node QB_B.
- the display input signal STU2 is at a low level
- the second voltage is supplied to the second pull-up node QB_B.
- the pull-up circuit 700 may include the thirteenth transistor M13, the fourteenth transistor M14, the fifteenth The transistor M15 (or, the sixteenth transistor M16, the seventeenth transistor M17, and the eighteenth transistor M18).
- the specific circuit structure is the same and will not be repeated here.
- the reset circuit 370 may include a fifth transistor M5 and a sixth transistor M6.
- the control electrode of the fifth transistor M5 is coupled to the blanking reset signal terminal to receive the blanking reset signal TRST, the first electrode of the fifth transistor M5 is coupled to the first node Q, and the second electrode of the fifth transistor M5 and the second The voltage terminal is coupled to receive the second voltage V2.
- the fifth transistor M5 when the blanking reset signal TRST is at a low level, the fifth transistor M5 is turned on to provide the second voltage V2 to the first node Q.
- the control electrode of the sixth transistor M6 is coupled to the display reset signal terminal to receive the display reset signal STD, the first electrode of the sixth transistor M6 is coupled to the first node Q, the second electrode of the sixth transistor M6 and the second voltage terminal V2 is coupled.
- the sixth transistor M6 when the display reset signal STD is at a low level, the sixth transistor M6 is turned on, and the second voltage V2 is supplied to the first node Q.
- circuits in the shift register in the embodiments of the present disclosure are not limited to the above circuit structure, and the optional circuit modification is schematically described below with reference to the drawings, and the modification is also non-limiting.
- 4(1)-(5) respectively show exemplary circuit diagrams of the blanking input circuit 310 according to various embodiments of the present disclosure.
- the difference between the blanking input circuit 310 and the blanking input circuit 310 in FIG. 3 is that the first electrode of the second transistor is coupled to a different clock signal terminal to receive the corresponding clock signal As a blanking pull-down signal.
- the third clock signal terminal CLKC or the first clock signal terminal CLKA the blanking pull-down signal does not have to be kept at a low level all the time, and it only needs to be a low level during the period when the blanking control signal CLKA is low.
- the blanking input circuit 310 differs from the blanking input circuit 310 in FIG. 4(1) in that it further includes a blanking input transistor M3_a.
- the control electrode of the blanking input transistor M3_a is coupled to the second electrode of the second transistor and the first electrode of the third transistor.
- the first electrode of the blanking input transistor M3_a is coupled to the first voltage terminal V1, and the first electrode of the blanking input transistor M3_a The two poles are coupled to the first node Q.
- the blanking input circuit 310 differs from the blanking input circuit 310 in FIG. 4(3) in that the third transistor is replaced with the transistor M3_b and the transistor M3_c.
- the control pole of the transistor M3_b is coupled to the first pull-up node QB_A
- the control pole of the transistor M3_c is coupled to the second pull-up node QB_B
- the first poles of the transistor M3_b and the transistor M3_c are both coupled to the second pole of the second transistor
- the second electrode of the transistor M3_c is coupled to the second voltage terminal.
- the blanking input circuit 310 differs from the blanking input circuit 310 in FIG. 4(3) in that the third transistor is replaced with a transistor M3_b, a transistor M3_c, and a transistor M3_d.
- the control electrode of the transistor M3_b is coupled to the first control node H
- the first electrode of the transistor M3_b is coupled to the second electrode of the transistor M3_d
- the second electrode of the transistor M3_b is coupled to the second voltage terminal.
- the control electrode of the transistor M3_c is coupled to the first electrode of the transistor M3_b
- the first electrode of the transistor M3_c is coupled to the second electrode of the second transistor M2
- the second electrode of the transistor M3_c is coupled to the second voltage terminal V2.
- the control electrode and the first electrode of the transistor M3_d are coupled to the third clock signal terminal CLKC.
- the display input circuit 320 may include a fourth transistor M4 and a fourth leak-proof transistor M4_b.
- the control electrode and the first electrode of the fourth transistor M4 and the control electrode of the fourth anti-leakage transistor M4_b are coupled to the display input signal terminal to receive the display input signal STU and use it as a display pull-down signal, the second of the fourth transistor M4
- the electrode is coupled to the first electrode of the fourth leakage prevention transistor M4_b, and the second electrode of the fourth leakage prevention transistor M4_b is coupled to the first node Q.
- the display input circuit 320 may include a fourth transistor M4 and a fourth leak-proof transistor M4_b.
- the control electrode of the fourth transistor M4 is coupled to the display input signal terminal to receive the display input signal STU, and the first electrode and the first voltage terminal are coupled to receive the first voltage V1 as the display pull-down signal.
- the control electrode and the first electrode of the fourth leakage prevention transistor M4_b are coupled to the second electrode of the fourth transistor M4, and the second electrode is coupled to the first node Q.
- the display input circuit 320 may include a fourth transistor M4.
- the control electrode and the first electrode of the fourth transistor are coupled to the display input signal terminal to receive the display input signal STU2 and use it as a display pull-down signal, and the second electrode is coupled to the first node Q.
- the second control circuit 360 includes a thirteenth transistor M13, a fifteenth transistor M15, a sixteenth transistor M16, and an eighteenth transistor M18.
- the control electrode of the thirteenth transistor M13 is coupled to the first clock signal terminal CLKA to receive the first clock signal as a blanking control signal, the first electrode of the thirteenth transistor M13 is coupled to the first pull-up node QB_A, the tenth
- the second electrode of the three transistor M13 is coupled to the second voltage terminal V2.
- the control pole of the fifteenth transistor M15 is coupled to the display input signal terminal STU, the first pole of the fifteenth transistor M15 is coupled to the first pull-up node QB_A, and the second pole and the second voltage terminal of the fifteenth transistor M15 V2 is coupled.
- the control electrode of the sixteenth transistor M16 is coupled to the first clock signal terminal CLKA to receive the first clock signal as a blanking control signal.
- the first electrode of the sixteenth transistor M16 is coupled to the second pull-up node QB_B, the tenth
- the second electrode of the six transistor M16 is coupled to the second voltage terminal V2.
- the control electrode of the eighteenth transistor M18 is coupled to the display input signal terminal, the first electrode of the eighteenth transistor M18 is coupled to the second pull-up node QB_B, the second electrode of the eighteenth transistor M18 and the second voltage terminal V2 Coupling.
- the second control circuit 800 of the shift register 20 in FIG. 3 the second control circuit 360 does not include the fourteenth transistor M14 and the seventeenth transistor M17.
- the second control circuit 360 includes a fifteenth transistor M15 and an eighteenth transistor M18.
- the control pole of the fifteenth transistor M15 is coupled to the display input signal terminal STU2
- the first pole of the fifteenth transistor M15 is coupled to the first pull-up node QB_A
- the second pole and the second voltage terminal of the fifteenth transistor M15 V2 is coupled.
- the control electrode of the eighteenth transistor M18 is coupled to the display input signal terminal
- the first electrode of the eighteenth transistor M18 is coupled to the second pull-up node QB_B, the second electrode of the eighteenth transistor M18 and the second voltage terminal V2 Coupling.
- the second control circuit 820 does not include the thirteenth transistor M13, the fourteenth transistor M14, the sixteenth transistor M16, and the seventeenth transistor M17.
- FIG. 7 shows an exemplary circuit diagram of a shift register according to another embodiment of the present disclosure. As shown in FIG. 7, the difference between the shift register and the shift register in FIG. 3 is that the second control circuit 360 includes a thirteenth transistor M13, a fifteenth transistor M15, a sixteenth transistor M16, and an eighteenth transistor M18 (See the description of the second control circuit 360 in FIG. 6(1)).
- the shift register also adds a first anti-leakage transistor M1_b, a third anti-leakage transistor M3_b, a fifth anti-leakage transistor M5_b, a sixth anti-leakage transistor M6_b, a ninth anti-leakage transistor M9_b, a twelfth anti-leakage transistor M12_b , 28th transistor M28 and 29th transistor M29.
- the first leakage prevention transistor M1_b is taken as an example to describe the working principle of the leakage prevention.
- the control electrode of the first anti-leakage transistor M1_b is coupled to the second clock signal terminal CLKB, the first electrode of the first anti-leakage transistor M1_b is coupled to the second electrode of the twenty-eighth transistor M28, the first anti-leakage transistor M1_b
- the second pole is coupled to the first control node H.
- the control electrode of the twenty-eighth transistor M28 is coupled to the first control node H, and the first electrode of the twenty-eighth transistor M28 is coupled to the second voltage terminal V2 to receive a second voltage of a low level.
- the twenty-eighth transistor M28 is turned on under the control of the level of the first control node H, so that the low-level signal input from the second voltage terminal V2 can be input to the first The first pole of the anti-leakage transistor M1_b, so that both the first and second poles of the first anti-leakage transistor M1_b are in a low level state, preventing the charge at the first control node H from leaking through the first anti-leakage transistor M1_b.
- the combination of the first transistor M1 and the first leakage prevention transistor M1_b can achieve the same effect as the aforementioned first transistor M1, At the same time, it has the effect of preventing leakage.
- the third anti-leakage transistor M3_b, the fifth anti-leakage transistor M5_b, the sixth anti-leakage transistor M6_b, the ninth anti-leakage transistor M9_b, and the twelfth anti-leakage transistor M12_b can be combined with the twenty-ninth transistor M29 to achieve anti-leakage
- the structure can prevent the electric charge at the first node Q from leaking.
- the working principle of preventing leakage of the first node Q is the same as the above-mentioned working principle of preventing leakage of the first control node H, which will not be repeated here.
- the embodiment of the present disclosure also provides a gate driving circuit constituted by a shift register.
- the first shift register A1 includes a compensation selection circuit 100, a holding circuit 200 (not shown), a shift register circuit 300_1 (hereinafter referred to as a first shift register circuit SC1), and 300_2 (hereinafter referred to as The second shift register circuit SC2).
- the second shift register A2 includes a compensation selection circuit 100, a holding circuit 200 (not shown), a shift register circuit 300_1 (hereinafter referred to as a third shift register circuit SC3), and 300_2 (hereinafter referred to as a fourth shift register circuit) SC4).
- the structures and connection relationships of the third shift register (including the fifth shift register circuit SC5 and the sixth shift register circuit SC6) to the M-th shift register are similar, and their illustrations are omitted here.
- the display input signal terminal STU of the first shift register circuit SC1 and the display input signal terminal STU of the second shift register circuit SC2 both receive the input signal STU.
- the shift signal CR output by the i-th shift register circuit is supplied to the i+2th shift register circuit as a display input signal STU.
- the shift signal CR of the first shift register circuit SC1 serves as the display input signal STU of the third shift register circuit SC3.
- the shift signal CR of the second shift register circuit SC2 serves as the display input signal STU of the fourth shift register circuit SC4.
- the gate driving circuit 30 further includes a first sub-clock signal line CLK_1 and a second sub-clock signal line CLK_2.
- the first sub-clock signal line CLK_1 provides the compensation selection control signal OE to each compensation selection circuit 100.
- the second sub-clock signal line CLK_2 provides the first clock signal CLKA to each shift register circuit.
- the compensation selection circuit 100 in each shift register receives the shift signal CR output by the first shift register circuit in the shift register, and thereby sends the first control node H to the first control node H according to the compensation selection control signal OE and the shift signal CR Provide blanking input signal.
- the compensation selection circuit 100 in the first shift register A1 is coupled to the shift signal output of the first shift register circuit SC1.
- the compensation selection circuit 100 in the second shift register A2 is coupled to the shift signal output terminal of the third shift register circuit SC3.
- the compensation selection circuit 100 in the third shift register A3 is coupled to the shift signal output terminal (not shown) of the fifth shift register circuit SC5.
- the shift signal CR output from the i+3th shift register circuit is supplied to the i-th shift register circuit as a display reset signal STD.
- the shift signal CR of the fourth shift register circuit SC4 serves as the display reset signal STD of the first shift register circuit SC1.
- the gate drive circuit 30 also includes a blanking reset signal line TRST, which provides a blanking reset signal TRST to each shift register circuit.
- the gate driving circuit 30 may further include a third sub-clock signal line CLKD_1, a fourth sub-clock signal line CLKD_2, a fifth sub-clock signal line CLKD_3, and a sixth sub-clock signal line CLKD_4.
- the third sub-clock signal line CLKD_1 provides the fourth clock signal to the 4i-3th shift register circuit.
- the fourth sub-clock signal line CLKD_2 provides the fourth clock signal to the 4i-2th shift register circuit.
- the fifth sub-clock signal line CLKD_3 provides the fourth clock signal to the 4i-1th shift register circuit.
- the sixth sub-clock signal line CLKD_4 provides the fourth clock signal to the 4ith shift register circuit. As shown in FIG.
- the third sub-clock signal line CLKD_1 supplies the fourth clock signal to the first shift register circuit SC1 and the fifth shift register circuit SC5 (not shown).
- the fourth sub-clock signal line CLKD_2 provides a fourth clock signal to the second shift register circuit SC2 and the sixth shift register circuit SC6 (not shown).
- the fifth sub-clock signal line CLKD_3 supplies the fourth clock signal to the third shift register circuit SC3 and the seventh shift register circuit SC7 (not shown).
- the sixth sub-clock signal line CLKD_4 supplies the fourth clock signal to the fourth shift register circuit SC4 and the eighth shift register circuit SC8 (not shown).
- the gate driving circuit 30 may further include a seventh sub-clock signal line CLKE_1, an eighth sub-clock signal line CLKE_2, a ninth sub-clock signal line CLKE_3, and a tenth sub-clock signal line CLKE_4.
- the seventh sub-clock signal line CLKE_1 supplies the fifth clock signal to the 4i-3th shift register circuit.
- the eighth sub-clock signal line CLKE_2 provides the fifth clock signal to the 4i-2th shift register circuit.
- the ninth sub-clock signal line CLKE_3 supplies the fifth clock signal to the 4i-1th shift register circuit.
- the tenth sub-clock signal line CLKE_4 provides the fifth clock signal to the 4ith shift register circuit. As shown in FIG.
- the seventh sub-clock signal line CLKE_1 supplies the fifth clock signal to the first shift register circuit SC1 and the fifth shift register circuit SC5 (not shown).
- the eighth sub-clock signal line CLKE_2 supplies a fifth clock signal to the second shift register circuit SC2 and the sixth shift register circuit SC6 (not shown).
- the ninth sub-clock signal line CLKE_3 supplies a fifth clock signal to the third shift register circuit SC3 and the seventh shift register circuit SC7 (not shown).
- the tenth sub-clock signal line CLKE_4 supplies the fifth clock signal to the fourth shift register circuit SC4 and the eighth shift register circuit SC8 (not shown).
- cascading relationship shown in FIG. 8 is only an example, and according to the description of the present disclosure, other cascading manners can also be adopted according to actual conditions.
- the shift registers (A1, A2, etc.) in the gate drive circuit 30 have the circuit structure of the shift register shown in FIG. 3, for example.
- FIG. 9 shows a signal timing diagram of the gate driving circuit 30 shown in FIG. 8 when it is used to randomly compensate the fifth row of sub-pixels in the display panel.
- the signal STU represents the input signal STU.
- TRST represents the signal supplied to the blanking reset signal line TRST.
- the signals OE and CLKA represent the signals of the signal CLK_2 provided to the first sub-clock signal line CLK_1 and the second sub-clock line, respectively.
- the signals CLKD_1, CLKD_2, CLKD_3, and CLKD_4 respectively represent signals provided to the third subclock signal line CLKD_1, the fourth subclock signal line CLKD_2, the fifth subclock signal line CLKD_3, and the sixth subclock signal line CLKD_4.
- the signals CLKE_1, CLKE_2, CLKE_3, and CLKE_4 represent signals provided to the seventh subclock signal line CLKE_1, the eighth subclock signal line CLKE_2, the ninth subclock signal line CLKE_3, and the tenth subclock signal line CLKE_4, respectively.
- H ⁇ 5> represents the voltage of the first control node H in the third shift register A3 in the gate drive circuit 30, which is provided for the fifth shift register circuit SC5 and the sixth shift register circuit SC6 (not shown) Blank the input signal.
- Q ⁇ 5> and Q ⁇ 6> represent the voltage of the first node Q in the fifth shift register circuit SC5 and the sixth shift register circuit SC6, respectively.
- OUT1 ⁇ 1>, OUT1 ⁇ 3>, OUT1 ⁇ 5> and OUT1 ⁇ 8> respectively represent the first shift register circuit SC1, the third shift register circuit SC3, and the fifth shift register circuit in the gate drive circuit 30
- OUT2 ⁇ 5> represents the second drive signal output terminal OUT2 of the fifth shift register circuit SC5 in the gate drive circuit 30. It should be noted that the voltages of the shift signal output terminal CR and the drive signal output terminal OUT1 in the shift register of each stage are the same.
- the transistors shown in FIG. 3 are all P-type, the first voltage V1 is low level, and the second voltage V2 is high level.
- the third voltage V3 and the fourth voltage V4 alternately provide a low level.
- one frame 1F includes a display phase and a blanking phase.
- the blanking reset signal line TRST and the first sub-clock signal line CLK_1 both provide low-level signals to provide low-level blanking reset signals TRST and the compensation selection control signal OE to each shift register So that the first transistor M1 in each stage of the shift register and the fifth transistor M5 in each shift register circuit are turned on.
- the blanking input signal STU input signal STU of high level
- the second voltage V2 (high level) is supplied to the first node Q to control the voltage of the first node Q to be high level.
- the third voltage V3 is high level
- the fourth voltage V4 is low level.
- the seventh transistor M7 is turned off, and the tenth transistor M10 is turned on.
- the signal provided by the blanking reset signal line TRST becomes a high level, and the fifth transistor M5 is turned off.
- the compensation selection circuit 100 in the third shift register A3 receives the compensation selection control signal OE and the shift signal CR ⁇ 5> output from the fifth shift register circuit SC5.
- the fifth shift register circuit SC5 receives the shift signal CR ⁇ 3> output from the third shift register circuit SC3 as the display input signal STU.
- the fifth shift register circuit SC5 receives the shift signal CR ⁇ 8> output from the eighth shift register circuit SC8 as the display reset signal STD.
- the display input signal terminal of the first shift register circuit SC1 receives the low-level input signal STU, and the fourth transistor M4 is turned on, so that the first node Q ⁇ 1 in the first shift register circuit SC1 > Pulled down to low level via the first voltage V1 and held by the second capacitor C2.
- the nineteenth transistor M19, the twenty-second transistor M22, and the twenty-fifth transistor M25 are turned on under the control of the voltage of the first node Q ⁇ 1>.
- the first shift register circuit Since the fourth clock signal terminal CLKD (coupled to the third sub-clock signal line CLKD_1) and the fifth clock signal CLKE (coupled to the seventh sub-clock signal line CLKE_1) are both high, the first shift register circuit The high-level shift signal CR ⁇ 1>, the first drive signal OUT1 ⁇ 1>, and the second drive signal OUT2 ⁇ 1> are output.
- the fourth clock signal terminal CLKD inputs a low-level signal
- the potential of the first node Q ⁇ 1> is further pulled down due to the bootstrap effect, so the nineteenth transistor M19, the twenty-second transistor M22 and The twenty-fifth transistor M25 remains on, so that both the shift signal output terminal CR ⁇ 1> and the first drive signal output terminal OUT1 ⁇ 1> output low-level signals.
- the low-level signal output from the shift signal output terminal CR ⁇ 1> can be used for the scanning shift of the upper and lower shift register units, while the first drive signal output terminal OUT1 ⁇ 1> and the second drive signal are output
- the low level signal output from the terminal OUT2 ⁇ 1> can be used to drive the sub-pixel unit in the display panel for display.
- the fourth clock signal terminal CLKD inputs a high-level signal. Since the first node Q ⁇ 1> remains low at this time, the nineteenth transistor M19, the twenty-second transistor M22, and the twentieth The five transistor M25 remains turned on, so that the shift signal CR ⁇ 1>, the first driving signal OUT1 ⁇ 1>, and the second driving signal OUT2 ⁇ 1> are all high level. Due to the bootstrap effect of the second capacitor C2, the potential of the first node Q ⁇ 1> will also increase.
- the shift signal of the fourth shift register circuit at this time
- the output terminal CR ⁇ 4> outputs a low level, so the display reset signal terminal STD of the first shift register circuit inputs a low level, the sixth transistor M6 is turned on, and the first node Q ⁇ 1> is pulled up to a high level, The reset of the first node Q ⁇ 1> is completed. Since the first node Q ⁇ 1> is at a high level, the eleventh transistor M11 is turned off, and at the same time, the low level input at the fourth voltage terminal V4 can make the voltage of the second pull-up node QBB become a low level.
- the twelve transistors M12 are turned on to further control the voltage of the first node Q ⁇ 1> to be high.
- the twenty-first transistor M21, the twenty-fourth transistor M24, and the twenty-seventh transistor M27 are also turned on, so that the shift signal output terminal CR ⁇ 1> and the first drive signal output terminal OUT1 ⁇ 1> can be The drive signal input terminal OUT2 ⁇ 1> is further pulled up.
- the first shift register circuit drives the sub-pixels in the first row of the display panel to complete the display
- the second and third shift register circuits drive the sub-pixels in the display panel row by row to complete the display drive of one frame.
- the display phase of one frame 1F ends.
- the pull-up control node H is also charged in the Display stage of the first frame 1F.
- the fifth row of sub-pixels needs to be compensated in the first frame 1F, it is displayed in the Display stage of the first frame 1F. Also proceed as follows. The following describes the working process of the fifth shift register circuit SC5 and related shift register circuits as follows.
- the third shift register circuit SC3 outputs a low-level shift signal CR ⁇ 3> so that the display input signal STU of the fifth shift register circuit SC5 is a low level.
- the fourth transistor M4 is turned on to provide the first voltage V1 to the first node Q ⁇ 5>, and the voltage of the first node Q ⁇ 5> becomes a low level.
- the eighth transistor M8 and the eleventh transistor M11 are turned on.
- the first pull-up node QB_A and the second pull-up node QB_B are pulled high by the high-level second voltage V2.
- the fifteenth transistor M15 and the eighteenth transistor M18 are turned on, and the high-level second voltage V2 is provided to the first pull-up node QB_A and the second pull-up node, respectively QB_B, so that the first pull-up node QB_A and the second pull-up node QB_B can be assisted to pull up.
- the twentieth transistor M20, the twenty-first transistor M21, the twenty-third transistor M23, the twenty-fourth transistor M24, the twenty-sixth transistor M26, and the twenty-seventh transistor are all turned off.
- the first node Q ⁇ 5> is at a low level, so that the nineteenth transistor M19, the twenty-second transistor M22, and the twenty-fifth transistor M25 are turned on, and the fourth clock signal CLKD (and the third sub-clock signal The line CLKD_1 is coupled) to the shift signal output terminal CR, the first drive signal output terminal OUT1 ⁇ 5>, and the fifth clock signal CLKE (coupled to the seventh sub-clock signal line CLKE_1) is provided to the second drive signal The output terminal OUT2 ⁇ 5>, respectively output high-level signals.
- the display input signal STU is at a high level, and the fourth transistor is turned off.
- the first node Q ⁇ 5> is held at a low level under the holding action of the second capacitor C2.
- a low-level signal is provided to the fourth clock signal terminal CLKD through the third sub-clock signal line CLKD_1, and a low-level signal is provided to the fifth clock signal terminal CLKE through the seventh sub-clock signal line CLKE_1.
- the voltage of the first node Q ⁇ 5> is further pulled down due to the bootstrap effect.
- the nineteenth transistor M19, the twenty-second transistor M22, and the twenty-fifth transistor M25 remain on, so that the shift signal output terminal CR ⁇ 5>, the first drive signal output terminal OUT1 ⁇ 5>, and the second drive signal output Both OUT2 ⁇ 5> output low level signal.
- the first pull-up node QB_A and the second pull-up node QB_B maintain high levels, the twentieth transistor M20, the twenty-first transistor M21, the twenty-third transistor M23, the twenty-fourth transistor M24, the twentieth The six transistor M26 and the twenty-seventh transistor remain off.
- the shift signal CR (OUT1 ⁇ 5>) of the fifth shift register circuit SC5 is supplied to the compensation selection circuit 100 (ie, the first pole of the first transistor M1), the compensation selection
- the timing of the control signal OE in the display phase is set to be the same as the timing of the shift signal CR (OUT1 ⁇ 5>).
- the compensation selection control signal OE is supplied as a low-level signal.
- the first transistors M1 in all shift registers are turned on. Since the first electrode of the first transistor M1 in the third shift register A3 receives the low-level shift signal CR (OUT1 ⁇ 5>), the first control node H ⁇ 5> of the third shift register A3 changes Is low.
- the third shift register A3 supplies a low-level blanking input signal to the holding circuit 200 and the fifth shift register circuit SC5 and the sixth shift register circuit SC6 via the first control node H ⁇ 5>. Thereafter, the blanking input signal is maintained by the first capacitor C1, so that the voltage of the first control node H ⁇ 5> is maintained at a low level.
- the nineteenth transistor M19, the twenty-second transistor M22, and the twenty-fifth transistor M25 remain on.
- a high-level signal is provided to the fourth clock signal terminal CLKD through the third sub-clock signal line CLKD_1, and a high-level signal is provided to the fifth clock signal terminal CLKE through the seventh sub-clock signal line CLKE_1, so that the shift signal output terminal CR ⁇ 5>, the first drive signal output terminal OUT1 ⁇ 5> and the second drive signal output terminal OUT2 ⁇ 5> both output high level signals.
- the display reset signal STD ie, OUT1 ⁇ 8>
- the first node Q ⁇ 5> will not be pulled up, so that the pull-up node Q can be maintained at a low level .
- the eighth shift register circuit SC8 outputs a low-level shift signal CR ⁇ 8>, so that the display reset signal STD of the fifth shift register circuit is a low-level signal, and the sixth transistor M6 is turned on To reset the voltage of the first node Q ⁇ 5> to a high level.
- the eleventh transistor M11 is turned off, and the voltage of the second pull-up node QB_B is pulled down to the low level through the tenth transistor M10.
- the twelfth transistor M12 is turned on to radiate noise to the first node Q ⁇ 5>.
- the twenty-first transistor M21, the twenty-fourth transistor M24, and the twenty-seventh transistor M27 are turned on to provide the second voltage V2 to the shift signal output terminal CR ⁇ 5> and the first drive signal output terminal OUT1 ⁇ 5> and the second drive signal output terminal OUT2 ⁇ 5>, thereby outputting high-level signals respectively.
- the third transistor M3 may isolate the influence of the first control node H on the first node Q.
- the sixth shift register circuit SC6 also receives the blanking input signal provided by the compensation selection circuit 100 of the third shift register A3 via the first control node H .
- the sixth shift register circuit SC6 outputs a shift signal and a drive signal according to the fourth clock signal CLKD provided by the fourth sub-clock signal line CLKD_2 and the fifth clock signal CLKE provided by the eighth sub-clock signal line CLKE_2.
- the blanking phase Blank of one frame 1F starts.
- the first control node H ⁇ 5> remains low, and the second transistor M2 is turned on.
- the first clock signal CLKA is a low-level signal, and the third transistor M3 is turned on.
- the first voltage V1 of the first voltage terminal is supplied to the first node Q ⁇ 5>, so that the voltage of the first node Q ⁇ 5> becomes a low level.
- the fourth clock signal CLKD and the fifth clock signal terminal CLKE are both high-level signals, so that the shift signal output terminal CR ⁇ 5>, the first drive signal output terminal OUT1 ⁇ 5> and the second drive signal are output Both OUT2 ⁇ 5> output high level signal.
- the voltage of the first control node H ⁇ 5> is kept at a low level, and the second transistor M2 remains turned on.
- the first clock signal CLKA becomes a high-level signal, and the third transistor M3 is turned off.
- the output circuit can output the corresponding driving signal according to the corresponding clock signal to drive the sensing transistor to work.
- the fourth clock signal CLKD provided by the third sub-clock signal line CLKD_1 is a low-level signal, so that the first node Q ⁇ 5> undergoes a secondary potential drop, and the shift signal CR ⁇ 5> and the first The drive signals OUT1 ⁇ 5> are all low.
- the low-level first driving signal OUT1 ⁇ 5> can drive the sensing transistor in the fifth row of sub-pixels in the display panel to sense the driving current of the row of sub-pixels, thereby compensating based on the sensed driving current.
- the second driving signal output terminal OUT2 ⁇ 5> outputs the second driving signal under the control of the fifth clock signal CLKE provided by the seventh sub-clock signal line CLKE_1.
- the eighth sub-clock signal line CLKE_2 provides the sixth shift register circuit SC6 with the high-level fourth Since the five clock signal CLKE, the sixth shift register circuit SC6 outputs the high-level first drive signal OUT1 ⁇ 6> and the second drive signal OUT2 ⁇ 6>.
- the first pull-up node H ⁇ 5> in the third register A3 is still low, the sixth row of sub-pixels will not be compensated.
- the fifth shift register circuit SC5 and the sixth shift register circuit SC6 both receive the blanking input signal (corresponding to the voltage of H ⁇ 5>) provided by the compensation selection module 100 .
- the clock signal provided by the corresponding sub-clock signal line can also be changed, so that the sixth shift register circuit SC6 can also Under the control of the clock signal, the corresponding driving signal is output in the blanking phase to drive the sensing transistor to work, thereby achieving the compensation for the sub-pixels in the sixth row.
- the gate driving circuit 30 can compensate multiple rows of sub-pixels simultaneously.
- the fourth clock signal CLKD and the fifth clock signal CLKE both become high level, the shift signal output terminal CR ⁇ 5>, the first drive signal output terminal OUT1 ⁇ 5> and the second drive signal output Both OUT2 ⁇ 5> output high level signal. Due to the equational transition of the voltage across the second capacitor C2 and the third capacitor C3, the voltage of the first node Q ⁇ 5> rises by an amplitude, but is still low.
- the blanking reset signal line TRST provides a low-level signal to the blanking reset signal terminal TRST, and the fifth transistor M5 is turned on to reset the first node Q ⁇ 5> to a high level.
- the compensation selection control signal OE is also a low level, the first transistor M1 is turned on, and the voltage of the first control node H ⁇ 5> is reset using a high-level shift signal CR ⁇ 5>.
- the drive timing of 1F in one frame ends.
- the driving signal corresponding to the fifth row of sub-pixels of the display panel is output as an example for description in the blanking phase of the first frame, but this disclosure does not make any limited.
- the timing of the compensation selection control signal OE and the i-th shift register circuit are included.
- the timing of the shift signal CR received by the compensation selection circuit of the shift register is the same, so as to control and maintain the voltage of the first control node of the shift register, and then in the blanking stage, pass the i-th shift register circuit Correspondingly controls the i-th shift register circuit to output a driving signal to drive the sensing transistor to perform compensation for the i-th row of sub-pixels. It should be noted here that the same timing of the two signals refers to time synchronization at a low level, and does not require the same amplitude of the two signals.
- the embodiments of the present disclosure also provide an array substrate.
- the array substrate may include a gate driving circuit according to an embodiment of the present disclosure.
- the embodiments of the present disclosure also provide a display device including the above array substrate.
- the display device may be any product or component with a display function such as a liquid crystal panel, an LCD TV, a display, an OLED panel, an OLED TV, an electronic paper display device, a mobile phone, a tablet computer, a notebook computer, a digital photo frame, a navigator, etc. .
- the embodiments of the present disclosure also provide a method for driving a shift register.
- FIG. 10 shows a schematic flowchart of a method for driving a shift register according to an embodiment of the present disclosure.
- the shift register may be any applicable shift register based on the embodiments of the present disclosure.
- the compensation selection circuit may provide a blanking input signal to the holding circuit and the shift register circuit according to the compensation selection control signal and one of the N shift signals output from the N shift signal output terminals.
- the timing of the compensation selection control signal and the shift signal received by the compensation selection circuit of the shift register including the corresponding shift register circuit may be controlled in step 1010 The timing of is the same, so as to control the voltage of the first control node of the shift register. Then, the compensation selection circuit supplies the received shift signal as a blanking input signal to the holding circuit and the shift register circuit according to the compensation selection control signal.
- the holding circuit may hold the blanking input signal.
- the display input circuit may provide the display pull-down signal to the first node according to the display input signal.
- N shift signals are output from N shift signal output terminals
- N first drive signals are output from N first drive signal output terminals.
- the first driving signal can be used to drive the sub-pixels for display.
- the blanking input circuit may provide the blanking pull-down signal to the first node according to the blanking input signal and the blanking control signal.
- N shift signals are output from the N shift signal output terminals, and N first drive signals are output from the N first drive signal output terminals.
- the first driving signal can be used to compensate the sub-pixels.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Control Of El Displays (AREA)
- Shift Register Type Memory (AREA)
- Devices For Indicating Variable Information By Combining Individual Elements (AREA)
Priority Applications (6)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US16/648,515 US11568790B2 (en) | 2019-01-02 | 2019-01-02 | Shift register for random compensation for sub-pixel row, driving method thereof, gate driving circuit, and display device |
| EP19861282.2A EP3907730A4 (en) | 2019-01-02 | 2019-01-02 | SHIFT REGISTER AND CORRESPONDING DRIVING METHOD, GATE DRIVING CIRCUIT AND DISPLAY DEVICE |
| JP2020558431A JP7438130B2 (ja) | 2019-01-02 | 2019-01-02 | シフトレジスタ及びその駆動方法、ゲート駆動回路並びに表示装置 |
| CN201980000006.XA CN111937066B (zh) | 2019-01-02 | 2019-01-02 | 移位寄存器及其驱动方法、栅极驱动电路和显示装置 |
| PCT/CN2019/070064 WO2020140195A1 (zh) | 2019-01-02 | 2019-01-02 | 移位寄存器及其驱动方法、栅极驱动电路和显示装置 |
| JP2023192619A JP2024016235A (ja) | 2019-01-02 | 2023-11-10 | シフトレジスタ及びその駆動方法、ゲート駆動回路並びに表示装置 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| PCT/CN2019/070064 WO2020140195A1 (zh) | 2019-01-02 | 2019-01-02 | 移位寄存器及其驱动方法、栅极驱动电路和显示装置 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2020140195A1 true WO2020140195A1 (zh) | 2020-07-09 |
Family
ID=71406495
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/CN2019/070064 Ceased WO2020140195A1 (zh) | 2019-01-02 | 2019-01-02 | 移位寄存器及其驱动方法、栅极驱动电路和显示装置 |
Country Status (5)
| Country | Link |
|---|---|
| US (1) | US11568790B2 (enExample) |
| EP (1) | EP3907730A4 (enExample) |
| JP (2) | JP7438130B2 (enExample) |
| CN (1) | CN111937066B (enExample) |
| WO (1) | WO2020140195A1 (enExample) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN109935208B (zh) * | 2018-02-14 | 2021-03-02 | 京东方科技集团股份有限公司 | 移位寄存器单元、栅极驱动电路、显示装置以及驱动方法 |
| CN111684528B (zh) * | 2019-01-09 | 2023-08-08 | 京东方科技集团股份有限公司 | 移位寄存器及其驱动方法、栅极驱动电路和显示装置 |
| CN111261116B (zh) * | 2020-04-02 | 2021-05-25 | 合肥京东方卓印科技有限公司 | 移位寄存器单元及其驱动方法、栅极驱动电路、显示装置 |
| CN112071256B (zh) * | 2020-09-29 | 2022-06-14 | 南京中电熊猫液晶显示科技有限公司 | 一种栅极扫描驱动电路 |
| US11837133B2 (en) * | 2021-01-28 | 2023-12-05 | Boe Technology Group Co., Ltd. | Gate driving circuit, method of driving gate driving circuit, and display panel |
| KR20250121181A (ko) * | 2024-02-02 | 2025-08-12 | 삼성디스플레이 주식회사 | 게이트 드라이버, 이를 포함하는 표시 장치, 및 이를 포함하는 전자 기기 |
| CN118781992A (zh) * | 2024-08-01 | 2024-10-15 | 京东方科技集团股份有限公司 | 像素驱动装置及显示面板 |
Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120162170A1 (en) * | 2010-12-28 | 2012-06-28 | Hitachi Displays, Ltd. | Bidirectional shift register and image display device using the same |
| CN108648716A (zh) * | 2018-07-25 | 2018-10-12 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、栅极驱动电路及显示装置 |
| CN108806611A (zh) * | 2018-06-28 | 2018-11-13 | 京东方科技集团股份有限公司 | 移位寄存器单元、栅极驱动电路、显示装置及驱动方法 |
| CN108877683A (zh) * | 2018-07-25 | 2018-11-23 | 京东方科技集团股份有限公司 | 栅极驱动电路及驱动方法、显示装置、阵列基板制造方法 |
Family Cites Families (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP4970004B2 (ja) * | 2006-11-20 | 2012-07-04 | 三菱電機株式会社 | シフトレジスタ回路およびそれを備える画像表示装置、並びに信号生成回路 |
| JP5090008B2 (ja) * | 2007-02-07 | 2012-12-05 | 三菱電機株式会社 | 半導体装置およびシフトレジスタ回路 |
| CN103198783B (zh) * | 2013-04-01 | 2015-04-29 | 京东方科技集团股份有限公司 | 移位寄存器单元、移位寄存器和显示装置 |
| CN103413514A (zh) * | 2013-07-27 | 2013-11-27 | 京东方科技集团股份有限公司 | 移位寄存器单元、移位寄存器和显示装置 |
| CN103714781B (zh) * | 2013-12-30 | 2016-03-30 | 京东方科技集团股份有限公司 | 栅极驱动电路、方法、阵列基板行驱动电路和显示装置 |
| TWI539434B (zh) * | 2014-08-15 | 2016-06-21 | 友達光電股份有限公司 | 移位暫存器 |
| TWI568184B (zh) * | 2015-12-24 | 2017-01-21 | 友達光電股份有限公司 | 移位暫存電路及其驅動方法 |
| KR102635475B1 (ko) * | 2015-12-29 | 2024-02-08 | 엘지디스플레이 주식회사 | 게이트 쉬프트 레지스터와 이를 포함한 유기발광 표시장치 및 그 구동방법 |
| CN105427829B (zh) * | 2016-01-12 | 2017-10-17 | 京东方科技集团股份有限公司 | 移位寄存器及其驱动方法、栅极驱动电路和显示装置 |
| KR102490300B1 (ko) * | 2016-07-29 | 2023-01-20 | 엘지디스플레이 주식회사 | 표시장치, 게이트 드라이버 및 게이트 드라이버의 구동 방법 |
| KR102338948B1 (ko) * | 2017-05-22 | 2021-12-14 | 엘지디스플레이 주식회사 | 게이트 쉬프트 레지스터와 이를 포함한 유기발광 표시장치 |
| KR102437170B1 (ko) * | 2017-09-29 | 2022-08-26 | 엘지디스플레이 주식회사 | 게이트 구동 회로 및 이를 구비한 평판 표시 장치 |
| CN108682397A (zh) * | 2018-07-27 | 2018-10-19 | 京东方科技集团股份有限公司 | 移位寄存器单元、栅极驱动电路、显示装置以及驱动方法 |
| CN108806597B (zh) * | 2018-08-30 | 2020-08-18 | 合肥京东方卓印科技有限公司 | 移位寄存器单元、栅极驱动电路、显示装置及驱动方法 |
-
2019
- 2019-01-02 CN CN201980000006.XA patent/CN111937066B/zh active Active
- 2019-01-02 EP EP19861282.2A patent/EP3907730A4/en active Pending
- 2019-01-02 US US16/648,515 patent/US11568790B2/en active Active
- 2019-01-02 WO PCT/CN2019/070064 patent/WO2020140195A1/zh not_active Ceased
- 2019-01-02 JP JP2020558431A patent/JP7438130B2/ja active Active
-
2023
- 2023-11-10 JP JP2023192619A patent/JP2024016235A/ja active Pending
Patent Citations (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20120162170A1 (en) * | 2010-12-28 | 2012-06-28 | Hitachi Displays, Ltd. | Bidirectional shift register and image display device using the same |
| CN108806611A (zh) * | 2018-06-28 | 2018-11-13 | 京东方科技集团股份有限公司 | 移位寄存器单元、栅极驱动电路、显示装置及驱动方法 |
| CN108648716A (zh) * | 2018-07-25 | 2018-10-12 | 京东方科技集团股份有限公司 | 移位寄存器单元及其驱动方法、栅极驱动电路及显示装置 |
| CN108877683A (zh) * | 2018-07-25 | 2018-11-23 | 京东方科技集团股份有限公司 | 栅极驱动电路及驱动方法、显示装置、阵列基板制造方法 |
Non-Patent Citations (1)
| Title |
|---|
| See also references of EP3907730A4 * |
Also Published As
| Publication number | Publication date |
|---|---|
| EP3907730A4 (en) | 2022-08-17 |
| US20210217349A1 (en) | 2021-07-15 |
| JP2022523280A (ja) | 2022-04-22 |
| CN111937066B (zh) | 2023-04-18 |
| EP3907730A1 (en) | 2021-11-10 |
| CN111937066A (zh) | 2020-11-13 |
| JP7438130B2 (ja) | 2024-02-26 |
| JP2024016235A (ja) | 2024-02-06 |
| US11568790B2 (en) | 2023-01-31 |
| US20220059013A9 (en) | 2022-02-24 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US10930360B2 (en) | Shift register, driving method thereof, gate driving circuit, and display device | |
| CN111937066B (zh) | 移位寄存器及其驱动方法、栅极驱动电路和显示装置 | |
| CN104715734B (zh) | 移位寄存器、栅极驱动电路及显示装置 | |
| CN111971737B (zh) | 移位寄存器单元、栅极驱动电路、显示装置及驱动方法 | |
| CN111684528B (zh) | 移位寄存器及其驱动方法、栅极驱动电路和显示装置 | |
| US10861366B2 (en) | Display panel and display device having different display areas | |
| WO2020015641A1 (zh) | 移位寄存器单元、栅极驱动电路、显示装置及驱动方法 | |
| JP2021530722A (ja) | シフトレジスタユニット、ゲート駆動回路、表示装置及び駆動方法 | |
| US11355068B2 (en) | Shift register unit, gate drive circuit and drive method | |
| CN108806597A (zh) | 移位寄存器单元、栅极驱动电路、显示装置及驱动方法 | |
| CN106205461A (zh) | 移位寄存器单元、驱动方法、栅极驱动电路及显示装置 | |
| CN112703553B (zh) | 移位寄存器单元、栅极驱动电路、显示面板、显示装置以及驱动方法 | |
| US11120746B2 (en) | Shift register unit, gate driving circuit, display device and driving method | |
| JP2021513666A (ja) | シフトレジスタユニット、ゲート駆動回路、表示装置及び駆動方法 | |
| US11640795B2 (en) | Shift register unit, gate drive circuit and drive method |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 19861282 Country of ref document: EP Kind code of ref document: A1 |
|
| ENP | Entry into the national phase |
Ref document number: 2020558431 Country of ref document: JP Kind code of ref document: A |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| ENP | Entry into the national phase |
Ref document number: 2019861282 Country of ref document: EP Effective date: 20210802 |