WO2016016776A1 - Dispositif à semi-conducteurs, et procédé d'évaluation de celui-ci - Google Patents

Dispositif à semi-conducteurs, et procédé d'évaluation de celui-ci Download PDF

Info

Publication number
WO2016016776A1
WO2016016776A1 PCT/IB2015/055568 IB2015055568W WO2016016776A1 WO 2016016776 A1 WO2016016776 A1 WO 2016016776A1 IB 2015055568 W IB2015055568 W IB 2015055568W WO 2016016776 A1 WO2016016776 A1 WO 2016016776A1
Authority
WO
WIPO (PCT)
Prior art keywords
semiconductor
transistor
conductor
insulator
oxide
Prior art date
Application number
PCT/IB2015/055568
Other languages
English (en)
Japanese (ja)
Inventor
下村 明久
直樹 奥野
Original Assignee
株式会社半導体エネルギー研究所
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 株式会社半導体エネルギー研究所 filed Critical 株式会社半導体エネルギー研究所
Priority to JP2016537424A priority Critical patent/JP6616304B2/ja
Publication of WO2016016776A1 publication Critical patent/WO2016016776A1/fr

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01NINVESTIGATING OR ANALYSING MATERIALS BY DETERMINING THEIR CHEMICAL OR PHYSICAL PROPERTIES
    • G01N21/00Investigating or analysing materials by the use of optical means, i.e. using sub-millimetre waves, infrared, visible or ultraviolet light
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01NINVESTIGATING OR ANALYSING MATERIALS BY DETERMINING THEIR CHEMICAL OR PHYSICAL PROPERTIES
    • G01N22/00Investigating or analysing materials by the use of microwaves or radio waves, i.e. electromagnetic waves with a wavelength of one millimetre or more
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film

Definitions

  • the present invention relates to, for example, a semiconductor, a transistor, and a semiconductor device.
  • the present invention relates to a semiconductor, a transistor, and a semiconductor device evaluation method.
  • the present invention relates to a method for manufacturing a semiconductor, a transistor, and a semiconductor device.
  • the present invention relates to, for example, a semiconductor, a display device, a light-emitting device, a lighting device, a power storage device, a memory device, a processor, and an electronic device.
  • the present invention relates to a method for manufacturing a semiconductor, a display device, a liquid crystal display device, a light-emitting device, a memory device, or an electronic device.
  • the present invention relates to a driving method of a semiconductor device, a display device, a liquid crystal display device, a light-emitting device, a memory device, or an electronic device.
  • one embodiment of the present invention is not limited to the above technical field.
  • the technical field of one embodiment of the invention disclosed in this specification and the like relates to an object, a method, or a manufacturing method.
  • one embodiment of the present invention relates to a process, a machine, a manufacture, or a composition (composition of matter).
  • a semiconductor device refers to any device that can function by utilizing semiconductor characteristics.
  • a display device, a light-emitting device, a lighting device, an electro-optical device, a semiconductor circuit, and an electronic device may include a semiconductor device.
  • a technique for forming a transistor using a semiconductor over a substrate having an insulating surface has attracted attention.
  • the transistor is widely applied to semiconductor devices such as integrated circuits and display devices.
  • Silicon is known as a semiconductor applicable to a transistor.
  • amorphous silicon and polycrystalline silicon are selectively used depending on the application.
  • silicon used for a semiconductor of a transistor it is preferable to use amorphous silicon in which a technique for forming a film over a large-area substrate is established.
  • polycrystalline silicon when applied to a transistor included in a high-function display device in which a driver circuit and a pixel circuit are formed over the same substrate, it is preferable to use polycrystalline silicon that can manufacture a transistor with high field-effect mobility. It is.
  • a method of forming polycrystalline silicon by performing heat treatment at high temperature or laser light treatment on amorphous silicon is known.
  • a transistor including an oxide semiconductor is disclosed (see Patent Document 1).
  • An oxide semiconductor can be formed by a sputtering method or the like, and thus can be used for a semiconductor of a transistor included in a large display device.
  • a transistor including an oxide semiconductor has high field effect mobility, a highly functional display device in which a driver circuit and a pixel circuit are formed over the same substrate can be realized. Further, since it is possible to improve and use a part of the production facility for transistors using amorphous silicon, there is an advantage that capital investment can be suppressed.
  • Patent Document 2 shows that an amorphous oxide semiconductor has a penetration length (also referred to as an intrusion length or an intrusion length) of excitation light having a wavelength of 349 nm of about 10 nm.
  • Non-Patent Document 1 discloses the relationship between the spin density and conductivity of an In—Ga—Zn oxide, which is a typical oxide semiconductor, by electron spin resonance (ESR: Electron Spin Resonance).
  • ESR Electron Spin Resonance
  • oxygen vacancies and defect levels due to hydrogen are shown.
  • Another object is to provide a non-contact evaluation method for various characteristics of a semiconductor. Another object is to provide a method for evaluating various characteristics of a wide-gap semiconductor without contact. Another object is to provide a method for evaluating characteristics of an oxide semiconductor in a non-contact manner.
  • Another object is to provide a transistor with a small subthreshold swing value. Another object is to provide a transistor with a low density of defect states in a semiconductor. Another object is to provide a transistor with favorable electrical characteristics. Another object is to provide a transistor with stable electrical characteristics. Another object is to provide a transistor having high frequency characteristics. Another object is to provide a transistor with a low off-state current. Another object is to provide a semiconductor device including the transistor. Another object is to provide a module including the semiconductor device. Another object is to provide an electronic device including the semiconductor device or the module. Another object is to provide a novel semiconductor device. Another object is to provide a new module. Another object is to provide a novel electronic device.
  • Another object is to provide a method for evaluating the defect state density of a semiconductor in a transistor.
  • Another object is to manufacture a transistor with high yield. Another object is to manufacture a transistor with high productivity. Another object is to manufacture a transistor at low cost. Another object is to manufacture a semiconductor device including the transistor with high yield. Another object is to manufacture a semiconductor device including the transistor with high productivity. Another object is to inexpensively manufacture a semiconductor device including the transistor.
  • One embodiment of the present invention includes an insulator, a semiconductor, and a conductor.
  • the semiconductor includes a region where the semiconductor and the conductor overlap with each other with the insulator interposed therebetween.
  • This is a semiconductor device having a region in which the component that rapidly decays out of the lifetime of the carrier by the wave photoconductive decay method is 30 nsec or more.
  • the microwave photoconductive decay method is a semiconductor device using excitation light having a wavelength of less than 337 nm.
  • the semiconductor in (1) or (2), includes an oxide having one or more selected from indium, zinc, and an element M (the element M is aluminum, gallium, yttrium, or tin). It is a semiconductor device having.
  • a method for evaluating various characteristics of a semiconductor in a non-contact manner can be provided.
  • a method for evaluating various characteristics of an oxide semiconductor in a non-contact manner can be provided.
  • a transistor with a small subthreshold swing value can be provided.
  • a transistor with a low density of defect states in a semiconductor can be provided.
  • a transistor with favorable electrical characteristics can be provided.
  • a transistor with stable electric characteristics can be provided.
  • a transistor having high frequency characteristics can be provided.
  • a transistor with low off-state current can be provided.
  • a semiconductor device including the transistor can be provided.
  • a module including the semiconductor device can be provided.
  • an electronic device including the semiconductor device or the module can be provided.
  • a novel semiconductor device can be provided.
  • a new module can be provided.
  • a novel electronic device can be provided.
  • a method for evaluating the defect state density of a semiconductor in a transistor can be provided.
  • a transistor can be manufactured with high yield.
  • a transistor can be manufactured with high productivity.
  • a transistor can be manufactured at low cost.
  • a semiconductor device including the transistor can be manufactured with high yield.
  • a semiconductor device including the transistor can be manufactured with high productivity.
  • a semiconductor device including the transistor can be manufactured at low cost.
  • FIG. 6 is a cross-sectional view illustrating a transistor according to one embodiment of the present invention.
  • 4A and 4B are a top view and cross-sectional views illustrating a transistor according to one embodiment of the present invention.
  • 4A and 4B are a top view and cross-sectional views illustrating a transistor according to one embodiment of the present invention.
  • 4A and 4B are a top view and cross-sectional views illustrating a transistor according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a transistor according to one embodiment of the present invention.
  • 6A and 6B are cross-sectional views illustrating a method for manufacturing a transistor according to one embodiment of the present invention.
  • 6A and 6B are cross-sectional views illustrating a method for manufacturing a transistor according to one embodiment of the present invention.
  • 6A and 6B are cross-sectional views illustrating a method for manufacturing a transistor according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional views illustrating a method for manufacturing a transistor according to one embodiment of the present invention.
  • FIG. 10 is a circuit diagram illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 10 is a circuit diagram illustrating a memory device according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • 1 is a block diagram illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 6 is a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • 1 is a perspective view illustrating a semiconductor device according to one embodiment of the present invention.
  • 1 is a block diagram illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 10 is a circuit diagram illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 4A and 4B are a circuit diagram, a top view, and a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • 6A and 6B are a circuit diagram and a cross-sectional view illustrating a semiconductor device according to one embodiment of the present invention.
  • FIG. 10 is a circuit diagram illustrating an electronic device according to one embodiment of the present invention. The figure which shows the spin density evaluated by electron spin resonance. The figure which shows the peak value of the reflectance of the microwave evaluated by the microwave photoconductive decay method. The figure which shows the relationship between a spin density and the peak value of the reflectance of a microwave.
  • the voltage indicates a potential difference between a certain potential and a reference potential (for example, a ground potential (GND) or a source potential).
  • a reference potential for example, a ground potential (GND) or a source potential.
  • a voltage can be rephrased as a potential.
  • the semiconductor device may have characteristics as an “insulator”.
  • the boundary between “semiconductor” and “insulator” is ambiguous and may not be strictly discriminated. Therefore, a “semiconductor” in this specification can be called an “insulator” in some cases.
  • an “insulator” in this specification can be called a “semiconductor” in some cases.
  • the semiconductor device may have characteristics as a “conductor”.
  • the boundary between “semiconductor” and “conductor” is ambiguous, and there are cases where it cannot be strictly distinguished. Therefore, a “semiconductor” in this specification can be called a “conductor” in some cases. Similarly, a “conductor” in this specification can be called a “semiconductor” in some cases.
  • the impurity of the semiconductor means, for example, a component other than the main component constituting the semiconductor.
  • an element having a concentration of less than 0.1 atomic% is an impurity.
  • impurities for example, DOS (Density of State) may be formed in a semiconductor, carrier mobility may be reduced, and crystallinity may be reduced.
  • examples of impurities that change the characteristics of the semiconductor include Group 1 elements, Group 2 elements, Group 14 elements, Group 15 elements, and transition metals other than the main component.
  • hydrogen also included in water
  • lithium, sodium, silicon, boron, phosphorus, carbon, nitrogen and the like are examples of impurities that change the characteristics of the semiconductor.
  • oxygen vacancies may be formed by mixing impurities such as hydrogen, for example.
  • impurities such as hydrogen, for example.
  • examples of impurities that change the characteristics of the semiconductor include group 1 elements, group 2 elements, group 13 elements, and group 15 elements excluding oxygen and hydrogen.
  • A has a region having a concentration B
  • the concentration in the depth direction in a region with A when it is described that A has a region having a concentration B, for example, when the concentration in the entire depth direction in a region with A is B, the concentration in the depth direction in a region with A
  • B when the average value of B is B
  • the median value of the concentration in the depth direction in the region of A is B
  • the maximum value of the concentration in the depth direction of the region of A there is A
  • the concentration in the region where a probable value of A itself is obtained in the measurement. Including the case of B.
  • A when A is described as having a region having a size B, a length B, a thickness B, a width B, or a distance B, for example, the entire size and length in a region with A
  • the thickness, width, or distance is B
  • the average value of the size, length, thickness, width, or distance in a region of A is B
  • the size, length in the region of A is When the median value of thickness, thickness, width, or distance is B, when the maximum value of size, length, thickness, width, or distance in a region of A is B, in the region of A Measured when the minimum value of size, length, thickness, width, or distance is B, and when the converged value of size, length, thickness, width, or distance in a region of A is B
  • the size, length, thickness, width, or distance in a region where a probable value of A above is obtained is B Case, and the like.
  • the channel length refers to, for example, a region where a semiconductor (or a portion where current flows in the semiconductor when the transistor is on) and a gate electrode overlap with each other in a top view of the transistor, or a region where a channel is formed
  • the channel length is not necessarily the same in all regions. That is, the channel length of one transistor may not be fixed to one value. Therefore, in this specification, the channel length is any one of values, the maximum value, the minimum value, or the average value in a region where a channel is formed.
  • the channel width is, for example, a region in which a semiconductor (or a portion in which a current flows in the semiconductor when the transistor is on) and a gate electrode overlap each other, or a source and a drain in a region where a channel is formed. This is the length of the part. Note that in one transistor, the channel width is not necessarily the same in all regions. That is, the channel width of one transistor may not be fixed to one value. Therefore, in this specification, the channel width is any one of values, the maximum value, the minimum value, or the average value in a region where a channel is formed.
  • the channel width in a region where a channel is actually formed (hereinafter referred to as an effective channel width) and the channel width shown in a top view of the transistor (hereinafter, apparent channel width). May be different).
  • the effective channel width is larger than the apparent channel width shown in the top view of the transistor, and the influence may not be negligible.
  • the ratio of the channel region formed on the side surface of the semiconductor may be larger than the ratio of the channel region formed on the upper surface of the semiconductor. In that case, the effective channel width in which the channel is actually formed is larger than the apparent channel width shown in the top view.
  • an apparent channel width which is a length of a portion where a source and a drain face each other in a region where a semiconductor and a gate electrode overlap with each other in a top view of a transistor is referred to as an “enclosed channel width ( SCW: Surrounded Channel Width).
  • SCW Surrounded Channel Width
  • channel width in the case where the term “channel width” is simply used, it may denote an enclosed channel width or an apparent channel width.
  • channel width in the case where the term “channel width” is simply used, it may denote an effective channel width. Note that the channel length, channel width, effective channel width, apparent channel width, enclosed channel width, and the like can be determined by obtaining a cross-sectional TEM image and analyzing the image. it can.
  • the calculation may be performed using the enclosed channel width. In that case, the value may be different from that calculated using the effective channel width.
  • A when A is described as having a shape protruding from B, in a top view or a cross-sectional view, it indicates that at least one end of A has a shape that is outside of at least one end of B. There is a case. Therefore, when it is described that A has a shape protruding from B, for example, in a top view, it can be read that one end of A has a shape outside of one end of B.
  • parallel refers to a state in which two straight lines are arranged at an angle of ⁇ 10 ° to 10 °. Therefore, the case of ⁇ 5 ° to 5 ° is also included.
  • substantially parallel means a state in which two straight lines are arranged at an angle of ⁇ 30 ° to 30 °.
  • Vertical refers to a state in which two straight lines are arranged at an angle of 80 ° to 100 °. Therefore, the case of 85 ° to 95 ° is also included.
  • substantially vertical means a state in which two straight lines are arranged at an angle of 60 ° to 120 °.
  • FIG. 1 is a schematic view showing an example of an apparatus for performing a microwave photoconductive decay method.
  • the apparatus shown in FIG. 1 is suitable for evaluating a thin film of a wide gap semiconductor.
  • it is suitable for evaluation of a wide gap semiconductor of 1 nm to 1 ⁇ m, 2 nm to 500 nm, 3 nm to 200 nm, or 5 nm to 100 nm, which is used for a semiconductor of a transistor.
  • the apparatus shown in FIG. 1 includes a pulse laser oscillator 301, a microwave oscillator 302, a directional coupler 303, a waveguide 305, a mixer 306, a signal processing device 307, and a sample stage 311.
  • the waveguide 305 has a shape in which a corner portion has a curvature, but is not limited thereto.
  • a sample 320 can be placed on the sample stage 311.
  • the sample 320 includes, for example, a substrate 320b and a semiconductor 320a on the substrate 320b.
  • a conductor is disposed on the upper surface of the sample stage 311.
  • As conductors boron, nitrogen, oxygen, fluorine, silicon, phosphorus, aluminum, titanium, chromium, manganese, iron, cobalt, nickel, copper, zinc, gallium, yttrium, zirconium, molybdenum, ruthenium, silver, indium, tin
  • a conductor containing one or more of tantalum and tungsten may be used in a single layer or a stacked layer.
  • it may be an alloy or compound such as stainless steel, a conductor containing aluminum, a conductor containing copper and titanium, a conductor containing copper and manganese, a conductor containing indium, tin and oxygen, titanium and nitrogen Alternatively, a conductor containing any of the above may be used.
  • the spacer 310 may be disposed between the sample 320 and the sample stage 311.
  • the spacer 310 includes a single layer of an insulator containing boron, carbon, nitrogen, oxygen, fluorine, magnesium, aluminum, silicon, phosphorus, chlorine, argon, gallium, germanium, yttrium, zirconium, lanthanum, neodymium, hafnium, or tantalum. Or may be used in a stacked manner.
  • aluminum oxide, magnesium oxide, silicon oxide, silicon oxynitride, silicon nitride oxide, silicon nitride, gallium oxide, germanium oxide, yttrium oxide, zirconium oxide, lanthanum oxide, neodymium oxide, hafnium oxide, or tantalum oxide may be used.
  • the thickness of the spacer 310 may be selected so that, for example, the distance between the upper surface of the semiconductor 320a and the upper surface of the sample stage 311 is about 1/4 of the wavelength of the microwaves in the substrate 320b and the spacer 310. Note that by arranging the spacer 310, evaluation may be possible even when the sample 320 is arranged upside down. By arranging the sample 320 upside down, for example, information including much influence of the interface between the substrate 320b and the semiconductor 320a may be obtained.
  • microwaves are radiated from the microwave oscillator 302.
  • the emitted microwave is particularly called a traveling wave (also called an incident wave).
  • a traveling wave is divided into a waveguide 305 and a phase shifter 315 through the directional coupler 303.
  • the traveling wave that has passed through the waveguide 305 enters the sample 320.
  • the microwave particularly referred to as a reflected wave
  • the reflected wave is mixed with the traveling wave separated by the mixer 306 via the phase shifter 315.
  • the mixed signal is detected by the signal processing device 307.
  • the intensity of the signal detected by the signal processing device 307 varies depending on the reflectance of the microwave in the semiconductor 320a. For example, the higher the carrier density of the semiconductor 320a, the higher the microwave reflectance.
  • the semiconductor 320a generates holes and electrons by absorbing excitation light. That is, by irradiating the semiconductor 320a with excitation light, the carrier density of the semiconductor 320a is increased. Excitation light may be applied to the semiconductor 320a through the mirror 313 and the lens 314.
  • the reflectance of the microwave Since the reflectance of the microwave has a positive correlation with the carrier density, the reflectance of the microwave in the semiconductor 320a is increased by irradiating the semiconductor 320a with excitation light.
  • the reflectance of the microwave takes a constant value due to a balance between generation of carriers by the excitation light and disappearance of carriers due to recombination or the like. Since this value is the highest value of the reflectance of the microwave, it can be called the peak value of the reflectance.
  • the peak value of the reflectance may vary depending on the defect level density of the semiconductor 320a. Specifically, when the density of shallow defect states in the semiconductor 320a is high, the peak value of the reflectance is low. Further, when the density of shallow defect states of the semiconductor 320a is low, the peak value of the reflectance is high. This is presumably because the defect level promotes the disappearance of carriers.
  • laser light emitted from the pulse laser oscillator 301 can be used.
  • the laser light preferably has a wavelength of energy sufficiently higher than the energy gap of the semiconductor 320a.
  • laser light having an entry length of less than 250 nm, less than 100 nm, less than 70 nm, or less than 50 nm may be used.
  • laser light having a wavelength of less than 337 nm, less than 315 nm, less than 300 nm, or less than 270 nm may be used.
  • the wavelength of the laser light is preferably set to 200 nm or more. However, laser light having a wavelength of less than 200 nm may be used.
  • the wavelength of a four times higher long wave of a laser (also referred to as a YLF laser) using yttrium lithium fluoride to which neodymium is added as a laser medium is 266 nm.
  • the light penetration length is a depth at which the light intensity is attenuated to 1 / e, and can be expressed by the following equation.
  • d indicates an approach length [nm]
  • indicates a wavelength [nm]
  • k indicates an attenuation coefficient
  • the semiconductor 320a may be altered.
  • the carrier density of the semiconductor 320a can be sufficiently increased even when the output of the laser light is reduced. Therefore, the alteration of the semiconductor 320a as described above can be suppressed.
  • the lifetime of the carrier in the semiconductor 320a can also be measured.
  • the lifetime of the carrier can be divided into a component (also referred to as ⁇ 1) that attenuates rapidly and a component (also referred to as ⁇ 2) that attenuates slowly from the peak value of the reflectance of the microwave.
  • the semiconductor 320a can be evaluated by the microwave photoconductive decay method.
  • the sample stage 311 in the X direction and the Y direction, it is possible to evaluate a plurality of places in the plane of the substrate 320b.
  • a device having two waveguides of the waveguide 305a and the waveguide 305b and the magic T304 may be used.
  • the waveguide 305a and the waveguide 305b are preferably symmetric.
  • the microwave path lengths of the waveguide 305a and the waveguide 305b may be the same.
  • the waveguide 305a and the waveguide 305b have shapes in which the corners have a curvature, but are not limited thereto.
  • microwaves are radiated from the microwave oscillator 302.
  • a traveling wave is split into a magic T 304 and a phase shifter 315 via the directional coupler 303.
  • the traveling wave is divided into the waveguide 305a and the waveguide 305b.
  • the traveling wave that has passed through the waveguide 305a enters the sample 320 together with the excitation light.
  • the traveling wave that has passed through the waveguide 305b is incident on the sample 320 as it is.
  • the microwave reflected by the semiconductor 320a of the sample 320 returns again to the magic T304 through the waveguides 305a and 305b.
  • the reflected wave passing through the waveguide 305b includes the same amount of noise caused by the microwave oscillator 302, disturbance due to mechanical vibration, and the like as the reflected wave passing through the waveguide 305a. Therefore, the influence of noise or the like can be reduced by taking the sum signal. Therefore, the apparatus shown in FIG. 2 can detect the change in the reflectance of the microwave due to the excitation light with higher sensitivity.
  • a wide gap semiconductor is a semiconductor having a larger energy gap than silicon or the like. Specifically, it refers to a semiconductor having an energy gap of 2 eV or more and 5 eV or less, 2.2 eV or more and 4.6 eV or less, particularly 2.5 eV or more and 4.0 eV or less.
  • the penetration length of a laser beam having a wavelength of 349 nm or the like that has been used in silicon or the like in the microwave photoconductive decay method becomes deep. Therefore, the above-described problems may occur. In particular, in a wide gap semiconductor with a low density of defect states, the laser beam penetration length may be deeper than previously thought.
  • a typical wide gap semiconductor includes an oxide semiconductor.
  • the structure of the oxide semiconductor will be described below.
  • An oxide semiconductor is classified into a non-single-crystal oxide semiconductor and a single-crystal oxide semiconductor.
  • an oxide semiconductor is classified into, for example, a crystalline oxide semiconductor and an amorphous oxide semiconductor.
  • non-single-crystal oxide semiconductor examples include a CAAC-OS (C Axis Crystalline Oxide Semiconductor), a polycrystalline oxide semiconductor, a microcrystalline oxide semiconductor, and an amorphous oxide semiconductor.
  • a crystalline oxide semiconductor a single crystal oxide semiconductor, a CAAC-OS, a polycrystalline oxide semiconductor, a microcrystalline oxide semiconductor, or the like can be given.
  • the CAAC-OS is one of oxide semiconductors having a plurality of c-axis aligned crystal parts.
  • a plurality of crystal parts can be confirmed by observing a bright field image of CAAC-OS and a combined analysis image of diffraction patterns (also referred to as a high-resolution TEM image) with a transmission electron microscope (TEM: Transmission Electron Microscope). It can.
  • TEM Transmission Electron Microscope
  • a clear boundary between crystal parts that is, a crystal grain boundary (also referred to as a grain boundary) cannot be confirmed even by a high-resolution TEM image. Therefore, it can be said that the CAAC-OS does not easily lower the electron mobility due to the crystal grain boundary.
  • Each layer of metal atoms has a shape reflecting a surface on which a CAAC-OS film is formed (also referred to as a formation surface) or unevenness on an upper surface, and is arranged in parallel with the formation surface or the upper surface of the CAAC-OS.
  • the diffraction angle A peak may appear in the vicinity of (2 ⁇ ) of 31 °. Since this peak is attributed to the (009) plane of the InGaZnO 4 crystal, the CAAC-OS crystal has c-axis orientation, and the c-axis is oriented in a direction substantially perpendicular to the formation surface or the top surface. It can be confirmed.
  • a peak may also appear when 2 ⁇ is around 36 ° in addition to the peak where 2 ⁇ is around 31 °.
  • a peak at 2 ⁇ of around 36 ° indicates that a crystal having no c-axis alignment is included in part of the CAAC-OS.
  • the CAAC-OS preferably has a peak at 2 ⁇ of around 31 ° and a peak at 2 ⁇ of around 36 °.
  • the CAAC-OS is an oxide semiconductor with a low impurity concentration.
  • the impurity is an element other than the main component of the oxide semiconductor, such as hydrogen, carbon, silicon, or a transition metal element.
  • an element such as silicon which has a stronger bonding force with oxygen than a metal element included in an oxide semiconductor, disturbs the atomic arrangement of the oxide semiconductor by depriving the oxide semiconductor of oxygen, thereby reducing crystallinity. It becomes a factor.
  • heavy metals such as iron and nickel, argon, carbon dioxide, etc. have large atomic radii (or molecular radii). If they are contained inside an oxide semiconductor, the atomic arrangement of the oxide semiconductor is disturbed and the crystallinity is lowered. It becomes a factor to make.
  • the impurity contained in the oxide semiconductor might serve as a carrier trap or a carrier generation source.
  • a CAAC-OS is an oxide semiconductor with a low density of defect states.
  • oxygen vacancies in an oxide semiconductor can serve as a carrier trap or a carrier generation source by capturing hydrogen. Therefore, the laser light penetration length may be deeper than that of the amorphous OS.
  • a low impurity concentration and a low density of defect states is called high purity intrinsic or substantially high purity intrinsic.
  • a highly purified intrinsic or substantially highly purified intrinsic oxide semiconductor has few carrier generation sources, and thus can have a low carrier density. Therefore, a transistor including the oxide semiconductor rarely has electrical characteristics (also referred to as normally-on) in which the threshold voltage is negative.
  • An oxide semiconductor that is highly purified intrinsic or substantially highly purified intrinsic has few carrier traps. Therefore, a transistor including the oxide semiconductor is a highly reliable transistor with little variation in electrical characteristics. Note that the charge trapped in the carrier trap of the oxide semiconductor takes a long time to be released, and may behave as if it were a fixed charge. Therefore, a transistor including an oxide semiconductor with a high impurity concentration and a high density of defect states may have unstable electrical characteristics.
  • a transistor using a CAAC-OS has little change in electrical characteristics due to irradiation with visible light or ultraviolet light.
  • a microcrystalline oxide semiconductor has a region where a crystal part can be confirmed and a region where a clear crystal part cannot be confirmed in a high-resolution TEM image.
  • a crystal part included in the microcrystalline oxide semiconductor has a size of 1 nm to 100 nm, or 1 nm to 10 nm.
  • an oxide semiconductor including a nanocrystal (nc: nanocrystal) that is 1 nm to 10 nm, or 1 nm to 3 nm is referred to as an nc-OS (nanocrystalline Oxide Semiconductor).
  • the nc-OS may not clearly confirm the crystal grain boundary in a high-resolution TEM image.
  • the nc-OS has periodicity in atomic arrangement in a minute region (for example, a region of 1 nm to 10 nm, particularly a region of 1 nm to 3 nm).
  • regularity is not observed in crystal orientation between different crystal parts. Therefore, orientation is not seen in the whole film. Therefore, the nc-OS may not be distinguished from an amorphous oxide semiconductor depending on an analysis method. For example, when structural analysis is performed on the nc-OS using an XRD apparatus using X-rays having a diameter larger than that of the crystal part, a peak indicating a crystal plane is not detected in the analysis by the out-of-plane method.
  • nc-OS When nc-OS is subjected to electron diffraction (also referred to as limited-field electron diffraction) using an electron beam with a larger probe diameter (eg, 50 nm or more) than the crystal part, a diffraction pattern such as a halo pattern is observed.
  • a probe diameter eg, 50 nm or more
  • spots are observed.
  • nanobeam electron diffraction is performed on the nc-OS using an electron beam having a probe diameter that is close to or smaller than that of the crystal part.
  • a region with high luminance may be observed like a circle (in a ring shape).
  • nanobeam electron diffraction is performed on the nc-OS, a plurality of spots may be observed in the ring-shaped region.
  • the nc-OS is an oxide semiconductor that has higher regularity than an amorphous oxide semiconductor. Therefore, the nc-OS has a lower density of defect states than an amorphous oxide semiconductor. Note that the nc-OS does not have regularity in crystal orientation between different crystal parts. Therefore, the nc-OS has a higher density of defect states than the CAAC-OS. Therefore, the laser light penetration length may be deeper than that of the amorphous OS.
  • An amorphous oxide semiconductor is an oxide semiconductor in which atomic arrangement in a film is irregular and does not have a crystal part.
  • An example is an oxide semiconductor having an amorphous state such as quartz.
  • an oxide semiconductor may have a structure exhibiting physical properties between the nc-OS and the amorphous oxide semiconductor.
  • An oxide semiconductor having such a structure is particularly referred to as an amorphous-like oxide semiconductor (a-like OS: amorphous-Semiconductor).
  • a void (also referred to as a void) may be observed in a high-resolution TEM image. Moreover, in a high-resolution TEM image, it has the area
  • the a-like OS may be crystallized due to a small amount of electron irradiation as observed by a TEM, and a crystal part may be grown. On the other hand, in the case of a good quality nc-OS, there is almost no crystallization due to a small amount of electron irradiation as observed by TEM.
  • the crystal part size of the a-like OS and the nc-OS can be measured using high-resolution TEM images.
  • a crystal of InGaZnO 4 has a layered structure, and two Ga—Zn—O layers are provided between In—O layers.
  • the unit cell of InGaZnO 4 crystal has a structure in which a total of nine layers including three In—O layers and six Ga—Zn—O layers are stacked in the c-axis direction. Therefore, the distance between these adjacent layers is approximately the same as the lattice spacing (also referred to as d value) of the (009) plane, and the value is determined to be 0.29 nm from crystal structure analysis.
  • each lattice fringe corresponds to the ab plane of the InGaZnO 4 crystal in a portion where the interval between the lattice fringes is 0.28 nm or more and 0.30 nm or less.
  • An oxide semiconductor may have a different density for each structure.
  • the structure of the oxide semiconductor can be estimated by comparing with the density of a single crystal having the same composition as the composition.
  • the density of the a-like OS is 78.6% or more and less than 92.3% of the density of the single crystal.
  • the density of the nc-OS and the density of the CAAC-OS are 92.3% or more and less than 100% with respect to the density of the single crystal. Note that it is difficult to form an oxide semiconductor whose density is lower than 78% with respect to that of a single crystal.
  • the density of single crystal InGaZnO 4 having a rhombohedral structure is 6.357 g / cm 3 .
  • the density of a-like OS is 5.0 g / cm 3 or more and less than 5.9 g / cm 3. .
  • the density of the nc-OS and the density of the CAAC-OS is 5.9 g / cm 3 or more and 6.3 g / less than cm 3 .
  • a density corresponding to a single crystal having a desired composition can be calculated by combining single crystals having different compositions at an arbitrary ratio. What is necessary is just to calculate the density of the single crystal of a desired composition using a weighted average with respect to the ratio which combines the single crystal from which a composition differs. However, the density is preferably calculated by combining as few kinds of single crystals as possible.
  • the oxide semiconductor may be a stacked film including two or more of an amorphous oxide semiconductor, an a-like OS, a microcrystalline oxide semiconductor, and a CAAC-OS, for example.
  • a semiconductor having a low density of defect states can obtain high efficiency and high reliability when used for a transistor, a photoelectric conversion element, a light-emitting element, or the like.
  • a semiconductor having a region in which the component ⁇ 1 that quickly decays in the lifetime of carriers by the above-described microwave photoconductive decay method is 30 nsec or more, preferably 40 nsec or more is suitable for a transistor, a photoelectric conversion element, a light-emitting element, or the like It is. Note that ⁇ 1 becomes shorter as carrier recombination easily occurs. Since carrier recombination is more likely to occur as the impurity level density is higher, longer ⁇ 1 is preferable.
  • 3A and 3B are a top view and a cross-sectional view of a transistor of one embodiment of the present invention.
  • 3A is a top view
  • FIG. 3B is a cross-sectional view corresponding to the dashed-dotted line A1-A2 and the dashed-dotted line A3-A4 illustrated in FIG. Note that in the top view of FIG. 3A, some elements are omitted for clarity.
  • 3A and 3B includes a conductor 413 over a substrate 400, an insulator 402 having a convex portion over the substrate 400 and the conductor 413, and a convex portion of the insulator 402.
  • An insulator 408 over the body 416a, over the conductor 416b, and over the conductor 404, and an insulator 418 over the insulator 408 are included.
  • the conductor 413 is part of the transistor here, the invention is not limited to this.
  • the conductor 413 may be a component independent of the transistor.
  • the semiconductor 406c is in contact with at least the top surface and the side surface of the semiconductor 406b in the A3-A4 cross section.
  • the conductor 404 faces the top surface and the side surface of the semiconductor 406b through the semiconductor 406c and the insulator 412 in the A3-A4 cross section.
  • the conductor 413 faces the lower surface of the semiconductor 406b with the insulator 402 interposed therebetween.
  • the insulator 402 may not have a convex portion.
  • the conductor 413 is not necessarily provided.
  • the semiconductor 406a may not be provided.
  • the semiconductor 406c may not be provided.
  • the insulator 408 is not necessarily provided.
  • the insulator 418 is not necessarily provided.
  • the layer 409a is not necessarily provided.
  • the layer 409b is not necessarily provided.
  • the semiconductor 406b functions as a channel formation region of the transistor.
  • the conductor 404 functions as a first gate electrode (also referred to as a front gate electrode) of the transistor.
  • the conductor 413 functions as a second gate electrode (also referred to as a back gate electrode) of the transistor.
  • the conductors 416a and 416b function as a source electrode and a drain electrode of the transistor.
  • the insulator 408 functions as a barrier layer.
  • the insulator 408 has a function of blocking oxygen or / and hydrogen, for example. Alternatively, the insulator 408 has a higher function of blocking oxygen or / and hydrogen than the semiconductor 406a and / or the semiconductor 406c, for example.
  • the insulator 402 is preferably an insulator containing excess oxygen.
  • an insulator containing excess oxygen is an insulator having a function of releasing oxygen by heat treatment.
  • a silicon oxide layer containing excess oxygen is a silicon oxide layer from which oxygen can be released by heat treatment or the like. Therefore, the insulator 402 is an insulator in which oxygen can move through the film. That is, the insulator 402 may be an insulator having oxygen permeability.
  • the insulator 402 may be an insulator having higher oxygen permeability than the semiconductor 406a.
  • An insulator containing excess oxygen may have a function of reducing oxygen vacancies in the semiconductor 406b.
  • Oxygen deficiency in the semiconductor 406b forms DOS and becomes a hole trap or the like. Further, when hydrogen enters an oxygen deficient site, electrons as carriers may be generated. Therefore, stable electric characteristics can be imparted to the transistor by reducing oxygen vacancies in the semiconductor 406b.
  • the insulator from which oxygen is released by heat treatment is 1 ⁇ 10 18 atoms / cm 3 or more in the range of a surface temperature of 100 ° C. or more and 700 ° C. or less or 100 ° C. or more and 500 ° C. or less by TDS analysis.
  • Oxygen (in terms of the number of oxygen atoms) of 10 19 atoms / cm 3 or more or 1 ⁇ 10 20 atoms / cm 3 or more may be released.
  • the total amount of gas released when the measurement sample is subjected to TDS analysis is proportional to the integrated value of the ionic strength of the released gas.
  • the total amount of gas released can be calculated by comparison with a standard sample.
  • the amount of released oxygen molecules (N O2 ) of the measurement sample is obtained by the following formula: Can do.
  • the mass to charge ratio of CH 3 OH is 32 but is not considered here as it is unlikely to exist.
  • oxygen molecules containing oxygen atoms with a mass number of 17 and oxygen atoms with a mass number of 18 which are isotopes of oxygen atoms are not considered because the existence ratio in nature is extremely small.
  • N O2 N H2 / S H2 ⁇ S O2 ⁇ ⁇
  • N H2 is a value obtained by converting hydrogen molecules desorbed from the standard sample by density.
  • SH2 is an integral value of ion intensity when the standard sample is subjected to TDS analysis.
  • the reference value of the standard sample is N H2 / SH 2 .
  • S O2 is an integrated value of ion intensity when the measurement sample is subjected to TDS analysis.
  • is a coefficient that affects the ionic strength in the TDS analysis.
  • the amount of released oxygen is a temperature-programmed desorption analyzer EMD-WA1000S / W manufactured by Electronic Science Co., Ltd., and a silicon substrate containing, for example, 1 ⁇ 10 16 atoms / cm 2 of hydrogen atoms is used as a standard sample. Use to measure.
  • part of oxygen is detected as oxygen atoms.
  • the ratio of oxygen molecules to oxygen atoms can be calculated from the ionization rate of oxygen molecules. Note that since the above ⁇ includes the ionization rate of oxygen molecules, the amount of released oxygen atoms can be estimated by evaluating the amount of released oxygen molecules.
  • N 2 O 2 is the amount of released oxygen molecules.
  • the amount of release when converted to oxygen atoms is twice the amount of release of oxygen molecules.
  • the insulator from which oxygen is released by heat treatment may contain a peroxide radical.
  • a peroxide radical means that the spin density resulting from the peroxide radical is 5 ⁇ 10 17 spins / cm 3 or more.
  • an insulator including a peroxide radical may have an asymmetric signal with a g value near 2.01 in ESR.
  • the insulator containing excess oxygen may be oxygen-excess silicon oxide (SiO X (X> 2)).
  • Oxygen-excess silicon oxide (SiO X (X> 2)) contains oxygen atoms more than twice the number of silicon atoms per unit volume.
  • the number of silicon atoms and the number of oxygen atoms per unit volume are values measured by Rutherford Backscattering Spectroscopy (RBS: Rutherford Backscattering Spectrometry).
  • the side surface of the semiconductor 406b is in contact with the layer 409a and the layer 409b.
  • the semiconductor 406b can be electrically surrounded by an electric field of the conductor 404 (a transistor structure that electrically surrounds the semiconductor by an electric field generated from the conductor is referred to as a surrounded channel (s-channel) structure). . Therefore, a channel may be formed in the entire semiconductor 406b (bulk). In the s-channel structure, a large current can flow between the source and the drain of the transistor, and a current (on-state current) during conduction can be increased.
  • the s-channel structure can be said to be a structure suitable for a miniaturized transistor.
  • a semiconductor device including the transistor can be a highly integrated semiconductor device with high integration.
  • the transistor has a region with a channel length of preferably 40 nm or less, more preferably 30 nm or less, more preferably 20 nm or less, and the transistor has a channel width of preferably 40 nm or less, more preferably 30 nm or less, and more.
  • it has a region of 20 nm or less.
  • a voltage lower or higher than that of the source electrode may be applied to the conductor 413 to change the threshold voltage of the transistor in the positive direction or the negative direction.
  • the threshold voltage of the transistor in the positive direction normally-off in which the transistor is turned off (off state) even when the gate voltage is 0 V may be realized.
  • the voltage applied to the conductor 413 may be variable or fixed. In the case where the voltage applied to the conductor 413 is variable, a circuit for controlling the voltage may be electrically connected to the conductor 413.
  • semiconductors applicable to the semiconductor 406a, the semiconductor 406b, the semiconductor 406c, and the like are described. Note that, for example, the above-described wide gap semiconductor may be applied to the semiconductor 406a, the semiconductor 406b, the semiconductor 406c, and the like.
  • the semiconductor 406b is an oxide semiconductor containing indium, for example.
  • the carrier mobility electron mobility
  • the semiconductor 406b preferably contains an element M.
  • the element M is preferably aluminum, gallium, yttrium, tin, or the like.
  • Other elements applicable to the element M include boron, silicon, titanium, iron, nickel, germanium, yttrium, zirconium, molybdenum, lanthanum, cerium, neodymium, hafnium, tantalum, and tungsten.
  • the element M may be a combination of a plurality of the aforementioned elements.
  • the element M is an element having a high binding energy with oxygen, for example.
  • the element M is an element having a function of increasing the energy gap of the oxide semiconductor, for example.
  • the semiconductor 406b preferably contains zinc. An oxide semiconductor may be easily crystallized when it contains zinc.
  • the semiconductor 406b is not limited to the oxide semiconductor containing indium.
  • the semiconductor 406b may be an oxide semiconductor containing zinc, an oxide semiconductor containing gallium, an oxide semiconductor containing tin, or the like that does not contain indium, such as zinc tin oxide and gallium tin oxide.
  • an oxide with a wide energy gap is used, for example.
  • the energy gap of the semiconductor 406b is, for example, 2.5 eV to 4.2 eV, preferably 2.8 eV to 3.8 eV, and more preferably 3 eV to 3.5 eV.
  • the semiconductor 406a and the semiconductor 406c are oxide semiconductors including one or more elements other than oxygen included in the semiconductor 406b or two or more elements. Since the semiconductor 406a and the semiconductor 406c are composed of one or more elements other than oxygen constituting the semiconductor 406b, or two or more elements, defect states are formed at the interface between the semiconductor 406a and the semiconductor 406b and at the interface between the semiconductor 406b and the semiconductor 406c. The position is difficult to form.
  • the semiconductor 406a, the semiconductor 406b, and the semiconductor 406c preferably contain at least indium.
  • the semiconductor 406a is an In—M—Zn oxide and the sum of In and M is 100 atomic%
  • In is preferably less than 50 atomic%
  • M is higher than 50 atomic%, and more preferably In is less than 25 atomic%.
  • M is higher than 75 atomic%.
  • the semiconductor 406b is an In—M—Zn oxide
  • the In is preferably higher than 25 atomic%
  • the M is lower than 75 atomic%, and more preferably, In is higher than 34 atomic%.
  • M is less than 66 atomic%.
  • the semiconductor 406c is an In—M—Zn oxide
  • In is preferably less than 50 atomic%
  • M is higher than 50 atomic%
  • more preferably In is less than 25 atomic%.
  • M is higher than 75 atomic%.
  • the semiconductor 406c may be formed using the same kind of oxide as the semiconductor 406a.
  • the semiconductor 406a and / or the semiconductor 406c may not contain indium in some cases.
  • the semiconductor 406a and / or the semiconductor 406c may be gallium oxide.
  • the number of atoms of each element included in the semiconductor 406a, the semiconductor 406b, and the semiconductor 406c may not be a simple integer ratio.
  • an oxide having an electron affinity higher than those of the semiconductor 406a and the semiconductor 406c is used.
  • the semiconductor 406b an oxide having an electron affinity higher than that of the semiconductor 406a and the semiconductor 406c by 0.07 eV to 1.3 eV, preferably 0.1 eV to 0.7 eV, more preferably 0.15 eV to 0.4 eV. Is used.
  • the electron affinity is the difference between the vacuum level and the energy at the bottom of the conduction band.
  • the semiconductor 406c preferably contains indium gallium oxide.
  • the gallium atom ratio [Ga / (In + Ga)] is, for example, 70% or more, preferably 80% or more, and more preferably 90% or more.
  • a mixed region of the semiconductor 406a and the semiconductor 406b may be provided between the semiconductor 406a and the semiconductor 406b. Further, in some cases, there is a mixed region of the semiconductor 406b and the semiconductor 406c between the semiconductor 406b and the semiconductor 406c.
  • the mixed region has a low density of defect states. Therefore, the stack of the semiconductor 406a, the semiconductor 406b, and the semiconductor 406c has a band diagram in which energy continuously changes (also referred to as a continuous junction) in the vicinity of each interface.
  • the on-state current of the transistor can be increased as the factor that hinders the movement of electrons is reduced. For example, when there is no factor that hinders the movement of electrons, it is estimated that electrons move efficiently. Electron movement is inhibited, for example, even when the physical unevenness of the channel formation region is large.
  • the root mean square (RMS) roughness of the upper surface or the lower surface of the semiconductor 406b (formation surface, here, the semiconductor 406a) in a range of 1 ⁇ m ⁇ 1 ⁇ m is used.
  • the thickness may be less than 1 nm, preferably less than 0.6 nm, more preferably less than 0.5 nm, and more preferably less than 0.4 nm.
  • the average surface roughness (also referred to as Ra) in the range of 1 ⁇ m ⁇ 1 ⁇ m is less than 1 nm, preferably less than 0.6 nm, more preferably less than 0.5 nm, and more preferably less than 0.4 nm.
  • the maximum height difference (also referred to as PV) in the range of 1 ⁇ m ⁇ 1 ⁇ m is less than 10 nm, preferably less than 9 nm, more preferably less than 8 nm, and more preferably less than 7 nm.
  • the RMS roughness, Ra, and PV can be measured using a scanning probe microscope system SPA-500 manufactured by SII Nano Technology.
  • donor levels may be formed when hydrogen enters oxygen vacancy sites.
  • the following may be referred to a state that has entered the hydrogen to oxygen vacancies in the site as V O H. Since V O H scatters electrons, it causes a reduction in the on-state current of the transistor. Note that oxygen deficient sites are more stable when oxygen enters than when hydrogen enters. Therefore, the on-state current of the transistor can be increased in some cases by reducing oxygen vacancies in the semiconductor 406b.
  • the electrical characteristics of the transistor may be changed. For example, when the defect level becomes a carrier generation source, the threshold voltage of the transistor may be changed.
  • the semiconductor 406a is preferably a layer having oxygen permeability (a layer through which oxygen passes or permeates).
  • the density of defect states in the oxide semiconductor can be evaluated by, for example, a microwave photoconductive decay method or ESR.
  • ESR microwave photoconductive decay method
  • the peak value of microwave reflectance observed by a microwave photoconductive decay method may be low.
  • a signal may appear when the g value is 1.89 or more and 1.96 or less (typically 1.93 or 1.94) depending on ESR.
  • the semiconductor 406a and / or the semiconductor 406b has a region in which the component ⁇ 1 that quickly decays out of the lifetime of the carrier is 30 nsec to 200 nsec, preferably 40 nsec to 200 nsec, by the microwave photoconductive decay method. preferable.
  • the semiconductor 406b may have a thickness of 10 nm or more, preferably 20 nm or more, more preferably 40 nm or more, more preferably 60 nm or more, and more preferably 100 nm or more.
  • the semiconductor 406b having a region with a thickness of 300 nm or less, preferably 200 nm or less, and more preferably 150 nm or less may be used. Note that as the channel formation region is reduced, the electrical characteristics of the transistor may be improved as the semiconductor 606b is thinner. Therefore, the thickness of the semiconductor 606b may be less than 10 nm.
  • the thickness of the semiconductor 406c is preferably as small as possible.
  • the semiconductor 406c may have a region of less than 10 nm, preferably 5 nm or less, and more preferably 3 nm or less.
  • the semiconductor 406c has a function of blocking entry of elements other than oxygen (such as hydrogen and silicon) included in the adjacent insulator into the semiconductor 406b where a channel is formed. Therefore, the semiconductor 406c preferably has a certain thickness.
  • the semiconductor 406c may have a region with a thickness of 0.3 nm or more, preferably 1 nm or more, and more preferably 2 nm or more.
  • the semiconductor 406c preferably has a property of blocking oxygen in order to suppress outward diffusion of oxygen released from the insulator 402 and the like.
  • the semiconductor 406a is preferably thick and the semiconductor 406c is thin.
  • the semiconductor 406a may have a region with a thickness of 10 nm or more, preferably 20 nm or more, more preferably 40 nm or more, more preferably 60 nm or more.
  • the semiconductor 406a By increasing the thickness of the semiconductor 406a, the distance from the interface between the adjacent insulator and the semiconductor 406a to the semiconductor 406b where a channel is formed can be increased.
  • the semiconductor 406a having a region with a thickness of 200 nm or less, preferably 120 nm or less, and more preferably 80 nm or less may be used.
  • SIMS secondary ion mass spectrometry
  • 1 ⁇ 10 19 atoms / cm 3 or less preferably 5 ⁇ 10 18 atoms / cm 3
  • SIMS 406b and 406C in SIMS, it is 1 ⁇ 10 19 atoms / cm 3 or less, preferably 5 ⁇ 10 18 atoms / cm 3 or less, more preferably 2 ⁇ 10 18 atoms / cm 3 or less. It has a region having a silicon concentration.
  • the semiconductor 406b is 1 ⁇ 10 16 atoms / cm 3 or more and 2 ⁇ 10 20 atoms / cm 3 or less, preferably 1 ⁇ 10 16 atoms / cm 3 or more and 5 ⁇ 10 19 atoms / cm 3 or less.
  • the region has a hydrogen concentration of 1 ⁇ 10 16 atoms / cm 3 or more and 1 ⁇ 10 19 atoms / cm 3 or less, more preferably 1 ⁇ 10 16 atoms / cm 3 or more and 5 ⁇ 10 18 atoms / cm 3 or less.
  • the semiconductors 406a and 406c have a SIMS of 2 ⁇ 10 20 atoms / cm 3 or less, preferably 5 ⁇ 10 19 atoms / cm 3 or less, more preferably 1 ⁇ 10 19 atoms / cm 3 or less, and even more preferably 5 ⁇ .
  • the region has a hydrogen concentration of 10 18 atoms / cm 3 or less.
  • the semiconductor 406b is 1 ⁇ 10 15 atoms / cm 3 or more and 5 ⁇ 10 19 atoms / cm 3 or less, preferably 1 ⁇ 10 15 atoms / cm 3 or more and 5 ⁇ 10 18 atoms / cm 3 or less.
  • the semiconductor 406a and the semiconductor 406c are 5 ⁇ 10 19 atoms / cm 3 or less, preferably 5 ⁇ 10 18 atoms / cm 3 or less, more preferably 1 ⁇ 10 18 atoms / cm 3 or less, more preferably 5 ⁇ in SIMS.
  • the region has a nitrogen concentration of 10 17 atoms / cm 3 or less.
  • the above three-layer structure is an example.
  • a two-layer structure without the semiconductor 406a or the semiconductor 406c may be used.
  • a four-layer structure including any one of the semiconductors exemplified as the semiconductor 406a, the semiconductor 406b, and the semiconductor 406c above or below the semiconductor 406a or above or below the semiconductor 406c may be employed.
  • an insulator substrate, a semiconductor substrate, or a conductor substrate may be used.
  • the insulator substrate include a glass substrate, a quartz substrate, a sapphire substrate, a stabilized zirconia substrate (such as a yttria stabilized zirconia substrate), and a resin substrate.
  • the semiconductor substrate include a single semiconductor substrate such as silicon and germanium, or a compound semiconductor substrate such as silicon carbide, silicon germanium, gallium arsenide, indium phosphide, zinc oxide, and gallium oxide.
  • there is a semiconductor substrate having an insulator region inside the semiconductor substrate for example, an SOI (Silicon On Insulator) substrate.
  • the conductor substrate examples include a graphite substrate, a metal substrate, an alloy substrate, and a conductive resin substrate.
  • a substrate having a metal nitride examples include a substrate having a metal oxide, and the like.
  • a substrate in which a conductor or a semiconductor is provided on an insulator substrate examples include a substrate in which a conductor or an insulator is provided on a semiconductor substrate, a substrate in which a semiconductor or an insulator is provided on a conductor substrate, and the like.
  • a substrate in which an element is provided may be used.
  • the element provided on the substrate include a capacitor element, a resistor element, a switch element, a light emitting element, and a memory element.
  • a flexible substrate may be used as the substrate 400.
  • a method for providing a transistor over a flexible substrate there is a method in which after a transistor is manufactured over a non-flexible substrate, the transistor is peeled off and transferred to the substrate 400 which is a flexible substrate.
  • a separation layer is preferably provided between the non-flexible substrate and the transistor.
  • a sheet, a film, a foil, or the like in which fibers are knitted may be used as the substrate 400.
  • the substrate 400 may have elasticity. Further, the substrate 400 may have a property of returning to the original shape when bending or pulling is stopped. Or you may have a property which does not return to an original shape.
  • the thickness of the substrate 400 is, for example, 5 ⁇ m to 700 ⁇ m, preferably 10 ⁇ m to 500 ⁇ m, and more preferably 15 ⁇ m to 300 ⁇ m.
  • the weight of the semiconductor device can be reduced.
  • the substrate 400 may have elasticity even when glass or the like is used, or may have a property of returning to its original shape when bending or pulling is stopped. Therefore, an impact applied to the semiconductor device on the substrate 400 due to a drop or the like can be reduced. That is, a durable semiconductor device can be provided.
  • the substrate 400 which is a flexible substrate
  • a metal, an alloy, a resin, glass, or fiber thereof can be used as the substrate 400 which is a flexible substrate.
  • the substrate 400, which is a flexible substrate is preferable because the deformation due to the environment is suppressed as the linear expansion coefficient is lower.
  • a material having a linear expansion coefficient of 1 ⁇ 10 ⁇ 3 / K or less, 5 ⁇ 10 ⁇ 5 / K or less, or 1 ⁇ 10 ⁇ 5 / K or less is used as the substrate 400 that is a flexible substrate.
  • the resin include polyester, polyolefin, polyamide (such as nylon and aramid), polyimide, polycarbonate, acrylic, and polytetrafluoroethylene (PTFE).
  • aramid has a low coefficient of linear expansion, it is suitable as the substrate 400 that is a flexible substrate.
  • Examples of the conductor 413 include boron, nitrogen, oxygen, fluorine, silicon, phosphorus, aluminum, titanium, chromium, manganese, cobalt, nickel, copper, zinc, gallium, yttrium, zirconium, molybdenum, ruthenium, silver, indium,
  • a conductor containing one or more of tin, tantalum, and tungsten may be used in a single layer or a stacked layer.
  • it may be an alloy or a compound, a conductor containing aluminum, a conductor containing copper and titanium, a conductor containing copper and manganese, a conductor containing indium, tin and oxygen, a conductor containing titanium and nitrogen Etc. may be used.
  • an insulator containing boron, carbon, nitrogen, oxygen, fluorine, magnesium, aluminum, silicon, phosphorus, chlorine, argon, gallium, germanium, yttrium, zirconium, lanthanum, neodymium, hafnium, or tantalum is used. Or a single layer or a stacked layer.
  • aluminum oxide, magnesium oxide, silicon oxide, silicon oxynitride, silicon nitride oxide, silicon nitride, gallium oxide, germanium oxide, yttrium oxide, zirconium oxide, lanthanum oxide, neodymium oxide, hafnium oxide, or oxide Tantalum may be used.
  • the insulator 402 may have a role of preventing diffusion of impurities from the substrate 400.
  • the semiconductor 406b is an oxide semiconductor
  • the insulator 402 can serve to supply oxygen to the semiconductor 406b.
  • a transparent conductor, an oxide semiconductor, a nitride semiconductor, or an oxynitride semiconductor may be used.
  • the layer 409a and the layer 409b include a layer containing indium, tin and oxygen, a layer containing indium and zinc, a layer containing indium, tungsten and zinc, a layer containing tin and zinc, a layer containing zinc and gallium, and zinc And a layer containing aluminum, a layer containing zinc and fluorine, a layer containing zinc and boron, a layer containing tin and antimony, a layer containing tin and fluorine, or a layer containing titanium and niobium may be used.
  • these layers may contain hydrogen, carbon, nitrogen, silicon, germanium, or argon.
  • the layers 409a and 409b may have a property of transmitting visible light.
  • the layers 409a and 409b may have a property of not transmitting visible light, ultraviolet light, infrared light, or X-rays by reflection or absorption. By having such a property, a change in electrical characteristics of the transistor due to stray light may be suppressed in some cases.
  • a layer that does not form a Schottky barrier with the semiconductor 406b or the like may be preferably used.
  • the on-state characteristics of the transistor can be improved.
  • Examples of the conductor 416a and the conductor 416b include boron, nitrogen, oxygen, fluorine, silicon, phosphorus, aluminum, titanium, chromium, manganese, cobalt, nickel, copper, zinc, gallium, yttrium, zirconium, molybdenum, ruthenium,
  • a conductor including one or more of silver, indium, tin, tantalum, and tungsten may be used in a single layer or a stacked layer.
  • it may be an alloy or a compound, a conductor containing aluminum, a conductor containing copper and titanium, a conductor containing copper and manganese, a conductor containing indium, tin and oxygen, a conductor containing titanium and nitrogen Etc. may be used.
  • the layers 409a and 409b it may be preferable to use layers having higher resistance than the conductors 416a and 416b.
  • the layers 409a and 409b it may be preferable to use layers having lower resistance than the channel of the transistor.
  • the resistivity of the layers 409a and 409b may be 0.1 ⁇ cm to 100 ⁇ cm, 0.5 ⁇ cm to 50 ⁇ cm, or 1 ⁇ cm to 10 ⁇ cm.
  • the punch-through current due to the electric field generated from the drain can be reduced. Therefore, saturation characteristics can be improved even in a transistor with a short channel length. Note that in a circuit configuration in which the source and the drain are not interchanged, it may be preferable to dispose only one of the layers 409a and 409b (for example, the drain side).
  • an insulator containing boron, carbon, nitrogen, oxygen, fluorine, magnesium, aluminum, silicon, phosphorus, chlorine, argon, gallium, germanium, yttrium, zirconium, lanthanum, neodymium, hafnium, or tantalum is used. Or a single layer or a stacked layer.
  • the insulator 412 aluminum oxide, magnesium oxide, silicon oxide, silicon oxynitride, silicon nitride oxide, silicon nitride, gallium oxide, germanium oxide, yttrium oxide, zirconium oxide, lanthanum oxide, neodymium oxide, hafnium oxide, or oxide Tantalum may be used.
  • Examples of the conductor 404 include boron, nitrogen, oxygen, fluorine, silicon, phosphorus, aluminum, titanium, chromium, manganese, cobalt, nickel, copper, zinc, gallium, yttrium, zirconium, molybdenum, ruthenium, silver, indium,
  • a conductor containing one or more of tin, tantalum, and tungsten may be used in a single layer or a stacked layer.
  • it may be an alloy or a compound, a conductor containing aluminum, a conductor containing copper and titanium, a conductor containing copper and manganese, a conductor containing indium, tin and oxygen, a conductor containing titanium and nitrogen Etc. may be used.
  • an insulator containing boron, carbon, nitrogen, oxygen, fluorine, magnesium, aluminum, silicon, phosphorus, chlorine, argon, gallium, germanium, yttrium, zirconium, lanthanum, neodymium, hafnium, or tantalum is used. Or a single layer or a stacked layer.
  • the insulator 408 is preferably formed using a single layer or a stack of insulators containing aluminum oxide, silicon nitride oxide, silicon nitride, gallium oxide, yttrium oxide, zirconium oxide, lanthanum oxide, neodymium oxide, hafnium oxide, or tantalum oxide. Use it.
  • an insulator containing boron, carbon, nitrogen, oxygen, fluorine, magnesium, aluminum, silicon, phosphorus, chlorine, argon, gallium, germanium, yttrium, zirconium, lanthanum, neodymium, hafnium, or tantalum is used. Or a single layer or a stacked layer.
  • the insulator 418 aluminum oxide, magnesium oxide, silicon oxide, silicon oxynitride, silicon nitride oxide, silicon nitride, gallium oxide, germanium oxide, yttrium oxide, zirconium oxide, lanthanum oxide, neodymium oxide, hafnium oxide, or oxide Tantalum may be used.
  • FIG. 3 illustrates an example in which the conductor 404 that is the first gate electrode of the transistor and the conductor 413 that is the second gate electrode are not electrically connected to each other, according to one embodiment of the present invention.
  • the structure of the transistor is not limited to this.
  • a structure in which the conductor 404 and the conductor 413 are electrically connected to each other may be employed. With such a structure, since the same potential is supplied to the conductor 404 and the conductor 413, switching characteristics of the transistor can be improved.
  • FIG. 4B a structure without the conductor 413 may be employed.
  • FIG. 5A is an example of a top view of a transistor.
  • FIG. 5B illustrates an example of a cross-sectional view corresponding to the dashed-dotted line F1-F2 and the dashed-dotted line F3-F4 in FIG. Note that in FIG. 5A, part of the insulator and the like is omitted for easy understanding.
  • the example in which the conductors 416a and 416b functioning as the source electrode and the drain electrode are in contact with the top and side surfaces of the semiconductor 406b, the top surface of the insulator 402, and the like is described.
  • the structure of the transistor is not limited to this.
  • the conductor 416a and the conductor 416b may be in contact with only the top surface of the semiconductor 406b.
  • an insulator 428 may be provided over the insulator 418 as illustrated in FIG.
  • the insulator 428 is preferably an insulator having a flat upper surface.
  • the insulator 428 includes, for example, an insulator containing boron, carbon, nitrogen, oxygen, fluorine, magnesium, aluminum, silicon, phosphorus, chlorine, argon, gallium, germanium, yttrium, zirconium, lanthanum, neodymium, hafnium, or tantalum. May be used in a single layer or stacked layers.
  • insulator 428 aluminum oxide, magnesium oxide, silicon oxide, silicon oxynitride, silicon nitride oxide, silicon nitride, gallium oxide, germanium oxide, yttrium oxide, zirconium oxide, lanthanum oxide, neodymium oxide, hafnium oxide, or oxide Tantalum may be used.
  • planarization treatment may be performed by a chemical mechanical polishing (CMP) method or the like.
  • the insulator 428 may be formed using a resin.
  • a resin containing polyimide, polyamide, acrylic, silicone, or the like may be used.
  • the top surface of the insulator 428 may not be planarized in some cases.
  • productivity can be increased.
  • a conductor 424a and a conductor 424b may be provided over the insulator 428.
  • the conductor 424a and the conductor 424b have a function as a wiring, for example.
  • the insulator 428 may have an opening, and the conductor 416a and the conductor 424a may be electrically connected through the opening.
  • the insulator 428 may have another opening, and the conductor 416b and the conductor 424b may be electrically connected through the opening.
  • the conductors 426a and 426b may be provided in the respective openings.
  • Examples of the conductor 424a and the conductor 424b include boron, nitrogen, oxygen, fluorine, silicon, phosphorus, aluminum, titanium, chromium, manganese, cobalt, nickel, copper, zinc, gallium, yttrium, zirconium, molybdenum, ruthenium,
  • a conductor including one or more of silver, indium, tin, tantalum, and tungsten may be used in a single layer or a stacked layer.
  • it may be an alloy or a compound, a conductor containing aluminum, a conductor containing copper and titanium, a conductor containing copper and manganese, a conductor containing indium, tin and oxygen, a conductor containing titanium and nitrogen Etc. may be used.
  • the layers 409a and 409b are not in contact with the side surface of the semiconductor 406b. Therefore, an electric field applied from the conductor 404 functioning as the first gate electrode toward the side surface of the semiconductor 406b is difficult to be shielded by the layers 409a, 409b, and the like.
  • the layers 409a and 409b are not in contact with the top surface of the insulator 402. Therefore, excess oxygen (oxygen) released from the insulator 402 is not consumed because the layers 409a and 409b are oxidized. Therefore, excess oxygen (oxygen) released from the insulator 402 can be efficiently used to reduce oxygen vacancies in the semiconductor 406b.
  • the transistor having the structure illustrated in FIGS. 5A and 5B is a transistor with excellent electrical characteristics such as a high on-state current, a high field-effect mobility, a low subthreshold swing value, and high reliability.
  • 6A and 6B are a top view and a cross-sectional view of a transistor of one embodiment of the present invention.
  • 6A is a top view
  • FIG. 6B is a cross-sectional view corresponding to a dashed-dotted line G1-G2 and a dashed-dotted line G3-G4 illustrated in FIG. 6A. Note that in the top view of FIG. 6A, some elements are omitted for clarity.
  • the transistor does not include the layer 409a, the layer 409b, the conductor 416a, and the conductor 416b, and may have a structure in which the conductor 426a and the conductor 426b are in contact with the semiconductor 406b.
  • a low resistance region 423a (low resistance region 423b) be provided in a region of the semiconductor 406b and / or the semiconductor 406a that is in contact with at least 426a and the conductor 426b.
  • the low resistance region 423a and the low resistance region 423b may be formed by adding impurities to the semiconductor 406b and / or the semiconductor 406a, for example, using the conductor 404 as a mask.
  • the conductor 426a and the conductor 426b may be provided in a hole (penetrating) or a depression (not penetrating) of the semiconductor 406b.
  • the conductor 426a and the conductor 426b may be provided in the hole or the depression of the semiconductor 406b, so that the influence of contact resistance can be reduced. it can. That is, the on-state current of the transistor can be increased.
  • FIG. 7A and 7B are a top view and a cross-sectional view of a transistor of one embodiment of the present invention.
  • 7A is a top view
  • FIG. 7B is a cross-sectional view corresponding to the dashed-dotted line J1-J2 and the dashed-dotted line J3-J4 illustrated in FIG. 7A. Note that in the top view of FIG. 7A, some elements are omitted for clarity.
  • the transistor illustrated in FIGS. 7A and 7B includes a conductor 604 over a substrate 600, an insulator 612 over the conductor 604, a semiconductor 606a over the insulator 612, and a semiconductor 606b over the semiconductor 606a.
  • the conductor 604 faces the lower surface of the semiconductor 606b with the insulator 612 interposed therebetween.
  • the insulator 612 may have a convex portion. Further, an insulator may be provided between the substrate 600 and the conductor 604. For the insulator, the description of the insulator 402 and the insulator 408 is referred to.
  • the semiconductor 606a may not be provided.
  • the insulator 618 is not necessarily provided.
  • the layer 609a is not necessarily provided. Further, the layer 609b may not be provided.
  • the semiconductor 606b functions as a channel formation region of the transistor.
  • the conductor 604 functions as a first gate electrode (also referred to as a front gate electrode) of the transistor.
  • the conductors 616a and 616b function as a source electrode and a drain electrode of the transistor.
  • the insulator 618 is preferably an insulator containing excess oxygen.
  • the description of the substrate 400 is referred to.
  • the description of the conductor 404 is referred to.
  • the description of the conductor 404 is referred to.
  • the insulator 612 the description of the insulator 412 is referred to.
  • the description of the semiconductor 406c is referred to.
  • the semiconductor 606b the description of the semiconductor 406b is referred to.
  • the semiconductor 606c the description of the semiconductor 406a is referred to.
  • the layers 609a and 609b the description of the layers 409a and 409b is referred to.
  • the conductor 616a and the conductor 616b the description of the conductor 416a and the conductor 416b is referred to.
  • the description of the insulator 402 is referred to.
  • a display element may be provided over the insulator 618.
  • a pixel electrode, a liquid crystal layer, a common electrode, a light emitting layer, an organic EL layer, an anode, a cathode, and the like may be provided.
  • the display element is connected to, for example, the conductor 616a.
  • FIG. 8A is an example of a top view of a transistor.
  • FIG. 8B illustrates an example of a cross-sectional view corresponding to the dashed-dotted line K1-K2 and the dashed-dotted line K3-K4 in FIG. Note that in FIG. 8A, part of the insulator and the like is omitted for easy understanding.
  • an insulator that can function as a channel protective film may be provided over the semiconductor.
  • an insulator 620 may be provided between the layers 609a and 609b and the semiconductor 606c.
  • the layer 609a (the layer 609b) and the semiconductor 606c are connected to each other through an opening in the insulator 620.
  • the description of the insulator 618 may be referred to.
  • the conductor 613 may be provided over the insulator 618 in FIGS. 7B and 8B. Examples of such cases are shown in FIGS. 9A and 9B. Note that for the conductor 613, the description of the conductor 413 is referred to.
  • the conductor 613 may be supplied with the same potential or the same signal as the conductor 604, or may be supplied with a different potential or signal. For example, a certain potential may be supplied to the conductor 613 to control the threshold voltage of the transistor. That is, the conductor 613 can function as a second gate electrode. Further, an s-channel structure may be formed using the conductor 613 or the like.
  • FIGS. 3A to 3C A method for manufacturing the transistor illustrated in FIGS. 3A to 3C according to one embodiment of the present invention will be described below with reference to FIGS. Note that here, in order to facilitate understanding, an example in which the conductor 413, the layer 409a, and the layer 409b are not formed is shown.
  • FIG. 3 illustrates an example having a stacked structure of the semiconductor 406a, the semiconductor 406b, and the semiconductor 406c, but here, an example having a single layer of the semiconductor 406 is shown instead.
  • the substrate 400 is prepared.
  • the insulator 402 is formed by a sputtering method, a chemical vapor deposition (CVD) method, a molecular beam epitaxy (MBE) method or a pulse laser deposition (PLD: Pulsed Laser Deposition) method, an atomic layer.
  • the deposition can be performed using an ALD (Atomic Layer Deposition) method or the like.
  • the CVD method can be classified into a plasma CVD (PECVD: Plasma Enhanced CVD) method using plasma, a thermal CVD (TCVD: Thermal CVD) method using heat, a photo CVD (Photo CVD) method using light, and the like.
  • PECVD Plasma Enhanced CVD
  • TCVD Thermal CVD
  • Photo CVD Photo CVD
  • MCVD Metal CVD
  • MOCVD Metal Organic CVD
  • the thermal CVD method is a film formation method that can reduce plasma damage to an object to be processed because plasma is not used.
  • a wiring, an electrode, an element (a transistor, a capacitor, or the like) included in the semiconductor device may be charged up by receiving electric charge from plasma.
  • a wiring, an electrode, an element, or the like included in the semiconductor device may be destroyed by the accumulated charge.
  • plasma damage during film formation does not occur, so that a film with few defects can be obtained.
  • the ALD method is also a film forming method that can reduce plasma damage to an object to be processed.
  • the ALD method does not cause plasma damage during film formation, a film with few defects can be obtained.
  • the CVD method and the ALD method are film forming methods in which a film is formed by a reaction on the surface of an object to be processed, unlike a film forming method in which particles emitted from a target or the like are deposited. Therefore, it is a film forming method that is not easily affected by the shape of the object to be processed and has good step coverage.
  • the ALD method has excellent step coverage and excellent thickness uniformity, and thus is suitable for covering the surface of an opening having a high aspect ratio.
  • the ALD method since the ALD method has a relatively low film formation rate, it may be preferable to use it in combination with another film formation method such as a CVD method with a high film formation rate.
  • the composition of the obtained film can be controlled by the flow rate ratio of the source gases.
  • a film having an arbitrary composition can be formed depending on the flow rate ratio of the source gases.
  • a film whose composition is continuously changed can be formed by changing the flow rate ratio of the source gas while forming the film.
  • the semiconductor 436 is a semiconductor that becomes the semiconductor 406 through a later step.
  • the semiconductor 436 can be formed by a sputtering method, a CVD method, an MBE method, a PLD method, an ALD method, or the like.
  • the semiconductor 436 is evaluated using the above-described microwave photoconductive decay method.
  • excitation light 430 is used (see FIG. 10B). Evaluation by the microwave photoconductive decay method is said to cause little damage to the semiconductor 436.
  • the semiconductor 436 may be altered by irradiation with the excitation light 430. Therefore, it is preferable to irradiate the excitation light 430 while avoiding a region which is a channel formation region of the semiconductor 436. Further, the same evaluation may be performed on a predetermined region at a plurality of locations in the surface of the substrate 400.
  • the semiconductor 436 is processed by a photolithography method or the like to form the semiconductor 406 (see FIG. 11A).
  • the insulator 402 is also etched, and part of the region may be thinned.
  • the insulator 402 may have a shape having a protrusion in a region in contact with the semiconductor 406.
  • the region of the semiconductor 436 irradiated with the excitation light 430 may be etched.
  • a resist is exposed through a photomask.
  • a resist mask is formed by removing or leaving the exposed region using a developer.
  • a conductor, a semiconductor, an insulator, or the like can be processed into a desired shape by etching through the resist mask.
  • the resist mask may be formed by exposing the resist using KrF excimer laser light, ArF excimer laser light, EUV (Extreme Ultraviolet) light, or the like.
  • an immersion technique may be used in which exposure is performed by filling a liquid (for example, water) between the substrate and the projection lens.
  • an electron beam or an ion beam may be used instead of the light described above. Note that when an electron beam or an ion beam is used, a photomask is not necessary.
  • the resist mask can be removed by dry etching such as ashing and / or wet etching.
  • a conductor to be the conductor 416a and the conductor 416b is formed.
  • the conductor can be formed by sputtering, CVD, MBE, PLD, ALD, or the like.
  • the conductor is processed by a photolithography method or the like, so that the conductor 416a and the conductor 416b are formed (see FIG. 11B).
  • an insulator to be the insulator 412 is formed.
  • the insulator can be formed by a sputtering method, a CVD method, an MBE method, a PLD method, an ALD method, or the like.
  • the conductor can be formed by sputtering, CVD, MBE, PLD, ALD, or the like.
  • the conductor is processed by a photolithography method or the like, so that the conductor 404 is formed.
  • the insulator is processed by a photolithography method or the like to form the insulator 412. (See FIG. 12A.) Note that when the insulator 412 is formed, the insulator 402 is also etched, and part of the region may be thinned. That is, the insulator 402 may have a shape having a protrusion in a region in contact with the insulator 412.
  • the insulator 408 can be formed by a sputtering method, a CVD method, an MBE method, a PLD method, an ALD method, or the like.
  • a transistor can be manufactured by forming the insulator 418 (see FIG. 12B).
  • the insulator 418 can be formed by a sputtering method, a CVD method, an MBE method, a PLD method, an ALD method, or the like.
  • a semiconductor which serves as a channel formation region of a transistor can be evaluated during the manufacturing process of the transistor. Therefore, quality control during manufacturing can be performed as part of the process. In addition, sampling evaluation is unnecessary. Therefore, a transistor can be manufactured with high yield. In addition, the transistor can be manufactured with high productivity. In addition, a semiconductor device including the transistor can be manufactured with high yield. In addition, a semiconductor device including the transistor can be manufactured with high productivity.
  • ⁇ Circuit> An example of a circuit using a transistor according to one embodiment of the present invention is described below.
  • FIG. 13A shows a structure of a so-called CMOS inverter in which a p-channel transistor 2200 and an n-channel transistor 2100 are connected in series and their gates are connected.
  • FIG. 14 is a cross-sectional view of the semiconductor device corresponding to FIG.
  • the semiconductor device illustrated in FIG. 14 includes a transistor 2200 and a transistor 2100.
  • the transistor 2100 is provided above the transistor 2200.
  • the semiconductor device according to one embodiment of the present invention is not limited thereto.
  • the transistor illustrated in FIGS. 3, 4, or 5 may be used as the transistor 2100. Therefore, for the transistor 2100, the above description of the transistor is referred to as appropriate.
  • a transistor 2200 illustrated in FIG. 14 is a transistor using a semiconductor substrate 450.
  • the transistor 2200 includes a region 472a in the semiconductor substrate 450, a region 472b in the semiconductor substrate 450, an insulator 462, and a conductor 454.
  • the region 472a and the region 472b function as a source region and a drain region.
  • the insulator 462 functions as a gate insulator.
  • the conductor 454 functions as a gate electrode. Therefore, the resistance of the channel formation region can be controlled by the potential applied to the conductor 454. That is, conduction / non-conduction between the region 472a and the region 472b can be controlled by a potential applied to the conductor 454.
  • a single semiconductor substrate such as silicon or germanium, or a compound semiconductor substrate such as silicon carbide, silicon germanium, gallium arsenide, indium phosphide, zinc oxide, or gallium oxide may be used.
  • a single crystal silicon substrate is preferably used as the semiconductor substrate 450.
  • a semiconductor substrate having an impurity imparting n-type conductivity As the semiconductor substrate 450, a semiconductor substrate having an impurity imparting n-type conductivity is used. However, as the semiconductor substrate 450, a semiconductor substrate having an impurity imparting p-type conductivity may be used. In that case, a well having an impurity imparting n-type conductivity may be provided in a region to be the transistor 2200. Alternatively, the semiconductor substrate 450 may be i-type.
  • the upper surface of the semiconductor substrate 450 preferably has a (110) plane.
  • the on-state characteristics of the transistor 2200 can be improved.
  • the region 472a and the region 472b are regions having an impurity imparting p-type conductivity. In this manner, the transistor 2200 constitutes a p-channel transistor.
  • the transistor 2200 is separated from an adjacent transistor by the region 460 or the like.
  • the region 460 is a region having an insulating property.
  • insulator 14 includes an insulator 464, an insulator 466, an insulator 468, a conductor 480a, a conductor 480b, a conductor 480c, a conductor 478a, a conductor 478b, and a conductor.
  • the insulator 464 is provided over the transistor 2200.
  • the insulator 466 is provided over the insulator 464.
  • the insulator 468 is provided over the insulator 466.
  • the insulator 490 is provided over the insulator 468.
  • the transistor 2100 is provided over the insulator 490.
  • the insulator 492 is provided over the transistor 2100.
  • the insulator 494 is provided over the insulator 492.
  • the insulator 464 includes an opening reaching the region 472a, an opening reaching the region 472b, and an opening reaching the conductor 454.
  • a conductor 480a, a conductor 480b, or a conductor 480c is embedded in each opening.
  • the insulator 466 includes an opening reaching the conductor 480a, an opening reaching the conductor 480b, and an opening reaching the conductor 480c.
  • a conductor 478a, a conductor 478b, or a conductor 478c is embedded in each opening.
  • the insulator 468 includes an opening reaching the conductor 478b and an opening reaching the conductor 478c. In addition, a conductor 476a or a conductor 476b is embedded in each opening.
  • the insulator 490 includes an opening overlapping with a channel formation region of the transistor 2100, an opening reaching the conductor 476a, and an opening reaching the conductor 476b.
  • a conductor 474a, a conductor 474b, or a conductor 474c is embedded in each opening.
  • the conductor 474a may function as a bottom gate electrode of the transistor 2100.
  • electrical characteristics such as a threshold voltage of the transistor 2100 may be controlled by applying a certain potential to the conductor 474a.
  • the conductor 474a and the conductor 404 that is the top gate electrode of the transistor 2100 may be electrically connected.
  • the on-state current of the transistor 2100 can be increased.
  • the punch-through phenomenon can be suppressed, electrical characteristics in the saturation region of the transistor 2100 can be stabilized.
  • the insulator 492 includes an opening reaching the conductor 474b through the conductor 416b which is one of the source electrode and the drain electrode of the transistor 2100 and the conductor 416a which is the other of the source electrode and the drain electrode of the transistor 2100.
  • a conductor 496a, a conductor 496b, a conductor 496c, or a conductor 496d is embedded in each opening. However, each opening may further pass through any of the components such as the transistor 2100.
  • the insulator 494 includes an opening reaching the conductor 496a, an opening reaching the conductor 496b and the conductor 496d, and an opening reaching the conductor 496c.
  • a conductor 498a, a conductor 498b, or a conductor 498c is embedded in each opening.
  • insulator 464, the insulator 466, the insulator 468, the insulator 490, the insulator 492, and the insulator 494 for example, boron, carbon, nitrogen, oxygen, fluorine, magnesium, aluminum, silicon, phosphorus, chlorine, argon,
  • An insulator containing gallium, germanium, yttrium, zirconium, lanthanum, neodymium, hafnium, or tantalum may be used as a single layer or a stacked layer.
  • the insulator 401 aluminum oxide, magnesium oxide, silicon oxide, silicon oxynitride, silicon nitride oxide, silicon nitride, gallium oxide, germanium oxide, yttrium oxide, zirconium oxide, lanthanum oxide, neodymium oxide, hafnium oxide, or oxide Tantalum may be used.
  • One or more of the insulator 464, the insulator 466, the insulator 468, the insulator 490, the insulator 492, or the insulator 494 preferably includes an insulator having a function of blocking impurities such as hydrogen and oxygen.
  • an insulator having a function of blocking impurities such as hydrogen and oxygen is provided in the vicinity of the transistor 2100, the electrical characteristics of the transistor 2100 can be stabilized.
  • Examples of the insulator having a function of blocking impurities such as hydrogen and oxygen include boron, carbon, nitrogen, oxygen, fluorine, magnesium, aluminum, silicon, phosphorus, chlorine, argon, gallium, germanium, yttrium, zirconium, and lanthanum.
  • An insulator containing neodymium, hafnium, or tantalum may be used as a single layer or a stacked layer.
  • Conductor 480a, conductor 480b, conductor 480c, conductor 478a, conductor 478b, conductor 478c, conductor 476a, conductor 476b, conductor 474a, conductor 474b, conductor 474c, conductor 496a, conductor 496b, conductor 496c, conductor 496d, conductor 498a, conductor 498b, and conductor 498c include, for example, boron, nitrogen, oxygen, fluorine, silicon, phosphorus, aluminum, titanium, chromium, manganese, cobalt, nickel,
  • a conductor including one or more of copper, zinc, gallium, yttrium, zirconium, molybdenum, ruthenium, silver, indium, tin, tantalum, and tungsten may be used in a single layer or a stacked layer.
  • it may be an alloy or a compound, a conductor containing aluminum, a conductor containing copper and titanium, a conductor containing copper and manganese, a conductor containing indium, tin and oxygen, a conductor containing titanium and nitrogen Etc. may be used.
  • the semiconductor device illustrated in FIG. 15 is different only in the structure of the transistor 2200 of the semiconductor device illustrated in FIG. Therefore, the description of the semiconductor device illustrated in FIG. 14 is referred to for the semiconductor device illustrated in FIG. Specifically, the semiconductor device illustrated in FIG. 15 illustrates the case where the transistor 2200 is a Fin type.
  • the semiconductor device illustrated in FIG. 15 illustrates the case where the transistor 2200 is a Fin type.
  • the semiconductor device shown in FIG. 16 is different only in the structure of the transistor 2200 of the semiconductor device shown in FIG. Therefore, the description of the semiconductor device illustrated in FIG. 14 is referred to for the semiconductor device illustrated in FIG. Specifically, the semiconductor device illustrated in FIG. 16 illustrates the case where the transistor 2200 is provided over an SOI substrate.
  • FIG. 16 illustrates a structure in which the region 456 is separated from the semiconductor substrate 450 by an insulator 452.
  • the insulator 452 can be formed by forming part of the semiconductor substrate 450 into an insulator. For example, as the insulator 452, silicon oxide can be used.
  • a p-channel transistor is manufactured using a semiconductor substrate, and an n-channel transistor is formed thereabove, so that the area occupied by the element can be reduced. That is, the degree of integration of the semiconductor device can be increased. Further, since the process can be simplified as compared with the case where an n-channel transistor and a p-channel transistor are formed using the same semiconductor substrate, the productivity of the semiconductor device can be increased. In addition, the yield of the semiconductor device can be increased. In addition, a p-channel transistor can sometimes omit complicated processes such as an LDD (Lightly Doped Drain) region, a shallow trench structure, and a strain design. Therefore, productivity and yield may be increased as compared with the case where an n-channel transistor is manufactured using a semiconductor substrate.
  • LDD Lightly Doped Drain
  • FIG. 13B illustrates a structure in which the sources and drains of the transistors 2100 and 2200 are connected to each other. With such a configuration, it can function as a so-called CMOS analog switch.
  • FIG. 17 illustrates an example of a semiconductor device (memory device) using the transistor according to one embodiment of the present invention, which can hold stored data even in a state where power is not supplied and has no limitation on the number of writing times.
  • a semiconductor device illustrated in FIG. 17A includes a transistor 3200 including a first semiconductor, a transistor 3300 including a second semiconductor, and a capacitor 3400. Note that the above-described transistor can be used as the transistor 3300.
  • the transistor 3300 is preferably a transistor with low off-state current.
  • a transistor including an oxide semiconductor can be used. Since the off-state current of the transistor 3300 is small, stored data can be held in a specific node of the semiconductor device for a long time. That is, a refresh operation is not required or the frequency of the refresh operation can be extremely low, so that the semiconductor device with low power consumption is obtained.
  • the first wiring 3001 is electrically connected to the source of the transistor 3200
  • the second wiring 3002 is electrically connected to the drain of the transistor 3200
  • the third wiring 3003 is electrically connected to one of a source and a drain of the transistor 3300
  • the fourth wiring 3004 is electrically connected to the gate of the transistor 3300.
  • the gate of the transistor 3200 and the other of the source and the drain of the transistor 3300 are electrically connected to one of the electrodes of the capacitor 3400
  • the fifth wiring 3005 is electrically connected to the other of the electrodes of the capacitor 3400.
  • the semiconductor device illustrated in FIG. 17A has a characteristic that the potential of the gate of the transistor 3200 can be held; thus, information can be written, held, and read as described below.
  • the potential of the fourth wiring 3004 is set to a potential at which the transistor 3300 is turned on, so that the transistor 3300 is turned on. Accordingly, the potential of the third wiring 3003 is supplied to the node FG electrically connected to one of the gate of the transistor 3200 and the electrode of the capacitor 3400. That is, predetermined charge is supplied to the gate of the transistor 3200 (writing).
  • predetermined charge is supplied to the gate of the transistor 3200 (writing).
  • the potential of the fourth wiring 3004 is set to a potential at which the transistor 3300 is turned off and the transistor 3300 is turned off, so that charge is held at the node FG (holding).
  • the second wiring 3002 has a charge held in the node FG. Take a potential according to the amount. This is because, when the transistor 3200 is an n-channel type, the apparent threshold voltage V th_H when a high level charge is applied to the gate of the transistor 3200 is the low level charge applied to the gate of the transistor 3200. This is because it becomes lower than the apparent threshold voltage V th_L in the case of being present.
  • the apparent threshold voltage refers to the potential of the fifth wiring 3005 necessary for bringing the transistor 3200 into a “conducting state”.
  • the potential of the fifth wiring 3005 can be set to a potential V 0 between V th_H and V th_L .
  • the transistor 3200 is in a “conducting state” if the potential of the fifth wiring 3005 is V 0 (> V th_H ).
  • the transistor 3200 remains in the “non-conductive state” even when the potential of the fifth wiring 3005 becomes V 0 ( ⁇ V th_L ). Therefore, by determining the potential of the second wiring 3002, information held in the node FG can be read.
  • the fifth wiring 3005 is supplied with a potential at which the transistor 3200 is in a “non-conducting state” regardless of the charge applied to the node FG, that is, a potential lower than V th_H.
  • the fifth wiring 3005 may be supplied with a potential at which the transistor 3200 is in a “conducting state” regardless of the charge applied to the node FG, that is, a potential higher than V th_L .
  • ⁇ Structure 2 of Semiconductor Device> 18 is a cross-sectional view of the semiconductor device corresponding to FIG.
  • a semiconductor device illustrated in FIG. 18 includes a transistor 3200, a transistor 3300, and a capacitor 3400.
  • the transistor 3300 and the capacitor 3400 are provided above the transistor 3200.
  • the transistor 3300 the above description of the transistor 2100 is referred to.
  • the transistor 3200 the description of the transistor 2200 illustrated in FIGS. Note that although FIG. 14 illustrates the case where the transistor 2200 is a p-channel transistor, the transistor 3200 may be an n-channel transistor.
  • a transistor 2200 illustrated in FIG. 18 is a transistor using a semiconductor substrate 450.
  • the transistor 2200 includes a region 472a in the semiconductor substrate 450, a region 472b in the semiconductor substrate 450, an insulator 462, and a conductor 454.
  • 18 includes an insulator 464, an insulator 466, an insulator 468, a conductor 480a, a conductor 480b, a conductor 480c, a conductor 478a, a conductor 478b, and a conductor.
  • the insulator 464 is provided over the transistor 3200.
  • the insulator 466 is provided over the insulator 464.
  • the insulator 468 is provided over the insulator 466.
  • the insulator 490 is provided over the insulator 468.
  • the transistor 2100 is provided over the insulator 490.
  • the insulator 492 is provided over the transistor 2100.
  • the insulator 494 is provided over the insulator 492.
  • the insulator 464 includes an opening reaching the region 472a, an opening reaching the region 472b, and an opening reaching the conductor 454.
  • a conductor 480a, a conductor 480b, or a conductor 480c is embedded in each opening.
  • the insulator 466 includes an opening reaching the conductor 480a, an opening reaching the conductor 480b, and an opening reaching the conductor 480c.
  • a conductor 478a, a conductor 478b, or a conductor 478c is embedded in each opening.
  • the insulator 468 includes an opening reaching the conductor 478b and an opening reaching the conductor 478c. In addition, a conductor 476a or a conductor 476b is embedded in each opening.
  • the insulator 490 includes an opening overlapping with a channel formation region of the transistor 3300, an opening reaching the conductor 476a, and an opening reaching the conductor 476b.
  • a conductor 474a, a conductor 474b, or a conductor 474c is embedded in each opening.
  • the conductor 474a may function as the bottom gate electrode of the transistor 3300.
  • electrical characteristics such as a threshold voltage of the transistor 3300 may be controlled by applying a certain potential to the conductor 474a.
  • the conductor 474a and the conductor 404 that is the top gate electrode of the transistor 3300 may be electrically connected.
  • the on-state current of the transistor 3300 can be increased.
  • the punch-through phenomenon can be suppressed, electrical characteristics in the saturation region of the transistor 3300 can be stabilized.
  • the insulator 492 includes an opening reaching the conductor 474b through the conductor 416b which is one of the source electrode and the drain electrode of the transistor 3300 and the conductor 416a which is the other of the source electrode and the drain electrode of the transistor 3300. And an opening reaching the conductor 414 through the insulator 412, an opening reaching the conductor 404 which is a gate electrode of the transistor 3300, and a conductor 416 a which is the other of the source electrode and the drain electrode of the transistor 3300 And an opening reaching the conductor 474c.
  • a conductor 496a, a conductor 496b, a conductor 496c, or a conductor 496d is embedded in each opening. Note that each opening may further pass through an opening included in any of the components such as the transistor 3300.
  • the insulator 494 includes an opening reaching the conductor 496a, an opening reaching the conductor 496b, an opening reaching the conductor 496c, and an opening reaching the conductor 496d.
  • a conductor 498a, a conductor 498b, a conductor 498c, or a conductor 498d is embedded in each opening.
  • One or more of the insulator 464, the insulator 466, the insulator 468, the insulator 490, the insulator 492, or the insulator 494 preferably includes an insulator having a function of blocking impurities such as hydrogen and oxygen.
  • an insulator having a function of blocking impurities such as hydrogen and oxygen is provided in the vicinity of the transistor 3300, electrical characteristics of the transistor 3300 can be stabilized.
  • Examples of the conductor 498d include boron, nitrogen, oxygen, fluorine, silicon, phosphorus, aluminum, titanium, chromium, manganese, cobalt, nickel, copper, zinc, gallium, yttrium, zirconium, molybdenum, ruthenium, silver, indium,
  • a conductor containing one or more of tin, tantalum, and tungsten may be used in a single layer or a stacked layer.
  • it may be an alloy or a compound, a conductor containing aluminum, a conductor containing copper and titanium, a conductor containing copper and manganese, a conductor containing indium, tin and oxygen, a conductor containing titanium and nitrogen Etc. may be used.
  • the source or the drain of the transistor 3200 is a conductor that is one of a source electrode and a drain electrode of the transistor 3300 through the conductor 480b, the conductor 478b, the conductor 476a, the conductor 474b, and the conductor 496c. It is electrically connected to 416b.
  • the conductor 454 which is a gate electrode of the transistor 3200 includes a conductor 480c, a conductor 478c, a conductor 476b, a conductor 474c, and a conductor 496d, and the source or drain electrode of the transistor 3300. Is electrically connected to the other conductor 416a.
  • the capacitor 3400 includes an electrode electrically connected to the other of the source electrode and the drain electrode of the transistor 3300, a conductor 414, and an insulator 412.
  • the insulator 412 can be formed through the same process as the gate insulator of the transistor 3300;
  • productivity may be improved in some cases.
  • FIG. 14 For other structures, the description of FIG. 14 and the like can be referred to as appropriate.
  • the semiconductor device illustrated in FIG. 19 is different only in the structure of the transistor 3200 of the semiconductor device illustrated in FIG. Therefore, the description of the semiconductor device illustrated in FIG. 18 is referred to for the semiconductor device illustrated in FIG. Specifically, the semiconductor device illustrated in FIG. 19 illustrates the case where the transistor 3200 is a Fin type. For the Fin-type transistor 3200, the description of the transistor 2200 illustrated in FIGS. Note that although FIG. 15 illustrates the case where the transistor 2200 is a p-channel transistor, the transistor 3200 may be an n-channel transistor.
  • the semiconductor device shown in FIG. 20 is different only in the structure of the transistor 3200 of the semiconductor device shown in FIG. Therefore, the description of the semiconductor device illustrated in FIG. 18 is referred to for the semiconductor device illustrated in FIG. Specifically, the semiconductor device illustrated in FIG. 20 illustrates the case where the transistor 3200 is provided over a semiconductor substrate 450 which is an SOI substrate. For the transistor 3200 provided over the semiconductor substrate 450 which is an SOI substrate, the description of the transistor 2200 illustrated in FIGS. Note that although FIG. 16 illustrates the case where the transistor 2200 is a p-channel transistor, the transistor 3200 may be an n-channel transistor.
  • the semiconductor device illustrated in FIG. 17B is different from the semiconductor device illustrated in FIG. 17A in that the transistor 3200 is not provided. In this case as well, information writing and holding operations can be performed by operations similar to those of the semiconductor device illustrated in FIG.
  • the potential of one electrode of the capacitor 3400 is V
  • the capacitance of the capacitor 3400 is C
  • the capacitance component of the third wiring 3003 is CB
  • the potential of the third wiring 3003 before the charge is redistributed is (CB ⁇ VB0 + C ⁇ V) / (CB + C). Therefore, if the potential of one of the electrodes of the capacitor 3400 assumes two states of V1 and V0 (V1> V0) as the state of the memory cell, the third wiring 3003 in the case where the potential V1 is held.
  • information can be read by comparing the potential of the third wiring 3003 with a predetermined potential.
  • a transistor to which the first semiconductor is applied is used as a driver circuit for driving the memory cell, and a transistor to which the second semiconductor is applied is stacked over the driver circuit as the transistor 3300. do it.
  • the semiconductor device described above can hold stored data for a long time by using a transistor with an off-state current that includes an oxide semiconductor. That is, a refresh operation is unnecessary or the frequency of the refresh operation can be extremely low, so that a semiconductor device with low power consumption can be realized.
  • stored data can be held for a long time even when power is not supplied (note that a potential is preferably fixed).
  • the semiconductor device since the semiconductor device does not require a high voltage for writing information, the element hardly deteriorates.
  • the semiconductor device according to one embodiment of the present invention is a semiconductor device in which the number of rewritable times which is a problem in the conventional nonvolatile memory is not limited and the reliability is drastically improved. Further, since data is written depending on the conductive state and non-conductive state of the transistor, high-speed operation is possible.
  • Imaging device The imaging device according to one embodiment of the present invention is described below.
  • FIG. 21A is a plan view illustrating a configuration example of an imaging device 200 according to one embodiment of the present invention.
  • the imaging device 200 includes a pixel unit 210, a peripheral circuit 260 for driving the pixel unit 210, a peripheral circuit 270, a peripheral circuit 280, and a peripheral circuit 290.
  • the pixel unit 210 includes a plurality of pixels 211 arranged in a matrix of p rows and q columns (p and q are integers of 2 or more).
  • the peripheral circuit 260, the peripheral circuit 270, the peripheral circuit 280, and the peripheral circuit 290 are connected to the plurality of pixels 211 and have a function of supplying signals for driving the plurality of pixels 211, respectively.
  • peripheral circuit 260 the peripheral circuit 270, the peripheral circuit 280, the peripheral circuit 290, and the like are all referred to as “peripheral circuits” or “driving circuits” in some cases.
  • peripheral circuit 260 can be said to be part of the peripheral circuit.
  • the imaging apparatus 200 preferably includes a light source 291.
  • the light source 291 can emit the detection light P1.
  • the peripheral circuit includes at least one of a logic circuit, a switch, a buffer, an amplifier circuit, and a conversion circuit.
  • the peripheral circuit may be disposed on a substrate over which the pixel portion 210 is formed.
  • the peripheral circuit may be partially or entirely mounted with a semiconductor device such as an IC. Note that one or more of the peripheral circuit 260, the peripheral circuit 270, the peripheral circuit 280, and the peripheral circuit 290 may be omitted from the peripheral circuit.
  • the pixel 211 may be arranged to be inclined.
  • the pixel interval (pitch) in the row direction and the column direction can be shortened. Thereby, the quality of imaging in the imaging apparatus 200 can be further improved.
  • a single pixel 211 included in the imaging apparatus 200 is configured by a plurality of sub-pixels 212, and a color image display is realized by combining each sub-pixel 212 with a filter (color filter) that transmits light in a specific wavelength band. Information can be acquired.
  • FIG. 22A is a plan view illustrating an example of a pixel 211 for obtaining a color image.
  • a pixel 211 illustrated in FIG. 22A includes a sub-pixel 212 (hereinafter, also referred to as “sub-pixel 212R”) provided with a color filter that transmits a red (R) wavelength band, and a green (G) wavelength band.
  • Sub-pixel 212 (hereinafter also referred to as “sub-pixel 212G”) provided with a transparent color filter and sub-pixel 212 (hereinafter referred to as “sub-pixel 212B”) provided with a color filter that transmits the blue (B) wavelength band. Also called).
  • the sub-pixel 212 can function as a photosensor.
  • the subpixel 212 (subpixel 212R, subpixel 212G, and subpixel 212B) is electrically connected to the wiring 231, the wiring 247, the wiring 248, the wiring 249, and the wiring 250. Further, the sub-pixel 212R, the sub-pixel 212G, and the sub-pixel 212B are each connected to an independent wiring 253.
  • the wiring 248 and the wiring 249 connected to the pixel 211 in the n-th row are referred to as a wiring 248 [n] and a wiring 249 [n], respectively.
  • the wiring 253 connected to the pixel 211 in the m-th column is referred to as a wiring 253 [m]. Note that in FIG.
  • the wiring 253 connected to the sub-pixel 212R included in the pixel 211 in the m-th column is the wiring 253 [m] R
  • the wiring 253 connected to the sub-pixel 212G is the wiring 253 [m] G
  • a wiring 253 connected to the subpixel 212B is described as a wiring 253 [m] B.
  • the subpixel 212 is electrically connected to a peripheral circuit through the wiring.
  • the imaging apparatus 200 has a configuration in which subpixels 212 provided with color filters that transmit the same wavelength band of adjacent pixels 211 are electrically connected to each other via a switch.
  • the sub-pixel 212 included in the pixel 211 arranged in n rows (n is an integer of 1 to p) and m columns (m is an integer of 1 to q) is adjacent to the pixel 211.
  • a connection example of the sub-pixel 212 included in the pixel 211 arranged in n + 1 rows and m columns is shown.
  • a subpixel 212R arranged in n rows and m columns and a subpixel 212R arranged in n + 1 rows and m columns are connected via a switch 201.
  • sub-pixel 212G arranged in n rows and m columns and the sub-pixel 212G arranged in n + 1 rows and m columns are connected via a switch 202.
  • sub-pixel 212B arranged in n rows and m columns and the sub-pixel 212B arranged in n + 1 rows and m columns are connected via a switch 203.
  • the color filter used for the sub-pixel 212 is not limited to red (R), green (G), and blue (B), and transmits cyan (C), yellow (Y), and magenta (M) light, respectively.
  • a color filter may be used.
  • a full color image can be acquired by providing the sub-pixel 212 that detects light of three different wavelength bands in one pixel 211.
  • a color filter that transmits yellow (Y) light is provided in addition to the sub-pixel 212 provided with a color filter that transmits red (R), green (G), and blue (B) light.
  • a color filter that transmits yellow (Y) light is provided in addition to the sub-pixel 212 provided with a color filter that transmits cyan (C), yellow (Y), and magenta (M) light.
  • a color filter that transmits blue (B) light is provided.
  • a pixel 211 having a sub-pixel 212 may be used.
  • the pixel number ratio of the sub-pixel 212 that detects the red wavelength band, the sub-pixel 212 that detects the green wavelength band, and the sub-pixel 212 that detects the blue wavelength band may not be 1: 1: 1.
  • the number of subpixels 212 provided in the pixel 211 may be one, but two or more are preferable. For example, by providing two or more sub-pixels 212 that detect the same wavelength band, redundancy can be increased and the reliability of the imaging apparatus 200 can be increased.
  • IR Infrared
  • ND Neutral Density filter
  • a lens may be provided in the pixel 211.
  • the photoelectric conversion element can receive incident light efficiently.
  • the light 256 is supplied to the photoelectric conversion element 220 through the lens 255, the filter 254 (filter 254R, the filter 254G, and the filter 254B) formed in the pixel 211, the pixel circuit 230, and the like. It can be set as the structure made to enter.
  • part of the light 256 indicated by the arrow may be blocked by part of the wiring 257. Therefore, a structure in which a lens 255 and a filter 254 are disposed on the photoelectric conversion element 220 side as illustrated in FIG. 23B so that the photoelectric conversion element 220 receives light 256 efficiently is preferable.
  • a photoelectric conversion element in which a pn-type junction or a pin-type junction is formed may be used.
  • the photoelectric conversion element 220 may be formed using a substance having a function of generating charges by absorbing radiation.
  • the substance having a function of absorbing radiation and generating a charge include selenium, lead iodide, mercury iodide, gallium arsenide, cadmium telluride, and cadmium zinc alloy.
  • the photoelectric conversion element 220 when selenium is used for the photoelectric conversion element 220, the photoelectric conversion element 220 having a light absorption coefficient over a wide wavelength band such as X-rays and gamma rays in addition to visible light, ultraviolet light, and infrared light can be realized.
  • a wide wavelength band such as X-rays and gamma rays in addition to visible light, ultraviolet light, and infrared light
  • one pixel 211 included in the imaging device 200 may include a sub-pixel 212 including a first filter in addition to the sub-pixel 212 illustrated in FIG.
  • the imaging device illustrated in FIG. 24A includes a transistor 151 using silicon provided over a silicon substrate 100, It includes a transistor 152 and a transistor 153 using an oxide semiconductor which are stacked over the transistor 151, and a photodiode 160 provided on the silicon substrate 100.
  • Each transistor and photodiode 160 has electrical connection with various plugs 170 and wirings 171. Further, the anode 161 of the photodiode 160 is electrically connected to the plug 170 through the low resistance region 163.
  • the imaging device is provided in contact with the layer 110 including the transistor 151 and the photodiode 160 provided on the silicon substrate 100, the layer 120 including the wiring 171, and in contact with the layer 120.
  • the silicon substrate 100 has a light-receiving surface of the photodiode 160 on the surface opposite to the surface on which the transistor 151 is formed.
  • a light-receiving surface of the photodiode 160 on the surface opposite to the surface on which the transistor 151 is formed.
  • the layer 110 may be a layer including a transistor.
  • the layer 110 may be omitted, and the pixel may be formed using only transistors.
  • the layer 130 may be omitted.
  • An example of a cross-sectional view in which the layer 130 is omitted is illustrated in FIG.
  • the wiring 172 of the layer 140 can also be omitted.
  • the silicon substrate 100 may be an SOI substrate. Further, instead of the silicon substrate 100, a substrate including germanium, silicon germanium, silicon carbide, gallium arsenide, aluminum gallium arsenide, indium phosphide, gallium nitride, or an organic semiconductor can be used.
  • an insulator 180 is provided between the layer 110 including the transistor 151 and the photodiode 160 and the layer 130 including the transistor 152 and the transistor 153.
  • the position of the insulator 180 is not limited.
  • Hydrogen in the insulator provided in the vicinity of the channel formation region of the transistor 151 has an effect of terminating dangling bonds of silicon and improving the reliability of the transistor 151.
  • hydrogen in the insulator provided in the vicinity of the transistor 152, the transistor 153, and the like is one of the factors that generate carriers in the oxide semiconductor. Therefore, the reliability of the transistor 152, the transistor 153, and the like may be reduced. Therefore, in the case where a transistor including an oxide semiconductor is stacked over a transistor including a silicon-based semiconductor, an insulator 180 having a function of blocking hydrogen is preferably provided therebetween. By confining hydrogen below the insulator 180, the reliability of the transistor 151 can be improved. Further, since hydrogen can be prevented from diffusing from the lower layer than the insulator 180 to the upper layer from the insulator 180, reliability of the transistor 152, the transistor 153, and the like can be improved.
  • the description of the insulator 408 is referred to, for example.
  • the photodiode 160 provided in the layer 110 and the transistor provided in the layer 130 can be formed to overlap each other. Then, the integration degree of pixels can be increased. That is, the resolution of the imaging device can be increased.
  • FIGS. 25A1 and 25B1 part or all of the imaging device may be curved.
  • FIG. 25A1 illustrates a state in which the imaging device is bent in the direction of a two-dot chain line X1-X2.
  • FIG. 25A2 is a cross-sectional view illustrating a portion indicated by dashed-two dotted line X1-X2 in FIG. 25A3 is a cross-sectional view illustrating a portion indicated by dashed-two dotted line Y1-Y2 in FIG.
  • FIG. 25B1 illustrates a state in which the imaging device is bent in the direction of a two-dot chain line X3-X4 in the drawing and in the direction of a two-dot chain line Y3-Y4 in the drawing.
  • FIG. 25B2 is a cross-sectional view illustrating a portion indicated by dashed-two dotted line X3-X4 in FIG. 25B3 is a cross-sectional view illustrating a portion indicated by dashed-two dotted line Y3-Y4 in FIG.
  • the imaging device By curving the imaging device, field curvature and astigmatism can be reduced. Therefore, optical design of a lens or the like used in combination with the imaging device can be facilitated. For example, since the number of lenses for aberration correction can be reduced, it is possible to reduce the size and weight of an electronic device using an imaging device. In addition, the quality of the captured image can be improved.
  • FIG. 26 is a block diagram illustrating a configuration example of a CPU in which some of the above-described transistors are used.
  • ALU 1191 Arithmetic logic unit, arithmetic circuit
  • ALU controller 1192 an instruction decoder 1193, an interrupt controller 1194, a timing controller 1195, a register 1196, a register controller 1197, and a bus interface 1198.
  • a rewritable ROM 1199 and a ROM interface 1189 As the substrate 1190, a semiconductor substrate, an SOI substrate, a glass substrate, or the like is used.
  • the ROM 1199 and the ROM interface 1189 may be provided in separate chips.
  • the CPU illustrated in FIG. 26 is just an example in which the configuration is simplified, and an actual CPU may have various configurations depending on the application.
  • the configuration including the CPU or the arithmetic circuit illustrated in FIG. 26 may be a single core, and a plurality of the cores may be included so that each core operates in parallel.
  • the number of bits that the CPU can handle with the internal arithmetic circuit or the data bus can be, for example, 8 bits, 16 bits, 32 bits, 64 bits, or the like.
  • Instructions input to the CPU via the bus interface 1198 are input to the instruction decoder 1193, decoded, and then input to the ALU controller 1192, interrupt controller 1194, register controller 1197, and timing controller 1195.
  • the ALU controller 1192, interrupt controller 1194, register controller 1197, and timing controller 1195 perform various controls based on the decoded instructions. Specifically, the ALU controller 1192 generates a signal for controlling the operation of the ALU 1191.
  • the interrupt controller 1194 determines and processes an interrupt request from an external input / output device or a peripheral circuit from the priority or mask state during execution of the CPU program.
  • the register controller 1197 generates an address of the register 1196, and reads and writes the register 1196 according to the state of the CPU.
  • the timing controller 1195 generates a signal for controlling the operation timing of the ALU 1191, the ALU controller 1192, the instruction decoder 1193, the interrupt controller 1194, and the register controller 1197.
  • the timing controller 1195 includes an internal clock generation unit that generates an internal clock signal based on the reference clock signal, and supplies the internal clock signal to the various circuits.
  • a memory cell is provided in the register 1196.
  • the above-described transistor, memory device, or the like can be used as the memory cell of the register 1196.
  • the register controller 1197 selects a holding operation in the register 1196 in accordance with an instruction from the ALU 1191. That is, whether to hold data by a flip-flop or to hold data by a capacitor in a memory cell included in the register 1196 is selected. When data retention by the flip-flop is selected, the power supply voltage is supplied to the memory cell in the register 1196. When holding of data in the capacitor is selected, data is rewritten to the capacitor and supply of power supply voltage to the memory cells in the register 1196 can be stopped.
  • FIG. 27 is an example of a circuit diagram of a memory element 1200 that can be used as the register 1196.
  • the memory element 1200 includes a circuit 1201 in which stored data is volatilized by power-off, a circuit 1202 in which stored data is not volatilized by power-off, a switch 1203, a switch 1204, a logic element 1206, a capacitor 1207, and a selection function.
  • Circuit 1220 having.
  • the circuit 1202 includes a capacitor 1208, a transistor 1209, and a transistor 1210.
  • the memory element 1200 may further include other elements such as a diode, a resistance element, and an inductor, as necessary.
  • the memory device described above can be used for the circuit 1202.
  • GND (0 V) or a potential at which the transistor 1209 is turned off is continuously input to the gate of the transistor 1209 of the circuit 1202.
  • the gate of the transistor 1209 is grounded through a load such as a resistor.
  • the switch 1203 is configured using a transistor 1213 of one conductivity type (eg, n-channel type), and the switch 1204 is configured using a transistor 1214 of conductivity type (eg, p-channel type) opposite to the one conductivity type.
  • a transistor 1213 of one conductivity type eg, n-channel type
  • the switch 1204 is configured using a transistor 1214 of conductivity type (eg, p-channel type) opposite to the one conductivity type.
  • the first terminal of the switch 1203 corresponds to one of the source and the drain of the transistor 1213
  • the second terminal of the switch 1203 corresponds to the other of the source and the drain of the transistor 1213
  • the switch 1203 corresponds to the gate of the transistor 1213.
  • conduction or non-conduction between the first terminal and the second terminal that is, the conduction state or non-conduction state of the transistor 1213 is selected.
  • the first terminal of the switch 1204 corresponds to one of the source and the drain of the transistor 1214
  • the second terminal of the switch 1204 corresponds to the other of the source and the drain of the transistor 1214
  • the switch 1204 is input to the gate of the transistor 1214.
  • the control signal RD selects the conduction or non-conduction between the first terminal and the second terminal (that is, the conduction state or non-conduction state of the transistor 1214).
  • One of a source and a drain of the transistor 1209 is electrically connected to one of a pair of electrodes of the capacitor 1208 and a gate of the transistor 1210.
  • the connection part is referred to as a node M2.
  • One of a source and a drain of the transistor 1210 is electrically connected to a wiring that can supply a low power supply potential (eg, a GND line), and the other is connected to the first terminal of the switch 1203 (the source and the drain of the transistor 1213 On the other hand).
  • a second terminal of the switch 1203 (the other of the source and the drain of the transistor 1213) is electrically connected to a first terminal of the switch 1204 (one of the source and the drain of the transistor 1214).
  • a second terminal of the switch 1204 (the other of the source and the drain of the transistor 1214) is electrically connected to a wiring that can supply the power supply potential VDD.
  • a second terminal of the switch 1203 (the other of the source and the drain of the transistor 1213), a first terminal of the switch 1204 (one of a source and a drain of the transistor 1214), an input terminal of the logic element 1206, and the capacitor 1207
  • One of the pair of electrodes is electrically connected.
  • the connection part is referred to as a node M1.
  • the other of the pair of electrodes of the capacitor 1207 can be configured to receive a constant potential. For example, a low power supply potential (such as GND) or a high power supply potential (such as VDD) can be input.
  • the other of the pair of electrodes of the capacitor 1207 is electrically connected to a wiring (eg, a GND line) that can supply a low power supply potential.
  • the other of the pair of electrodes of the capacitor 1208 can have a constant potential.
  • a low power supply potential such as GND
  • a high power supply potential such as VDD
  • the other of the pair of electrodes of the capacitor 1208 is electrically connected to a wiring (eg, a GND line) that can supply a low power supply potential.
  • the capacitor 1207 and the capacitor 1208 can be omitted by positively using a parasitic capacitance of a transistor or a wiring.
  • a control signal WE is input to the gate of the transistor 1209.
  • the switch 1203 and the switch 1204 are selected to be in a conductive state or a non-conductive state between the first terminal and the second terminal by a control signal RD different from the control signal WE.
  • the terminals of the other switch are in a conductive state, the first terminal and the second terminal of the other switch are in a non-conductive state.
  • FIG. 27 illustrates an example in which the signal output from the circuit 1201 is input to the other of the source and the drain of the transistor 1209.
  • a signal output from the second terminal of the switch 1203 (the other of the source and the drain of the transistor 1213) is an inverted signal obtained by inverting the logic value by the logic element 1206 and is input to the circuit 1201 through the circuit 1220. .
  • FIG. 27 illustrates an example in which a signal output from the second terminal of the switch 1203 (the other of the source and the drain of the transistor 1213) is input to the circuit 1201 through the logic element 1206 and the circuit 1220. It is not limited to. A signal output from the second terminal of the switch 1203 (the other of the source and the drain of the transistor 1213) may be input to the circuit 1201 without inversion of the logical value. For example, when there is a node in the circuit 1201 that holds a signal in which the logical value of the signal input from the input terminal is inverted, the second terminal of the switch 1203 (the other of the source and the drain of the transistor 1213) An output signal can be input to the node.
  • a transistor other than the transistor 1209 among the transistors used for the memory element 1200 can be a transistor whose channel is formed in a film or a substrate 1190 made of a semiconductor other than an oxide semiconductor.
  • a transistor in which a channel is formed in a silicon film or a silicon substrate can be used.
  • all the transistors used for the memory element 1200 can be transistors whose channels are formed using an oxide semiconductor.
  • the memory element 1200 may include a transistor whose channel is formed using an oxide semiconductor in addition to the transistor 1209, and the remaining transistors are formed using a semiconductor layer other than the oxide semiconductor or the substrate 1190. It can also be a transistor.
  • a flip-flop circuit For the circuit 1201 in FIG. 27, for example, a flip-flop circuit can be used.
  • the logic element 1206 for example, an inverter, a clocked inverter, or the like can be used.
  • data stored in the circuit 1201 can be held by the capacitor 1208 provided in the circuit 1202 while the power supply voltage is not supplied to the memory element 1200.
  • a transistor in which a channel is formed in an oxide semiconductor has extremely low off-state current.
  • the off-state current of a transistor in which a channel is formed in an oxide semiconductor is significantly lower than the off-state current of a transistor in which a channel is formed in crystalline silicon. Therefore, by using the transistor as the transistor 1209, the signal held in the capacitor 1208 is maintained for a long time even when the power supply voltage is not supplied to the memory element 1200. In this manner, the memory element 1200 can hold stored data (data) even while the supply of power supply voltage is stopped.
  • the memory element is characterized by performing a precharge operation; therefore, after the supply of power supply voltage is resumed, the time until the circuit 1201 retains the original data again is shortened. be able to.
  • the signal held by the capacitor 1208 is input to the gate of the transistor 1210. Therefore, after the supply of the power supply voltage to the memory element 1200 is restarted, the signal held by the capacitor 1208 is converted into the state of the transistor 1210 (a conductive state or a non-conductive state) and read from the circuit 1202 Can do. Therefore, the original signal can be accurately read even if the potential corresponding to the signal held in the capacitor 1208 slightly fluctuates.
  • a storage element 1200 for a storage device such as a register or a cache memory included in the processor, loss of data in the storage device due to stop of supply of power supply voltage can be prevented.
  • the state before the power supply stop can be restored in a short time. Accordingly, power can be stopped in a short time in the entire processor or in one or a plurality of logic circuits constituting the processor, so that power consumption can be suppressed.
  • the memory element 1200 has been described as an example of using the CPU, the memory element 1200 can also be applied to DSPs (Digital Signal Processors), custom LSIs, LSIs such as PLDs (Programmable Logic Devices), and RF-IDs (Radio Frequency Identification). It is.
  • DSPs Digital Signal Processors
  • custom LSIs LSIs such as PLDs (Programmable Logic Devices)
  • RF-IDs Radio Frequency Identification
  • a liquid crystal element also referred to as a liquid crystal display element
  • a light-emitting element also referred to as a light-emitting display element
  • the light-emitting element includes, in its category, an element whose luminance is controlled by current or voltage, and specifically includes inorganic EL (Electroluminescence), organic EL, and the like.
  • a display device using an EL element an EL display device
  • a display device using a liquid crystal element a liquid crystal display device
  • a display device described below includes a panel in which a display element is sealed, and a module in which an IC or the like including a controller is mounted on the panel.
  • the display device described below refers to an image display device or a light source (including a lighting device).
  • the display device includes all connectors, for example, a module to which FPC and TCP are attached, a module having a printed wiring board at the end of TCP, or a module in which an IC (integrated circuit) is directly mounted on a display element by a COG method.
  • FIG. 28 illustrates an example of an EL display device according to one embodiment of the present invention.
  • FIG. 28A shows a circuit diagram of a pixel of an EL display device.
  • FIG. 28B is a top view showing the entire EL display device.
  • FIG. 28C is an MN cross section corresponding to part of the dashed-dotted line MN in FIG.
  • FIG. 28A is an example of a circuit diagram of a pixel used in the EL display device.
  • An EL display device illustrated in FIG. 28A includes a switch element 743, a transistor 741, a capacitor 742, and a light-emitting element 719.
  • FIG. 28A is an example of a circuit configuration; therefore, a transistor can be further added.
  • a transistor it is possible not to add a transistor, a switch, a passive element, or the like at each node in FIG.
  • a gate of the transistor 741 is electrically connected to one end of the switch element 743 and one electrode of the capacitor 742.
  • a source of the transistor 741 is electrically connected to the other electrode of the capacitor 742 and electrically connected to one electrode of the light-emitting element 719.
  • the source of the transistor 741 is supplied with the power supply potential VDD.
  • the other end of the switch element 743 is electrically connected to the signal line 744.
  • a constant potential is applied to the other electrode of the light-emitting element 719. Note that the constant potential is set to the ground potential GND or lower.
  • a transistor is preferably used as the switch element 743.
  • the area of a pixel can be reduced and an EL display device with high resolution can be obtained.
  • the productivity of the EL display device can be increased. Note that as the transistor 741 and / or the switch element 743, for example, the above-described transistor can be used.
  • FIG. 28B is a top view of the EL display device.
  • the EL display device includes a substrate 700, a substrate 750, a sealant 734, a driver circuit 735, a driver circuit 736, a pixel 737, and an FPC 732.
  • the sealant 734 is disposed between the substrate 700 and the substrate 750 so as to surround the pixel 737, the drive circuit 735, and the drive circuit 736. Note that the drive circuit 735 and / or the drive circuit 736 may be disposed outside the sealant 734.
  • FIG. 28C is a cross-sectional view of the EL display device corresponding to part of the dashed-dotted line MN in FIG.
  • the transistor 741 includes the conductor 704a over the substrate 700, the insulator 712a over the conductor 704a, the insulator 712b over the insulator 712a, and the conductor 704a over the insulator 712b.
  • a structure including an insulator 718c over 718b and a conductor 714a over the insulator 718c and overlapping with the semiconductor 706 is illustrated. Note that the structure of the transistor 741 is just an example, and a structure different from the structure illustrated in FIG.
  • the conductor 704a functions as a gate electrode
  • the insulators 712a and 712b function as gate insulators
  • the conductor 716a includes a source electrode.
  • the conductor 716b functions as a drain electrode
  • the insulator 718a, the insulator 718b, and the insulator 718c function as a gate insulator
  • the conductor 714a functions as a gate electrode. It has a function. Note that the electrical characteristics of the semiconductor 706 may fluctuate when exposed to light. Therefore, it is preferable that one or more of the conductor 704a, the conductor 716a, the conductor 716b, and the conductor 714a have a light-blocking property.
  • the interface between the insulator 718a and the insulator 718b is represented by a broken line, this indicates that the boundary between them may not be clear.
  • the same kind of insulator is used as the insulator 718a and the insulator 718b, the two may not be distinguished depending on the observation technique.
  • the capacitor 742 includes a conductor 704b over the substrate, an insulator 712a over the conductor 704b, an insulator 712b over the insulator 712a, and the conductor 704b over the insulator 712b.
  • the conductor 704b and the conductor 714b function as one electrode, and the conductor 716a functions as the other electrode.
  • the capacitor 742 can be manufactured using a film in common with the transistor 741.
  • the conductors 704a and 704b are preferably the same kind of conductors. In that case, the conductor 704a and the conductor 704b can be formed through the same process.
  • the conductors 714a and 714b are preferably the same kind of conductors. In that case, the conductor 714a and the conductor 714b can be formed through the same process.
  • a capacitor 742 illustrated in FIG. 28C is a capacitor having a large capacitance per occupied area. Accordingly, FIG. 28C illustrates an EL display device with high display quality. Note that the capacitor 742 illustrated in FIG. 28C has a structure in which part of the insulator 718a and the insulator 718b is removed in order to reduce a region where the conductor 716a and the conductor 714b overlap with each other.
  • the capacitor according to one embodiment is not limited to this. For example, in order to thin the region where the conductors 716a and 714b overlap with each other, a structure in which part of the insulator 718c is removed may be employed.
  • An insulator 720 is provided over the transistor 741 and the capacitor 742.
  • the insulator 720 may have an opening reaching the conductor 716a functioning as a source electrode of the transistor 741.
  • a conductor 781 is provided over the insulator 720. The conductor 781 may be electrically connected to the transistor 741 through the opening of the insulator 720.
  • a partition 784 having an opening reaching the conductor 781 is provided over the conductor 781.
  • a light-emitting layer 782 that is in contact with the conductor 781 through the opening of the partition 784 is provided over the partition 784.
  • a conductor 783 is provided over the light-emitting layer 782. A region where the conductor 781, the light emitting layer 782, and the conductor 783 overlap with each other serves as the light emitting element 719.
  • FIG. 29A is a circuit diagram illustrating a configuration example of a pixel of a liquid crystal display device.
  • the pixel shown in FIG. 29 includes a transistor 751, a capacitor 752, and an element (liquid crystal element) 753 filled with liquid crystal between a pair of electrodes.
  • one of a source and a drain is electrically connected to the signal line 755 and a gate is electrically connected to the scanning line 754.
  • one electrode is electrically connected to the other of the source and the drain of the transistor 751, and the other electrode is electrically connected to a wiring for supplying a common potential.
  • one electrode is electrically connected to the other of the source and the drain of the transistor 751, and the other electrode is electrically connected to a wiring for supplying a common potential.
  • the common potential applied to the wiring to which the other electrode of the capacitor 752 is electrically connected may be different from the common potential applied to the other electrode of the liquid crystal element 753.
  • the top view of the liquid crystal display device is the same as that of the EL display device.
  • a cross-sectional view of the liquid crystal display device corresponding to the dashed-dotted line MN in FIG. 28B is illustrated in FIG.
  • the FPC 732 is connected to a wiring 733 a through a terminal 731.
  • the wiring 733a may be formed using the same kind of conductor or semiconductor as the conductor or semiconductor included in the transistor 751.
  • FIG. 29B illustrates a structure of the capacitor 752 corresponding to the capacitor 742 in FIG. 28C; however, the structure is not limited thereto.
  • An insulator 721 is provided over the transistor 751 and the capacitor 752.
  • the insulator 721 has an opening reaching the transistor 751.
  • a conductor 791 is provided over the insulator 721. The conductor 791 is electrically connected to the transistor 751 through the opening of the insulator 721.
  • An insulator 792 functioning as an alignment film is provided over the conductor 791.
  • a liquid crystal layer 793 is provided over the insulator 792.
  • An insulator 794 functioning as an alignment film is provided over the liquid crystal layer 793.
  • a spacer 795 is provided over the insulator 794.
  • a conductor 796 is provided over the spacer 795 and the insulator 794.
  • a substrate 797 is provided over the conductor 796.
  • a display device including a capacitor with a small occupied area can be provided, or a display device with high display quality can be provided.
  • a high-definition display device can be provided.
  • a display element, a display device that is a device including a display element, a light-emitting element, and a light-emitting device that is a device including a light-emitting element have various forms or have various elements.
  • a display element, a display device, a light emitting element, or a light emitting device includes, for example, an EL element (an EL element including an organic substance and an inorganic substance, an organic EL element, an inorganic EL element), a light emitting diode such as white, red, green, or blue (LED: Light).
  • Emitting Diode transistor (transistor that emits light in response to current), electron-emitting device, liquid crystal device, electronic ink, electrophoretic device, grating light valve (GLV), plasma display (PDP), MEMS (micro electro mechanical device) System) display element, digital micromirror device (DMD), DMS (digital micro shutter), IMOD (interference modulation) element, shutter type MEMS display element, optical interference type MEMS table Elements, electrowetting element, a piezoelectric ceramic display, has at least one carbon nanotube.
  • a display medium in which contrast, luminance, reflectance, transmittance, or the like is changed by an electric or magnetic effect may be included.
  • An example of a display device using an EL element is an EL display.
  • a display device using an electron-emitting device there is a field emission display (FED), a SED type flat display (SED: Surface-conduction Electron-emitter Display), or the like.
  • FED field emission display
  • SED SED type flat display
  • a display device using a liquid crystal element there is a liquid crystal display (a transmissive liquid crystal display, a transflective liquid crystal display, a reflective liquid crystal display, a direct view liquid crystal display, a projection liquid crystal display) and the like.
  • An example of a display device using electronic ink or an electrophoretic element is electronic paper.
  • part or all of the pixel electrode may have a function as a reflective electrode.
  • part or all of the pixel electrode may have aluminum, silver, or the like.
  • a memory circuit such as an SRAM can be provided under the reflective electrode. Thereby, power consumption can be further reduced.
  • Graphene or graphite may be a multilayer film in which a plurality of layers are stacked.
  • a nitride semiconductor such as an n-type GaN semiconductor having a crystal can be easily formed thereon.
  • a p-type GaN semiconductor having a crystal or the like can be provided thereon to form an LED.
  • an AlN layer may be provided between graphene or graphite and an n-type GaN semiconductor having a crystal.
  • the GaN semiconductor included in the LED may be formed by MOCVD. However, by providing graphene, the GaN semiconductor included in the LED can be formed by a sputtering method.
  • a semiconductor device includes a display device, a personal computer, and an image reproducing device including a recording medium (typically a display that can reproduce a recording medium such as a DVD: Digital Versatile Disc and display the image) Device).
  • a recording medium typically a display that can reproduce a recording medium such as a DVD: Digital Versatile Disc and display the image
  • a mobile phone in which the semiconductor device according to one embodiment of the present invention can be used, a mobile phone, a game machine including a portable type, a portable data terminal, an electronic book terminal, a video camera, a digital still camera, or the like, goggles Type displays (head-mounted displays), navigation systems, sound playback devices (car audio, digital audio players, etc.), copiers, facsimiles, printers, multifunction printers, automated teller machines (ATMs), vending machines, etc. It is done. Specific examples of these electronic devices are shown in FIGS.
  • FIG. 30A illustrates a portable game machine, which includes a housing 901, a housing 902, a display portion 903, a display portion 904, a microphone 905, speakers 906, operation keys 907, a stylus 908, and the like. Note that although the portable game machine illustrated in FIG. 30A includes the two display portions 903 and 904, the number of display portions included in the portable game device is not limited thereto.
  • FIG. 30B illustrates a portable data terminal, which includes a first housing 911, a second housing 912, a first display portion 913, a second display portion 914, a connection portion 915, operation keys 916, and the like.
  • the first display unit 913 is provided in the first housing 911
  • the second display unit 914 is provided in the second housing 912.
  • the first housing 911 and the second housing 912 are connected by the connection portion 915, and the angle between the first housing 911 and the second housing 912 can be changed by the connection portion 915. is there. It is good also as a structure which switches the image
  • a display device in which a function as a position input device is added to at least one of the first display portion 913 and the second display portion 914 may be used.
  • the function as a position input device can be added by providing a touch panel on the display device.
  • the function as a position input device can be added by providing a photoelectric conversion element called a photosensor in a pixel portion of a display device.
  • FIG. 30C illustrates a laptop personal computer, which includes a housing 921, a display portion 922, a keyboard 923, a pointing device 924, and the like.
  • FIG. 30D illustrates an electric refrigerator-freezer, which includes a housing 931, a refrigerator door 932, a refrigerator door 933, and the like.
  • FIG. 30E illustrates a video camera, which includes a first housing 941, a second housing 942, a display portion 943, operation keys 944, a lens 945, a connection portion 946, and the like.
  • the operation key 944 and the lens 945 are provided in the first housing 941, and the display portion 943 is provided in the second housing 942.
  • the first housing 941 and the second housing 942 are connected by a connection portion 946, and the angle between the first housing 941 and the second housing 942 can be changed by the connection portion 946. is there. It is good also as a structure which switches the image
  • FIG. 30F illustrates an automobile, which includes a vehicle body 951, wheels 952, a dashboard 953, lights 954, and the like.
  • a quartz substrate having a thickness of 0.5 mm was prepared as a substrate.
  • an In—Ga—Zn oxide with a thickness of 50 nm was formed as the oxide semiconductor.
  • heat treatment was performed at 450 ° C. for 1 hour in a nitrogen atmosphere.
  • heat treatment was performed at 450 ° C. for 1 hour in an oxygen atmosphere.
  • samples A1 to A6 were formed by depositing silicon oxynitride as an insulator.
  • As the film forming gas a gas in which argon and oxygen were mixed so that the volume of oxygen was 33% was used.
  • the pressure during film formation was adjusted to 0.7 Pa with a miniature gauge MG-2 manufactured by Canon Anelva.
  • the deposition power was 0.5 kW using a DC power source.
  • the substrate temperature was 300 ° C.
  • silicon oxynitride was formed using a PECVD method.
  • a film forming gas a gas in which monosilane was mixed with 1 in a volume ratio of 800 to nitrous oxide was used.
  • the pressure during film formation was adjusted to 200 Pa.
  • the deposition power was 150 W using a 60 MHz high frequency power source.
  • the gap between the electrodes was 28 mm.
  • the substrate temperature was 350 ° C.
  • the thickness of the silicon oxynitride was 5 nm for sample A1, 7.5 nm for sample A2, 10 nm for sample A3, 12.5 nm for sample A4, 15 nm for sample A5, and 20 nm for sample A6. .
  • samples A1 to A6 were evaluated by ESR. Note that Samples A1 to A6 were placed so that the film surface of the In—Ga—Zn oxide was perpendicular to the magnetic field. The spin density of the defect level related to the signal in which the g value in Samples A1 to A6 appears near 1.93 is quantified and is shown in FIG. In addition, evaluation by ESR used the electron spin resonance apparatus JES-FA300 by JEOL Ltd.
  • a quartz substrate having a thickness of 1.1 mm was prepared as a substrate.
  • an In—Ga—Zn oxide with a thickness of 40 nm was formed as a first layer of the oxide semiconductor.
  • an In—Ga—Zn oxide with a thickness of 60 nm was formed as a second layer of the oxide semiconductor.
  • heat treatment was performed at 450 ° C. for 1 hour in a nitrogen atmosphere.
  • heat treatment was performed at 450 ° C. for 1 hour in an oxygen atmosphere.
  • samples B1 to B6 were formed by depositing silicon oxynitride as an insulator.
  • As the film forming gas a gas in which argon and oxygen were mixed so that the volume of oxygen was 11% was used.
  • the pressure during film formation was adjusted to 0.7 Pa with a miniature gauge MG-2 manufactured by Canon Anelva.
  • the deposition power was 0.5 kW using a DC power source.
  • the substrate temperature was 200 ° C.
  • As the film forming gas a gas in which argon and oxygen were mixed so that the volume of oxygen was 33% was used.
  • the pressure during film formation was adjusted to 0.7 Pa with a miniature gauge MG-2 manufactured by Canon Anelva.
  • the deposition power was 0.5 kW using a DC power source.
  • the substrate temperature was 300 ° C.
  • silicon oxynitride was formed using a PECVD method.
  • a film forming gas a gas in which nitrous oxide was mixed at a volume ratio of 800 with respect to monosilane 1 was used.
  • the pressure during film formation was adjusted to 200 Pa.
  • the deposition power was 150 W using a 60 MHz high frequency power source.
  • the gap between the electrodes was 28 mm.
  • the substrate temperature was 350 ° C.
  • the thickness of the silicon oxynitride was 5 nm for sample B1, 7.5 nm for sample B2, 10 nm for sample B3, 12.5 nm for sample B4, 15 nm for sample B5, and 20 nm for sample B6. .
  • FIG. 32 shows peak values of the reflectance of the microwaves in the samples B1 to B6.
  • a third harmonic (YLF-3HG, wavelength 349 nm) of a laser using yttrium lithium fluoride added with neodymium as a laser medium was used as excitation light.
  • the microwave photoconductive decay method was evaluated using a low-temperature polysilicon / SiC evaluation apparatus LTA-1800SP manufactured by Kobelco Research Institute.
  • the horizontal axis represents the spin density measured by ESR in samples A1 to A6, and the vertical axis represents the peak value of the microwave reflectivity measured by the microwave photoconductive decay method in samples B1 to B6.
  • the microwave photoconductive decay method may be able to quantify the spin density with higher sensitivity than ESR.
  • the sensitivity of the microwave photoconductive decay method may not be sufficient.
  • the spin density of the oxide semiconductor may be evaluated with higher sensitivity.

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Pathology (AREA)
  • Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Analytical Chemistry (AREA)
  • Biochemistry (AREA)
  • General Health & Medical Sciences (AREA)
  • Health & Medical Sciences (AREA)
  • Immunology (AREA)
  • Power Engineering (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Ceramic Engineering (AREA)
  • Electromagnetism (AREA)
  • Computer Hardware Design (AREA)
  • Thin Film Transistor (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Semiconductor Memories (AREA)
  • Testing Or Measuring Of Semiconductors Or The Like (AREA)

Abstract

L'invention concerne: un transistor dont la valeur d'inverse de la pente sous-seuil est petite; ou un transistor avec une faible densité de niveau de défaut des semi-conducteurs; ou un transistor ayant des caractéristiques électriques satisfaisantes; ou un transistor présentant des caractéristiques électriques équilibrées; ou un transistor possédant des caractéristiques de fréquences élevées; ou un transistor avec un faible courant lorsqu'il est en mode arrêt; ou encore un dispositif à semi-conducteurs possédants chacun de ces transistors. Ce dispositif à semi-conducteurs se caractérise en ce que: il possède un corps isolant, un corps semi-conducteur et un corps électroconducteur; il possède une région dans laquelle, via le corps isolant, le corps semi-conducteur et le corps électroconducteur se chevauchent; dans cette région, il possède une zone dans laquelle une composante de durée de vie du support s'atténuant rapidement est comprise entre 30nsec et 200nsec, selon une technique d'atténuation photoconductrice à micro-ondes du corps semi-conducteur, cette technique mettant en oeuvre une lumière d'excitation d'une longueur d'onde inférieure à 337nm.
PCT/IB2015/055568 2014-07-31 2015-07-23 Dispositif à semi-conducteurs, et procédé d'évaluation de celui-ci WO2016016776A1 (fr)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2016537424A JP6616304B2 (ja) 2014-07-31 2015-07-23 半導体の評価方法

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2014-156761 2014-07-31
JP2014156761 2014-07-31

Publications (1)

Publication Number Publication Date
WO2016016776A1 true WO2016016776A1 (fr) 2016-02-04

Family

ID=55216826

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB2015/055568 WO2016016776A1 (fr) 2014-07-31 2015-07-23 Dispositif à semi-conducteurs, et procédé d'évaluation de celui-ci

Country Status (2)

Country Link
JP (1) JP6616304B2 (fr)
WO (1) WO2016016776A1 (fr)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2018206828A (ja) * 2017-05-31 2018-12-27 株式会社半導体エネルギー研究所 半導体装置、および半導体装置の作製方法

Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2007042950A (ja) * 2005-08-04 2007-02-15 Sumco Corp エピタキシャル層の品質評価方法、soi層の品質評価方法、シリコンウェーハの製造方法
JP2007333640A (ja) * 2006-06-16 2007-12-27 Sharp Corp 半導体電気特性の測定装置と測定方法
JP2012033857A (ja) * 2010-06-30 2012-02-16 Kobe Steel Ltd 酸化物半導体薄膜の評価方法、及び酸化物半導体薄膜の品質管理方法
WO2014109343A1 (fr) * 2013-01-11 2014-07-17 株式会社神戸製鋼所 Procédé d'évaluation pour un film mince semi-conducteur d'oxyde, procédé de contrôle de la qualité pour un film mince semi-conducteur d'oxyde, et élément d'évaluation et dispositif d'évaluation utilisés dans ledit procédé d'évaluation
WO2015033499A1 (fr) * 2013-09-03 2015-03-12 パナソニック株式会社 Procédé d'évaluation de transistor à couche mince, procédé de fabrication de transistor à couche mince et transistor à couche mince

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP6204036B2 (ja) * 2012-03-16 2017-09-27 株式会社神戸製鋼所 酸化物半導体薄膜の評価方法、及び酸化物半導体薄膜の品質管理方法

Patent Citations (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2007042950A (ja) * 2005-08-04 2007-02-15 Sumco Corp エピタキシャル層の品質評価方法、soi層の品質評価方法、シリコンウェーハの製造方法
JP2007333640A (ja) * 2006-06-16 2007-12-27 Sharp Corp 半導体電気特性の測定装置と測定方法
JP2012033857A (ja) * 2010-06-30 2012-02-16 Kobe Steel Ltd 酸化物半導体薄膜の評価方法、及び酸化物半導体薄膜の品質管理方法
WO2014109343A1 (fr) * 2013-01-11 2014-07-17 株式会社神戸製鋼所 Procédé d'évaluation pour un film mince semi-conducteur d'oxyde, procédé de contrôle de la qualité pour un film mince semi-conducteur d'oxyde, et élément d'évaluation et dispositif d'évaluation utilisés dans ledit procédé d'évaluation
WO2015033499A1 (fr) * 2013-09-03 2015-03-12 パナソニック株式会社 Procédé d'évaluation de transistor à couche mince, procédé de fabrication de transistor à couche mince et transistor à couche mince

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2018206828A (ja) * 2017-05-31 2018-12-27 株式会社半導体エネルギー研究所 半導体装置、および半導体装置の作製方法

Also Published As

Publication number Publication date
JPWO2016016776A1 (ja) 2017-07-27
JP6616304B2 (ja) 2019-12-04

Similar Documents

Publication Publication Date Title
KR102524983B1 (ko) 반도체 장치, 모듈, 및 전자 기기
JP6725276B2 (ja) 半導体装置
JP2023080163A (ja) 半導体装置
JP2017034246A (ja) 半導体装置、半導体装置の作製方法、モジュールおよび電子機器
JP2017017320A (ja) 半導体装置の作製方法
JP6633316B2 (ja) 半導体装置
JP6567374B2 (ja) 半導体装置の作製方法
JP6694252B2 (ja) 半導体装置の作製方法
JP7165838B2 (ja) 半導体装置
JP2020107902A (ja) 半導体装置
JP6671136B2 (ja) 半導体装置
JP2020127021A (ja) 半導体装置
JP6616304B2 (ja) 半導体の評価方法
WO2017009738A1 (fr) Dispositif à semi-conducteurs et son procédé de fabrication
WO2016067161A1 (fr) Dispositif à semi-conducteurs et son procédé de fabrication

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 15826573

Country of ref document: EP

Kind code of ref document: A1

ENP Entry into the national phase

Ref document number: 2016537424

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 15826573

Country of ref document: EP

Kind code of ref document: A1