WO2012122111A2 - Electronic device and method for a limiter in an ac application - Google Patents

Electronic device and method for a limiter in an ac application Download PDF

Info

Publication number
WO2012122111A2
WO2012122111A2 PCT/US2012/027751 US2012027751W WO2012122111A2 WO 2012122111 A2 WO2012122111 A2 WO 2012122111A2 US 2012027751 W US2012027751 W US 2012027751W WO 2012122111 A2 WO2012122111 A2 WO 2012122111A2
Authority
WO
WIPO (PCT)
Prior art keywords
transistor
output node
voltage
capacitor
coupled
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Ceased
Application number
PCT/US2012/027751
Other languages
English (en)
French (fr)
Other versions
WO2012122111A3 (en
Inventor
Carlo Peschke
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Deutschland GmbH
Texas Instruments Japan Ltd
Texas Instruments Inc
Original Assignee
Texas Instruments Deutschland GmbH
Texas Instruments Japan Ltd
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Deutschland GmbH, Texas Instruments Japan Ltd, Texas Instruments Inc filed Critical Texas Instruments Deutschland GmbH
Priority to JP2013557787A priority Critical patent/JP5905034B2/ja
Publication of WO2012122111A2 publication Critical patent/WO2012122111A2/en
Publication of WO2012122111A3 publication Critical patent/WO2012122111A3/en
Anticipated expiration legal-status Critical
Ceased legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03GCONTROL OF AMPLIFICATION
    • H03G11/00Limiting amplitude; Limiting rate of change of amplitude

Definitions

  • This relates to an electronic device comprising a limiter and a method of limiting an output voltage of a voltage source.
  • FIG. 1 shows a simplified circuit diagram of a limiter according to the prior art.
  • a voltage source VS represented by an ideal voltage source VC and an impedance RI.
  • the voltage source VS may be, e.g., an oscillator, and most specifically, an oscillator in an RFID application.
  • the output of the voltage source VS is applied to electronic components.
  • a first transistor PI is coupled with its channel between the output node OUT and ground.
  • a second transistor Nl is coupled with its channel between the output node OUT and a supply voltage level VDD.
  • the gates of the first transistor PI and the second transistor Nl are biased by BIAS voltage levels VBPl and VBN1 respectively. However, any currents drawn from the output node OUT through transistors Nl or PI are finally dissipated and contribute to the overall power consumption.
  • an electronic device which comprises a first limiter.
  • the first limiter comprises a first transistor that is coupled with the first side of a channel to a first output node of a first non-ideal voltage source in order to limit the voltage at the first output node by drawing a current from the first output node.
  • the second side of the channel of the first transistor may then be coupled to a capacitor so as to supply a current from the first output node to the capacitor, if the voltage level of the first output node reaches or exceeds an upper limit. Accordingly, a current that is drawn from the first output node through the first transistor is used to charge the capacitor. This allows reuse of the stored charge when the voltage at the output node drops below a lower limit.
  • the electronic device may further comprise a second transistor coupled with a first side of a channel to a second output node of a non-ideal voltage source in order to limit the voltage at the second output node by supplying a current to the second output node.
  • the second side of the channel of the second transistor may then be coupled to the capacitor so as to supply the current to the second output node from the capacitor through the second transistor, if the voltage level at the second output node reaches or drops below a lower limit.
  • the second transistor may be coupled with a first side of a channel to the first output node of the voltage source in order to limit the voltage at the first output node by supplying a current to the first output node.
  • the second side of the channel of the second transistor may then be coupled to the capacitor so as to supply a current to the first output node from the capacitor through the second transistor, if the voltage level at the first output node reaches or drops below a lower limit.
  • the charge received from the first output node (output node of a first non-ideal voltage source) which is accumulated and stored on the capacitor is either used to limit the output voltage level of either the same non-ideal voltage source or a different non-ideal voltage source. Both aspects of the invention allow the stored charge to be reused.
  • the first transistor may be a PMOS transistor and the second transistor may be an NMOS transistor.
  • the first transistor may be a PNP transistor and the second transistor may be an NPN transistor.
  • a second limiter which may be configured and coupled to limit the voltage level across the capacitor. This additional limiter may be useful, if the alternating or oscillating voltages from the first or the first and the second voltage source is/are not symmetrical which would then result in a constantly increasing or decreasing voltage across the capacitor.
  • the invention also provides a method of limiting a voltage at an output node of a voltage source.
  • a current may be drawn from the output node in order to reduce a voltage level at the output node if the voltage level at the output node reaches or exceeds an upper limit.
  • the current may be fed to a capacitor for storing the charge (the charge of the drawn current).
  • the stored charge may be fed back to the output node of the same voltage source or to an output node of a different non-ideal voltage source, if the voltage level at the output node reaches or drops below a lower limit.
  • FIG.l shows a simplified circuit diagram of a limiter circuit according to the prior art
  • FIG. 2 shows a simplified circuit diagram of an electronic device including a limiter configured for two different voltage sources according to aspects of the invention
  • FIG. 3 shows a simplified circuit diagram of another embodiment of an electronic device relating to an oscillator in accordance to aspects of the invention
  • FIG. 4 shows another embodiment of an electronic device according to aspects of the invention.
  • FIG. 5 shows another embodiment of an electronic device according to aspects of the invention.
  • FIG. 2 shows a simplified circuit diagram of an electronic device 1 in accordance with aspects of the invention.
  • the electronic device 1 may be an integrated semiconductor electronic device.
  • the electronic device 1 includes a limiter 2.
  • the limiter 2 comprises a first transistor PI (PMOS transistor) coupled with a first side (source) of a channel to an output node OUT1 of a voltage source VCSl in order to limit the voltage at the output node OUT1 by drawing a current IP1 from the output node OUT1.
  • the second side (drain) of the channel of the first transistor PI is coupled to a capacitor CI so as to supply a current to the capacitor CI, if the voltage level at the output node reaches an upper limit.
  • the upper limit is defined by a bias voltage source VBPl which is coupled to the gate of the first transistor PI .
  • the voltage source VCSl may be any kind of non-ideal voltage source having a certain inner impedance (inner impedance greater than zero).
  • the limiter 2 further comprises a second transistor (Nl) coupled with a first side (source) of a channel to the output node OUT2 of the voltage source VCS2 in order to limit the voltage at the output node OUT2 by supplying a current to the output node OUT2.
  • the second side (drain) of the channel of the second transistor Nl is coupled to the capacitor CI so as to supply a current INI from the capacitor CI to the output node OUT2, if the voltage level at the output node OUT2 reaches or exceeds a lower limit.
  • the current INI may then be the provided from the charge previously fed to and stored on capacitor CI by current IP1.
  • the lower limit is defined by a bias voltage source VBN1 which is coupled to the gate of the second transistor Nl .
  • the voltage source VCS2 may be any kind of non-ideal voltage source having a certain inner impedance (inner impedance greater than zero).
  • the limiter 2 further comprises another limiter LIM for limiting the voltage at node VLIM across the capacitor CI . This may be necessary to compensate a misbalance of the charges on CI caused by currents INI and IP1.
  • the limiter LIM may be implemented as a buffer.
  • the output nodes OUT1 and OUT2 may be coupled to further circuitry which requires that the voltage levels at the output nodes remain below an upper limit at node OUT1 and above a lower limit at node OUT2.
  • FIG. 3 shows a simplified circuit diagram of an electronic device 1 according to aspects of the invention.
  • the electronic device 1 also includes a limiter.
  • the limiter is now coupled to an oscillator 3.
  • This configuration may be used for an integrated circuit using an oscillator for producing an internal clock signal for clocking a digital stage.
  • the oscillator comprises a first current source P4, P3, IB1 and a second current source IB2, N4, N3.
  • the first and second current sources are coupled to supply, alternately, equal currents (in opposite directions) through transistors P2 or N2.
  • Transistor P2 is a PMOS transistor and transistor N2 is an NMOS transistor.
  • the gates of transistors P2 and N2 are controlled by a feedback loop comprising a capacitor C2 and a comparator COMP 4.
  • the comparator has a hysteresis with an upper and a lower threshold.
  • the limiter 2 comprises transistors Nl, PI, the two bias voltage sources VBP1 and VBN1, the capacitor CI and the limiter including buffer BUF and a further bias voltage source VLIMS.
  • the limiter 2 is basically configured as shown and explained with respect to FIG. 2.
  • the output impedance Z of the buffer BUF is designed and chosen according to the following considerations.
  • the bias current source IB1 is coupled to the drain of transistor P4.
  • the source of transistor P4 is coupled to VDD.
  • the gate and the drain of transistor P4 are coupled together.
  • the gate of transistor P4 is also coupled to the gate of transistor P3.
  • the source of transistor P3 is coupled to VDD.
  • the drain of transistor P3 is coupled to the sources of transistor PI and P2.
  • Transistors P3 and P4 are configured in a current mirror configuration.
  • Transistor P4 is diode-coupled.
  • the drain of transistor P2 is coupled to the drain of transistor N2.
  • the source of transistor N2 is coupled to the drain of transistor N3.
  • the source of transistor N3 is coupled to ground.
  • the drain and the gate of transistor N4 are coupled together. This means that transistor N4 is diode-coupled.
  • the source of transistor N4 is coupled to ground.
  • Transistor N4 receives the bias current IB2 from bias current source IB2.
  • the gates of transistors N4 and N3 are coupled together. Accordingly, transistors N3 and N4 form a current mirror.
  • the current mirror P3, P4 feeds a bias current (proportional to IB1) to node NODI .
  • the current mirror N3, N4 feeds a bias current (proportional to current IB2) to node NOD2.
  • the voltage at node VOUT i.e., at the connected drains of P2 and N2 is coupled to one side of capacitor C2.
  • the other side of capacitor C2 is coupled to ground. The voltage at node VOUT alternates during operation.
  • a comparator COMP4 compares the voltage at node VOUT with an upper and a lower limit. According to the comparison result of comparator COMP4, a gate driving stage GATE 5 is controlled for generating an appropriate feedback signal VFB to be fed to the gates of transistors P2 and N2. This means that during operation, either transistor P2 or transistor N2 is open. If the voltage VOUT reaches the upper threshold voltage of the comparator COMP4, feedback signal VFB is changed to a higher voltage level in order to open transistor N2 and close P2. Accordingly, the voltage across capacitor C2 falls until the lower threshold voltage of the comparator COMP4 is reached. The feedback signal VFB changes to a lower voltage level in order to open transistor P2 and close transistor N2. Accordingly, the voltage level across capacitor C2 rises again. This results in a triangular waveform of output voltage VOUT of the oscillator.
  • Limiter 2 is configured to prevent the voltage levels at nodes NODI and NOD2 from increasing or decreasing beyond upper and lower limits, respectively. If the voltage level at node NODI increases too much, this may result in a voltage level between VDD and NODI that is below the saturation voltage of transistor P3. This could result in a charge injection into node NODI, when the voltage level at NODI falls again.
  • Limiter 2 instead of feeding the power through PI or Nl to ground or supply voltage level, the currents are used to charge and discharge capacitor CI . If the voltage level at NODI reaches a certain upper voltage limit, a current is fed through transistor PI to node VLIM, thereby charging capacitor CI . This limits the voltage level at NODI to an upper limit. If the voltage level at node NOD2 drops to a certain lower limit, a current is drawn from node VLIM (i.e,. charge is drawn from capacitor CI, through transistor Nl in order to compensate the missing charge at node NOD2 and to limit the voltage level at node NOD2 to a lower limit). Limiter 2 also includes a further limiter with a voltage source VLIMS and buffer BUF.
  • FIG. 2 and FIG. 3 relate to configurations in which the current is drawn from an output node of one voltage source and fed to an output node of another voltage (current) source.
  • one output node is NODI and the other output node is NOD2.
  • FIG. 4 shows a simplified circuit diagram of an electronic device 1 in accordance with aspects of the invention.
  • the electronic device 1 may be an integrated semiconductor electronic device.
  • a single voltage source VCS 3 which may include a certain inner impedance RI (not shown).
  • the single voltage source VCS 3 replaces the two voltage sources VCS1 and VCS2 shown in FIG. 2.
  • the output of the voltage source VCS 3 is coupled to an output node OUT which may then be used for supplying other stages and electronic components of the electronic device 1.
  • the electronic device 1 primarily includes a limiter 2.
  • Limiter 2 includes a first transistor PI, which is a PMOS transistor in this embodiment.
  • the channel of the PMOS transistor PI is coupled between the output node OUT and one side of a capacitor CI (i.e., between node OUT and one side of a capacitor CI, between node OUT and node VLIM).
  • the other side of the capacitor CI is coupled to ground.
  • the channel of the second transistor Nl is coupled between the output node OUT and the same side of CI to which the channel of transistor PI is coupled (i.e., to node VLIM).
  • the control gate of the first transistor PI is biased with a biasing voltage VBPl .
  • the control gate of the second transistor PI is biased with a biasing voltage VBN1.
  • the first transistor PI and the second transistor Nl are now coupled and configured to charge and discharge the capacitor CI if the voltage at the output node OUT exceeds an upper limit VL1 or falls below a lower limit VL2, as shown in the diagram in the right upper corner of FIG. 4. If the voltage level at node OUT reaches or exceeds the upper limit VL1, transistor PI opens and a current flows to node VLIM (i.e., to capacitor CI).
  • the bias voltage VBPl is chosen, such that the gate-source voltage of transistor PI exceeds the threshold level if the voltage level at node OUT exceeds the upper limit VL1.
  • the second transistor Nl opens and a current is supplied from the capacitor CI to node OUT. This increases the voltage at node OUT and provides that the voltage may drop below VL2. The power dissipation is then limited to the losses in transistors Nl, PI, the voltage source 3 and maybe some other parasitic effects.
  • a limiter stage or buffer including a buffer BUF and a further bias voltage source VBUF.
  • the output of the buffer BUF is coupled to one side of the capacitor CI (i.e. to node VLIM).
  • the input of the buffer BUF is coupled to the biased voltage source VBUF.
  • the output impedance Z of the buffer BUF is designed and chosen according to the same considerations as explained with respect to FIG. 3.
  • the impedance should be chosen according to equation (1).
  • the charge stored on capacitor CI during a first half cycle is Ql .
  • the charge stored during the second half cycle is Q2.
  • the currents INI and IP2 contribute different amounts of charges (Ql is not equal to Q2), the voltage on node VLIM may rise or fall smoothly. This effect should be eliminated by buffer BUF.
  • VL1 is the upper limit
  • VL2 is the lower limit for the alternating voltage
  • Ql is the charge of the first half cycle and Q2 is the charge of the second half cycle. If both conditions are fulfilled and also equation (1), the buffer BUF in combination with CI is still fast enough to compensate any misbalance between Ql and Q2.
  • the corner frequency fc (for example by designing the output impedance Z of the buffer accordingly) should still be fast enough (fc should not be too small) to allow the buffer BUF to eliminate a misbalance of charges stored on the capacitor CI during the two different half cycles of the alternating voltage. This aspect is explained in more detail with respect to FIG. 4.
  • FIG. 5 shows a simplified circuit diagram of another embodiment of an electronic device 1 according to aspects of the invention. Similar to the embodiment shown in FIG. 4, there is an AC source 3 modeled with an ideal voltage source VAC and an inner impedance RI.
  • the AC voltage source 3 may be any stage using an alternating or oscillating output voltage at node OUT.
  • MOS transistors Nl and PI of the embodiment of FIG. 4 there are now NPN and PNP bipolar transistors used for limiting the output voltage at node OUT.
  • a first transistor PNPl has its emitter copuled to node OUT and its collector coupled to node VLIM. The base of the first transistor PNPl is coupled to an output of a first operational amplifier OP1.
  • a second transistor NPN1 has its emitter coupled to the output node OUT and its collector coupled to node VLIM.
  • the base of the second transistor NPN1 is coupled to an output of a second operational amplifier OP2.
  • the inverted input of operational amplifier OP1 is coupled to a bias voltage source VBP1 and the inverted input of the second operational amplifier OP2 is coupled to a bias voltage source VBN1.
  • the non-inverting inputs of the operational amplifiers OP1 and OP2 are coupled to output node OUT.
  • there is a limiter including buffer BUF (which may be an operational amplifier coupled as a non-inverting voltage follower) and a voltage source VBUF.
  • the buffer BUF limits the voltage level at node VLIM.
  • the output impedance Z of the buffer BUF is designed in accordance with equations (1) to (3) as described with respect to FIG. 3 and FIG. 4.

Landscapes

  • Control Of Electrical Variables (AREA)
  • Tone Control, Compression And Expansion, Limiting Amplitude (AREA)
  • Amplifiers (AREA)
PCT/US2012/027751 2011-03-04 2012-03-05 Electronic device and method for a limiter in an ac application Ceased WO2012122111A2 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP2013557787A JP5905034B2 (ja) 2011-03-04 2012-03-05 Acアプリケーションにおけるリミッタのための電子デバイス及び方法

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
DE102011013105.1 2011-03-04
DE102011013105.1A DE102011013105B4 (de) 2011-03-04 2011-03-04 Elektronische Vorrichtung und Verfahren für einen Begrenzer in einer Wechselstromanwendung
US13/410,105 US8890497B2 (en) 2011-03-04 2012-03-01 Electronic device and method for a limiter in an AC application
US13/410,105 2012-03-01

Publications (2)

Publication Number Publication Date
WO2012122111A2 true WO2012122111A2 (en) 2012-09-13
WO2012122111A3 WO2012122111A3 (en) 2012-11-29

Family

ID=46671381

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US2012/027751 Ceased WO2012122111A2 (en) 2011-03-04 2012-03-05 Electronic device and method for a limiter in an ac application

Country Status (4)

Country Link
US (1) US8890497B2 (enExample)
JP (1) JP5905034B2 (enExample)
DE (1) DE102011013105B4 (enExample)
WO (1) WO2012122111A2 (enExample)

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9190901B2 (en) * 2013-05-03 2015-11-17 Cooper Technologies Company Bridgeless boost power factor correction circuit for constant current input
US9548794B2 (en) 2013-05-03 2017-01-17 Cooper Technologies Company Power factor correction for constant current input with power line communication
US9214855B2 (en) 2013-05-03 2015-12-15 Cooper Technologies Company Active power factor correction circuit for a constant current power converter
US10622980B1 (en) 2018-11-09 2020-04-14 Analog Devices, Inc. Apparatus and methods for setting and clamping a node voltage

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH06196957A (ja) * 1992-12-25 1994-07-15 Mitsubishi Electric Corp 信号処理回路
US5786685A (en) 1997-01-15 1998-07-28 Lockheed Martin Corporation Accurate high voltage energy storage and voltage limiter
FR2792134B1 (fr) * 1999-04-07 2001-06-22 St Microelectronics Sa Detection de distance entre un transpondeur electromagnetique et une borne
JP2000324807A (ja) * 1999-05-10 2000-11-24 Seiko Instruments Inc スイッチングレギュレータ
US6229443B1 (en) * 2000-06-23 2001-05-08 Single Chip Systems Apparatus and method for detuning of RFID tag to regulate voltage
US7471188B2 (en) * 2003-12-19 2008-12-30 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and driving method thereof
DE102009013962A1 (de) 2009-03-20 2010-10-14 Texas Instruments Deutschland Gmbh Leistungspegelindikator
JP2012039736A (ja) * 2010-08-06 2012-02-23 Panasonic Corp 電源装置

Also Published As

Publication number Publication date
DE102011013105B4 (de) 2020-07-09
US20120223695A1 (en) 2012-09-06
JP5905034B2 (ja) 2016-04-20
WO2012122111A3 (en) 2012-11-29
DE102011013105A1 (de) 2012-09-06
US8890497B2 (en) 2014-11-18
JP2014507739A (ja) 2014-03-27

Similar Documents

Publication Publication Date Title
JP5649857B2 (ja) レギュレータ回路
US8493040B2 (en) Voltage regulator with charge pump
CN107526385B (zh) 线性电压调节器
US9927828B2 (en) System and method for a linear voltage regulator
JPH04129264A (ja) 半導体集積回路
US20090153249A1 (en) Rail to rail buffer amplifier
US20070216381A1 (en) Linear regulator circuit
JP5905034B2 (ja) Acアプリケーションにおけるリミッタのための電子デバイス及び方法
JP6038100B2 (ja) 半導体集積回路
US8624633B2 (en) Oscillator circuit
US6380792B1 (en) Semiconductor integrated circuit
US7276961B2 (en) Constant voltage outputting circuit
US6621329B2 (en) Semiconductor device
US4999588A (en) Integratable amplitude-regulated oscillator circuit
JPWO2020105182A1 (ja) 電圧制御発振器およびそれを用いたpll回路
KR20160028382A (ko) 수정 발진 회로 및 전자 시계
US8872490B2 (en) Voltage regulator
US6657506B1 (en) Low operating voltage crystal oscillator
US9490761B2 (en) Device for balancing the rise and fall slew-rates of an operational amplifier
US10359796B1 (en) Buffer circuit for enhancing bandwidth of voltage regulator and voltage regulator using the same
US11271476B2 (en) Power supply circuit comprising a charge pump circuit and a feedback circuit for the charge pump circuit
Awais et al. High PSRR low drop-out regulator with isolated replica feedback ripple cancellation technique
US20240333145A1 (en) Charge pump regulator
JP2000031756A (ja) カレントミラー回路及びチャージポンプ回路
US7196505B2 (en) Device and method for low-power fast-response voltage regulator with improved power supply range

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 12754726

Country of ref document: EP

Kind code of ref document: A2

ENP Entry into the national phase

Ref document number: 2013557787

Country of ref document: JP

Kind code of ref document: A

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 12754726

Country of ref document: EP

Kind code of ref document: A2