WO1997011364A1 - Ultrasonic testing (ut) system signal processing - Google Patents

Ultrasonic testing (ut) system signal processing Download PDF

Info

Publication number
WO1997011364A1
WO1997011364A1 PCT/US1996/014820 US9614820W WO9711364A1 WO 1997011364 A1 WO1997011364 A1 WO 1997011364A1 US 9614820 W US9614820 W US 9614820W WO 9711364 A1 WO9711364 A1 WO 9711364A1
Authority
WO
WIPO (PCT)
Prior art keywords
data
analog
digital data
circuit
user
Prior art date
Application number
PCT/US1996/014820
Other languages
French (fr)
Inventor
Robert L. Dickerman
Marc A. Camerlin
Stanley L. Klein
Michel St. Martin
David S. Leonard
Original Assignee
Combustion Engineering, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from US08/714,926 external-priority patent/US5837899A/en
Application filed by Combustion Engineering, Inc. filed Critical Combustion Engineering, Inc.
Priority to AU70731/96A priority Critical patent/AU7073196A/en
Priority to JP51149197A priority patent/JP2002502492A/en
Priority to KR1019980701914A priority patent/KR100281696B1/en
Publication of WO1997011364A1 publication Critical patent/WO1997011364A1/en

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01NINVESTIGATING OR ANALYSING MATERIALS BY DETERMINING THEIR CHEMICAL OR PHYSICAL PROPERTIES
    • G01N29/00Investigating or analysing materials by the use of ultrasonic, sonic or infrasonic waves; Visualisation of the interior of objects by transmitting ultrasonic or sonic waves through the object
    • G01N29/36Detecting the response signal, e.g. electronic circuits specially adapted therefor
    • G01N29/40Detecting the response signal, e.g. electronic circuits specially adapted therefor by amplitude filtering, e.g. by applying a threshold or by gain control
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01SRADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
    • G01S7/00Details of systems according to groups G01S13/00, G01S15/00, G01S17/00
    • G01S7/52Details of systems according to groups G01S13/00, G01S15/00, G01S17/00 of systems according to group G01S15/00
    • G01S7/52017Details of systems according to groups G01S13/00, G01S15/00, G01S17/00 of systems according to group G01S15/00 particularly adapted to short-range imaging
    • G01S7/52023Details of receivers
    • G01S7/52025Details of receivers for pulse systems
    • G01S7/52026Extracting wanted echo signals
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01NINVESTIGATING OR ANALYSING MATERIALS BY DETERMINING THEIR CHEMICAL OR PHYSICAL PROPERTIES
    • G01N2291/00Indexing codes associated with group G01N29/00
    • G01N2291/01Indexing codes associated with the measuring variable
    • G01N2291/011Velocity or travel time
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01NINVESTIGATING OR ANALYSING MATERIALS BY DETERMINING THEIR CHEMICAL OR PHYSICAL PROPERTIES
    • G01N2291/00Indexing codes associated with group G01N29/00
    • G01N2291/04Wave modes and trajectories
    • G01N2291/044Internal reflections (echoes), e.g. on walls or defects

Definitions

  • the invention generally relates to an ultrasonic testing system and, more particularly, to an ultrasonic testing system for use in non-destructive image testing using A/D conversion of ultrasonic sensor signals to digital signals.
  • Non-invasive ultrasonic testing systems are known for a number of uses, such as flaw detection and struc ⁇ tural integrity.
  • ultrasonic testing systems have a single channel of analog data acquisition and data processing capability.
  • the received analog data is con ⁇ verted into a digital format and is processed prior to displaying an image.
  • scan rates are preferably as fast as possible and due to the large areas scanned, large amounts of digital data are stored and processed by the ultrasonic testing systems.
  • the flaws and structural defects usually only occupy a small proportion of the area scanned by the ultrasonic test probe and thus only a small fraction of the overall stored data.
  • the conventional ultrasonic testing systems have required large storage and processing capability for only a minimum amount of pertinent data.
  • an ultrasonic testing circuit has a pulsing circuit for stimulating an ultrasonic transducer with a voltage signal and for receiving an analog data signal from the transducer.
  • An analog-to- digital converter receives the analog signal and converts the analog data signal into digital data.
  • a timing cir ⁇ cuit defines delay and sampling intervals.
  • a counter circuit defines groups of digital data samples, prefer ⁇ ably 2 to 16 or more.
  • a peak detector circuit acquires a peak value for each of the groups of digital data samples.
  • the peak values for each group are then stored, whereby the waveform data becomes compressed, preferably by a factor of 2 to 16 or more.
  • the sampling interval is defined to be a period of starting time be ⁇ fore and ending time after an excursion of the digital data above a user-defined threshold during a user-defined search interval. In this manner, the ultrasonic testing system provides threshold-based run-length encoding of the digital data, compressing the data by an additional factor of up to 128:1.
  • the ultrasonic testing system provides digital hardware gates for the storage of certain data.
  • the hardware gate may search a received ultrasonic transducer signal and store the peak amplitude and polarity and the time-of-flight associated with the peak for a user-defined interval.
  • the hardware gate may alternatively search the signal and store the time-of-flight corresponding to the first ex ⁇ cursion of the signal through a user-defined threshold during a user-defined interval.
  • These gates may be de ⁇ layed or the waveform storage may be delayed until the transducer signal exceeds a user-defined threshold during a user-defined period of time.
  • an ultrasonic testing system receives more than one analog signal from a respective number of ultrasonic transducers.
  • the data is converted into digital data with the data from one transducer being delayed relative to the data from at least one other transducer.
  • more than one data signal can be processed in parallel with the others and can quickly provide a display of the results in real-time.
  • Fig. 1 (comprising Figs. IA, IB and IC) is a block diagram of an ultrasonic testing system according to a preferred embodiment of the invention
  • Fig. 2 (comprising Figs. 2A, 2B, 2C, 2D, 2E and 2F) is a block diagram of an A/D converter shown in Fig.
  • Fig. 3 (comprising Figs. 3A, 3B, 3C, 3D, 3E, and 3F) is a block diagram of a wave field programmable gate array (FPGA) shown in Fig. 2;
  • FPGA wave field programmable gate array
  • Fig. 4 is a schematic of a rectifying circuit
  • Fig. 5 (comprising Figs. 5A, 5B, 5C and 5D) is a block diagram of a VIDEO circuit shown in Fig. 3
  • Fig. 6 (comprising Figs. 6A, 6B, 6C, 6D, 6E and 6F) is a block diagram of an RLL circuit shown in Fig. 3;
  • Fig. 7 (comprising Figs. 7A, 7B, 7C, 7D, 7E and 7F) is a block diagram of a FIFOWRIT circuit shown in Fig. 3;
  • Fig. 8 (comprising Figs. 8A, 8B, 8C and 8D) is a block diagram of a PRESTORE circuit shown in Fig. 7;
  • Fig. 9 (comprising Figs. 9A, 9B, 9C, 9D, 9E and 9F) is a block diagram of a comparator FPGA shown in Fig. 2;
  • Fig. 10 (comprising Figs. IOA, 10B, IOC, 10D, 10E and 10F) is a block diagram of a compare time-of-flight
  • Fig. 11 (comprising Figs. IIA, 11B, IIC and IID) is a block diagram of a timer FPGA shown in Fig. 2;
  • Fig. 12 (comprising Figs. 12A, 12B, 12C and 12D) is a block diagram of a TIMER circuit shown in Fig. 11;
  • Fig. 13 (comprising Figs. 13A, 13B, 13C and 13D) is a block diagram of a time-of-flight TOF circuit shown in Fig. 12;
  • Fig. 14 (comprising Figs. 14A and 14B) is a block diagram of an ISA circuit shown in Fig. 9;
  • Fig. 15 (comprising Figs. 15A, 15B, 15C, 15D and
  • 15E is a block diagram of an ISAOUT circuit shown in
  • Fig. 14; Fig. 16 (comprising Figs. 16A, 16B, 16C and 16D) is a block diagram of an EVENCNT circuit shown in Fig.
  • Fig. 17 (comprising Figs. 17A, 17B, 17C and 17D) is a block diagram of an MC circuit shown in Fig. 11;
  • Fig. 18 (comprising Figs. 18A, 18B, 18C, 18D, 18E and 18F) is a block diagram of an MCMASTER circuit shown in Fig. 17; and
  • Fig. 19 (comprising Figs. 19A, 19B, 19C and 19D) is a block diagram of an MCSLAVE circuit shown in Fig. 17. DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • an ultrasonic testing system 10 comprises a central processing unit (CPU) 9 which can be connected to a plu ⁇ rality of boards. While the exemplary system 10 of Fig. 1 has eight boards, it should be understood that the system 10 may have a greater or lesser number of boards. Each board comprises a pair of pulser and pre-amp cir ⁇ cuits 12 and 14, each of which is connected directly to an ultrasonic transducer 7.
  • CPU central processing unit
  • Each of the pulser and pre- amp circuits 12 and 14 has a pulsing circuit which is capable of stimulating the ultrasonic transducer 7 with a high voltage pulse and has a pre-amp circuit which can amplify the resultant returning signals from the ultra ⁇ sonic transducer 7.
  • the pulser and preamp circuits 12 and 14 generate RF output signals which are multiplexed into one second stage amplifier 16 which has an output connected to an A-to-D converter 18.
  • Each board in the ultrasonic testing system 10 further comprises a grid control circuit 11, an ISA bus interface circuit 13, and a power supply 15.
  • the system 10 further includes a display 5 for displaying the results of a scan and, although not shown, includes any suitable input device, such as a keyboard or mouse.
  • FIG. 2 A more detailed diagram of the A-to-D converter 18 is shown in Fig. 2.
  • the RF input signal RF IN from the amplifier 16 is passed through an op-amp 20 which level shifts and amplifies the RF input signal.
  • the output of the op-amp 20 is supplied to both analog inputs of an A/D converter 21.
  • the A/D converter 21 is a dual 8-bit monolithic 50 MS/s A/D con- verter. When only an A section output is used, the A/D converter 21 has a sampling rate of 50 MS/s or less. To achieve a sampling rate of 100 MS/s, outputs on both the A section as well as a B section are used.
  • Both the A and B sections of the A/D converter 21 receive a 50 MHz sample clock, with the B section sample clock being de ⁇ layed by 10 ns by the use of analog delay circuits 22 and 23.
  • the B section of the A/D converter 21 samples the RF input signal RF IN at a time which is mid ⁇ way between the sampling times of the A section of the A/D converter 21.
  • a data stream at 100 MS/s can be formed.
  • the two sections A and B have matched transfer characteris ⁇ tics and use the same 2 volt reference.
  • the two 8-bit data streams DA(0:7) and DB(0:7) output from the A/D converter 21 are supplied to a wave field programmable gate array (FPGA) 25.
  • FPGA 25 wave field programmable gate array
  • video filtering and threshold-based run-length encoding (TRLE) are performed on the data DA and DB.
  • a pair of first-in-first-out (FIFO) memories 26 and 27 prestore some of the data for the threshold-based run- length encoding and a circuit 28 injects "00h" control codes into the data stream for the threshold-based run- length encoding.
  • a second pair of FIFO's 29 and 30 are used in high speed storage of the waveform data and are read out by the ISA bus interface circuit 13 after the waveform storage is complete.
  • a comparator FPGA 32 receives both the undelayed DA and the delayed DB data streams from the A/D converter 21 in parallel with the wave FPGA 25.
  • the comparator FPGA 32 does not output data streams but rather deter ⁇ mines peak values in the data streams DA and DB received from the A/D converter 21. This peak data may be read out by the CPU 9 through a data port DATA(0:7) .
  • the comparator FPGA 32 also supplies control signals to a timer FPGA 33 in order to control the storing of ti e-of- flights (TOF) associated with the peak values.
  • the timer FPGA 33 has several other purposes.
  • the 50 MHz system clock runs continuously and the rate at which the ultrasonic signal is sampled and processed may be varied by selectively pulsing a sample enable signal (SAMPLEN) so as to enable storage and processing during only one of N clock periods.
  • SAMPLEN sample enable signal
  • the timer FPGA 33 is also used in con- junction with two 8K by 8-bit static random access memo ⁇ ries (SRAM) 35 and 36 to define a waveform acquisition interval and a hardware gate search interval, both of which will be described in more detail below.
  • the timer FPGA 33 includes a hardware gate time-of-flight counter, time-of-flight registers, and multi-channel control cir ⁇ cuitry, which will also be described in more detail below.
  • the video rectifier and filter portion of the wave FPGA circuit 25 can compress the data received from the ultrasonic transducer by a fixed ratio of up to 16:1.
  • the FPGA circuit 25 stores the value of the sample having the highest amplitude in an 8-bit register with the lower 7 bits representing the amplitude and the most-signifi ⁇ cant representing the sign of the data.
  • the wave FPGA 25 can recover faster than analog versions since the next "bin" is not obscured by the usual analog peak-detector discharge tail.
  • the wave FPGA 25 compris ⁇ es a pair of registers 41 and 42 with the undelayed A-to- D data DA passing through register 41 and the delayed data DB passing through register 42.
  • the data is input into a TEST circuit 43 and then to a rectifier and buffer circuit RECTBUFF 44 where the data is rectified.
  • the A/D converter 21 provides the data DA and DB in an offset binary format so that OOh and Olh represent the most negative inputs, 8Oh represents the middle of the data range, and FEh and FFh represent the most posi ⁇ tive input.
  • Fig. 4 illustrates an example of a rectifying circuit for one bit of the data signals DA and DB.
  • a first stage of the rectifier is a 1's complement full-wave rectifier and comprises logic gates D, E, F, and N. If the input sign determined by data bit D7 is low, indicating that the sample is a nega ⁇ tive number, a multiplexer N selects a complemented ver ⁇ sion of the input data. On the other hand, if the input sign determined by data bit D7 is high, indicating that the sample is a positive number, the multiplexer N se- lects the unmodified input data.
  • the second stage of the rectifier allows for posi ⁇ tive or negative half-wave rectification instead of just full-wave rectification.
  • the second stage comprises a multiplexer 0 for always selecting output of a ulti- plexer M.
  • the output from the multiplexer O is fed back into non-inverting inputs of AND gates B and C.
  • the AND gates B and C also respectively receive control signals INEGHALF and IPOSHALF. When both of the control signals INEGHALF and IPOSHALF are equal to zero, a full-wave rectified data passes unchanged through the second stage of the rectifier.
  • control signal INEGHALF is equal to 1 and the control signal IPOSHALF is equal to 0, then the data bit is replaced by a zero when the input sample is negative. Conversely, if the control signal IPOSHALF is equal to 1 and the control signal INEGHALF is equal to 0, then the data bit is replaced by 0 when the input sample is positive. In this manner, a positive or negative half-wave rectification of the input signal may be accomplished.
  • the sign bit for the data is preserved by passing through the most signif- icant bit, which is D7, of the original input sample.
  • the data streams are re-synchronized with the clock sig ⁇ nal CLK through the D flip-flop register.
  • the VIDEO circuit 45 After being rectified within the rectifier and buffer circuit 44, the two 8-bit data streams flow into a VIDEO circuit 45.
  • the VIDEO circuit 45 as shown in more detail in Fig. 5, comprises a counter 60 for counting a programmable number of sample periods to define a video enable period (VIDEOEN) .
  • the video enable period is the interval over which the rectified signal is searched for a maximum amplitude.
  • the first input data sample in a video enable period, or sample bin is always stored in an 8-bit register PEAKREG 61. Since the VIDEO circuit 45 receives two data samples per clock period when the ultrasonic testing system 10 operates at a sampling rate of 100 MS/s, magnitudes of the delayed and undelayed data samples are compared by a middle comparator 64 which signals a multiplexer 66 which of the two samples to select for storage.
  • comparator 63 and 65 During the second and subsequent sample times of the video enable period, magnitudes of the second or subsequent undelayed and delayed samples are compared to that of the present peak value by comparators 63 and 65, respectively. If either the delayed data or the unde ⁇ layed data is larger than that stored in the peak regis ⁇ ter 61, comparator 63 or 65 will respectively signal the peak register PEAKREG 61 to store that sample. When both the delayed and undelayed data are larger than the data stored in the peak register 61, the comparator 64 will signal the multiplexer 66 to supply the peak register PEAKREG 61 with the larger of the two samples.
  • the wave FPGA circuit 25 can output a data stream having a data rate which is reduced from the input data rate by a factor of N, where N is equal to the ratio of the video enable period over the sample period.
  • the measured time resolution is therefore coarser by a factor of N since each video enable peak is assigned arbitrarily to a sample period bin with the peak ampli ⁇ tudes being preserved.
  • the wave FPGA circuit 25 performs the logic functions described above at the requisite speed by pipelining the data, by using short critical paths, by employing parallel logic and by selective buff ⁇ ering.
  • the exact time-of- flight may be preserved by storing one byte or a fraction of one byte of timing information per waveform sample.
  • the timing information is actually a time-of-flight off ⁇ set which is generated by an extra counter which counts sample enable SAMPLEN periods during each video enable VIDEOEN period.
  • the time-of-flight TOF offset is insert ⁇ ed into the data stream together with the peak data.
  • the wave FPGA circuit 25 is also used for threshold-based run-length encoding and can compress the data received from the ultrasonic transducer 7 by a variable ratio of up to 128:1, with ratios of 5: 1 to 20:1 being common.
  • the wave FPGA 25 performs thresh- old-based run-length encoding by storing only that data having an amplitude which exceeds a user-selectable threshold along with a user selectable number of samples before and after the below-to-above and above-to-below threshold crossings, respectively.
  • the length of the intervals of less-than-threshold (LTT) data are signaled by the injection of control codes OOh and LTT counts directly into the data stream.
  • an RLL circuit 47 re ⁇ ceives the rectified data from the rectifier and buffer circuit 44 and performs most of the control logic specif ⁇ ic to threshold-based run-length encoding.
  • the rectified data stream from the rectifier and buffer circuit 44 contains no OOh values and any naturally occurring OOh values in the data stream are removed by the TEST circuit 43 and replaced with Olh.
  • the value of OOh is reserved for use as a control code to signal that a less-than- threshold count will follow.
  • Fig. 6 illustrates the RLL circuit 47 in more detail.
  • a signal WAVEACT reflects a waveform acquisition interval requested by the user.
  • this signal WAVEACT When this signal WAVEACT is equal to 1, the data samples for the waveform are recorded and/or compressed by the wave FPGA circuit 25. More specifically, during the interval when the signal WAVEACT is equal to 1, magni- tudes of the rectified waveform samples received from the rectifier and buffer circuit 44 are compared to a user programmable threshold THRESHRLL by a pair of comparators 70 and 71. If the amplitudes of the samples are less than the specified threshold THRESHRLL, then most of the samples are not stored in the waveform FIFO's 29 and 30. A less-than-threshold counter 73 counts the number of samples which are not stored by the FIFO's 29 and 30. When the waveform amplitude exceeds the threshold THRESHRLL, the control code OOh and a less than threshold count byte LTTCNT, indicating how many below threshold samples were not recorded, are injected into the data stream and waveform storage begins.
  • the minimum number of waveform samples to be stored in a group is set by a re-triggerable prestore- plus-poststore counter 74.
  • the output of the counter 74 is OOh.
  • the output of the counter 74 is load ⁇ ed with a data value of PREPLUSPOST(0:4) and the pre- plus-post count PPPCNT(0:7) begins counting down towards OOh. If the counter 74 reaches OOh, an RLLORNOR circuit 75 causes the pre-plus-post count to wait for the next above threshold excursion.
  • the counter 74 is immediately reloaded with the count of PREPLUSPOST. As long as the output of the coun ⁇ ter 74 is not equal to OOh, the value of the signal IRLLWAVEEN is equal to 0 and the waveform is allowed to be stored in the waveform FIFO's 29 and 30. Thus, in summary, the wave FPGA circuit 25 will store waveform samples in the FIFO's 29 and 30 in a number equal to, or greater than, the pre-plus-post count PPCPNT for each excursion above the user defined threshold THRESHRLL. With reference to Fig.
  • a control signal bus WRITELTT(0:2) signal which is supplied to the FIFOWRIT circuit 46 from the RLL circuit 47, controls the writing of OOh control codes in less-than-threshold counts LTTCNT to the waveform FIFO's 29 and 30.
  • the signal IRLLWAVEEN controls the writing of unmodified waveform data to the waveform FIFO's 29 and 30 with waveform data passing through the FIFOWRIT circuit 46 before being input to the shift-register FIFO's 26 and 27.
  • the signal WAVEACT is equal to 1, waveform data flows continuously through the prestore FIFO's 26 and 27.
  • the FIFOWRIT circuit 46 is shown in more detail in Fig.
  • the PRESTORE circuit 80 generates outputs which control the read-en ⁇ able and write-enable lines of the prestore FIFO's 26 and 27 so that data is written to the FIFO's 29 and 30 for four to sixteen sample time pairs before the data is read out of them by the waveform FIFO's 29 and 30.
  • the waveform FIFO's 29 and 30 are able to store data that is relatively old with respect to the time of the threshold crossing and can thereby prestore the data.
  • a WAVELENG circuit 81 shown in Fig. 7 counts the total number of words stored during a single waveform acquisition.
  • the total number of words stored during a single waveform acquisition is needed since the exact number of words stored to the waveform FIFO's 29 and 30 depends to a great extent on the exact nature of the ultrasonic signal being processed. With this count for the total number of words, the CPU 9 in the ultrasonic testing system 10 can determine how many words to read and attribute to the various channels.
  • the ultrasonic testing system 10 can perform as a video rectifier and filter and also a threshold-based run-length encoder. Additionally, the ultrasonic testing system 10 can combine the function of a video rectifier and filter with a threshold-based run- length encoder to achieve compression ratios which are approximately the product of the ratios for the individu- al functions. To combine these functions, the video rectifier and filter function is enabled and then the RLL circuit 47, FIFOWRIT circuit 46, and the PRESTORE circuit 80 are each provided with a copy of the video enable signal VIDEOEN so that instead of processing a new wave- form sample each sample enable period, these circuits process a new sample only once for each video enabled period.
  • the comparator FPGA 32 incorporates a signed peak and time-of-flight (P+TOF) flaw gate for searching a received ultrasonic transducer signal and storing a sin- gle peak amplitude and polarity of the signal and the time-of-flight corresponding to that peak for a user defined search time interval.
  • the comparator FPGA 32 can compress the essential information present in the wave- form into just 3 bytes in those cases where an actual waveform record is not required.
  • Fig. 9 represents a more detailed diagram of the comparator FPGA 32
  • the digital data from the A/D converter 21 is routed through a pair of input registers 91 and 92 with register 91 receiving the undelayed data and register 92 receiving the delayed data.
  • the data from registers 91 and 92 are supplied to a TEST circuit 93 and then to a rectifier and buffer circuit RECTBUFF 94, whose operation is similar to that of rectifier and buffer circuit RECTBUFF 44 shown in Fig. 3.
  • the rectifier and buffer circuit RECTBUFF 94 supplies its outputs to a comparator/time-of-flight circuit COMPTOF 95 and to a comparator/time-of-flight circuit COMPTOF 96.
  • the COMPTOF circuits 95 and 96 perform most of the logic for determining the peak and time-of-flight of the data signal.
  • the COMPTOF circuits 95 and 96 out ⁇ put the peak value of the data signal as a data signal PEAKx(0:7) , output a signal BITOTOFGx for selecting the odd or even sample time when the ultrasonic testing sys- tern 10 is operating at 100 MS/s, and output a signal
  • a MODE circuit 97 generates a group of signals having a general format of GxACT which define hardware gate search intervals requested by the user.
  • GxACT When GxACT is equal to 1, the waveform data is searched for the peak amplitude value.
  • a multi ⁇ plexer 102 is set to select the undelayed rectified data from the rectifier and buffer circuit 94.
  • an ARM circuit 103 With each transition of a signal GxACT from 0 to 1, which defines the beginning of signed peak and time-of-flight interval (P+TOF) , an ARM circuit 103 causes the first waveform sample to be stored in a peak register included within the multiplexer 102.
  • the rectified waveform samples which follow have their magnitudes compared to the present peak values stored in the multiplexer 102 with this comparison being performed by a pair of comparators 104 and 106.
  • the comparator 104 is used to determine whether the new data is greater than the peak value stored in the multiplexer 102 and the comparator 106 is used to determine whether the new delayed data is greater than the peak value stored in the multiplexer 102.
  • the comparator 106 is used to determine whether the new delayed data is greater than the peak value stored in the multiplexer 102.
  • sampling rates less than 100 MS/s only the upper comparator 104 is used. If the amplitudes of the new delayed data and undelayed data are both less than the present peak value, then no action is taken.
  • the cur- rent waveform sample overwrites the peak value stored in the multiplexer 102. Since both the delayed data and the undelayed data may be greater than the peak value stored in the multiplexer 102, the comparator 105 compares the magnitude of the delayed data to that of the undelayed data and signals the multiplexer 102 to select the larger of the two data samples for storage. At the end of each search interval, the peak value stored in the multiplexer 102 is recorded in one of several 8-bit registers in the ISAIN circuit shown in Fig. 4 according to the gate num- ber and channel number.
  • registers may be read and displayed by the CPU 9 using the ISA bus interface cir ⁇ cuit 13.
  • the sign bit of each peak value is preserved by passing through the most-significant bit (D7) of the original input sample.
  • the comparator FPGA 32 trans- mits the STOFGx signals and the BITOTOFGx signals to the timer FPGA 33 which includes time-of-flight counters.
  • Fig. 11 provides a more detailed diagram of the timer FPGA 33
  • Fig. 12 provides a more detailed diagram of a TIMER circuit 110 which is shown in Fig. 11.
  • Fig. 13 further illustrates the time-of-flight circuit 120 ⁇ hown in Fig. 12.
  • a time-of-flight coun ⁇ ter 130 is a 16-bit counter for counting the number of sample enable periods after the "main bang."
  • the main bang refers to the high-voltage pulse which causes the initial output pulse of ultrasonic energy from the ultra ⁇ sonic transducer 7.
  • the present time-of-flight is stored in an appropriate 16-bit time-of-flight register REG16BOB according to channel number, gate number, and type of gate.
  • the signal BITOTOFGx is used for TOFGxy(O)
  • TOF(0:14) is used for TOFGxy(1:15)
  • TOF(15) is discarded.
  • the time-of-flight registers TOFGxy may be read by the CPU 9 through the ISA bus interface circuit 13.
  • the ultrasonic testing system 10 can also search an ultrasound-derived signal and store the time-of-flight corresponding to the first excursion of the signal through a user selected threshold for a user defined search time interval.
  • the signal GxACT is equal to 1
  • the magni ⁇ tude of the rectified waveform sample is compared to a threshold value THRESH(0:6) by the two comparators 104 and 106, with only the upper comparator 104 being opera ⁇ tive at a sampling rate less than 100 MS/s. If the amplitude of the data sample is less than the specified threshold THRESH, then no action is taken. On the other hand, if the amplitude of the sample is greater than the threshold THRESH, a store time-of-flight signal STOF is issued to the timer FPGA 33.
  • the comparators 95 and 96 therefore command the timer FPGA 33 to store the time-of-flight according to the first excursion of the signal through the threshold THRESH in a manner similar to that for the signed peak and time-of-flight described above.
  • the reference value for comparison is not a present peak value of the sampled data but rather is a user-selected threshold THRESH.
  • the data signal PEAK(0:6) is a static symbol and is equal to the user-selected threshold THRESH.
  • STOF stored time-of-flight pulse
  • the ultrasonic testing system 10 can also operate in an interface gate mode in which a flaw gate search and/or waveform store process is delayed until the re ⁇ ceived ultrasonic transducer signal exceeds a user-selec ⁇ table threshold during a user-selectable search time interval.
  • the comparator/time- of-flight circuit COMPTOF 95 used for flaw gate 1 is also used for the interface gate function.
  • An interface gate search interval is defined as the first of two G1ACT intervals, which is signaled by an INTERFACEACT signal being equal to 1.
  • the INTERFACEACT signal is generated by the MODE circuit 97.
  • a unique threshold is available for the interface gate which is selected by a multiplexer 151 shown in Fig. 15, which is found within an ISAOUT circuit 140 shown in Fig. 14.
  • the multiplexer 151 se ⁇ lects the unique threshold based on the INTERFACEACT signal being equal to 1.
  • the timer FPGA 33 is also placed in an interface gate mode causing the timer FPGA 33 to end the first interface gate search interval GIACT as soon as the first stored time-of-flight pulse STOF is received.
  • This transition of the interface gate interval GIACT is caused by an ENDIGATEx signal, which is generated by the time-of-flight (TOF) circuit
  • the ultrasonic testing system 10 may be placed in the interface gate mode in many different applications. For instance, in a water tank scan of a submerged part with a variable-height surface, the ending of an inter ⁇ face gate search interval after a threshold crossing can be used to delay storage of waveform data until after the ultrasound has passed through the water and struck the front interface of the part. Thus, the unnecessary stor ⁇ age of data for the water path may be avoided by placing the ultrasonic testing ⁇ ystem 10 in the interface gate mode.
  • the recorded interface gate time-of-flight (TOF) can also be used to map the surface height of the part.
  • the timer FPGA 33 is used in conjunction with the two 8K by 8-bit SRAM's 35 and 36 to define a waveform acqui ⁇ ition interval and a hardware gate ⁇ earch interval.
  • an 8-bit counter 160 counts down through event states or interval numbers and, in general, provides an address for the interval mode static RAM's 35 and 36.
  • a thirteen-bit counter 161 main ⁇ tains the event counter 160 in each state for the desired amount of time. More specifically, when the output INTQ(0:12) of the counter 161 i ⁇ equal to 0, the event counter 160 i ⁇ enabled.
  • the static RAM's 35 and 36 have
  • the static RAM's 35 and 36 also have bits for arbitrarily programming the ultrasonic testing system 10 in one of eight modes, corresponding to the possible combinations of a waveform store enable WAVEEN, a gate 1 enable G1EN, and a gate 2 enable G2EN. These three bits of the static RAM's 35 and 36 define waveform acquisition intervals and hardware gate search intervals for the comparator FPGA 32 and for the wave FPGA 33. Inactive delay intervals are defined by programming events in intervals for which some or all of the WAVEEN, G1EN, and G2EN signal lines are inactive. In operation, prior to the main bang, the static
  • RAM's 35 and 36 must be loaded with the appropriate in ⁇ terval counts in bits 3 to 15 and the appropriate corre ⁇ sponding gate modes in bits 0 to 2.
  • the event counter 160 and interval timer 161 are loaded with the initial count EVENTS(0:6) and the initial interval INTERVAL(0:12) by reset signals PREBANGRS and PREBANGINIT. As soon a ⁇ the ⁇ ample enable SAMPLEN signal goes active, the event counter 160 decre ⁇ ments its count and the interval timer 161 begins count- ing down.
  • the present value of the INTERVAL(0:12) is loaded into the interval timer 161 from the static RAM's 35 and 36 and the event counter 160 decrements thereby producing a new address for the static RAM' ⁇ 35 and 36.
  • Thi ⁇ process continues until both counters 160 and 161 reach 0 at which time both counters 160 and 161 stop.
  • the gate intervals are defined by the logic level ⁇ appearing at the SRAM's 35 and 36 outputs (0:2) during the countdown of the counters 160 and 161.
  • the three bits (0:2) of the SRAM are used to place the ultrasonic testing system 10 in one of eight modes. More specifically, bit 0 is set high to enable waveform storage and is set low to di ⁇ able wave ⁇ form ⁇ torage.
  • bit 1 is set high and is set low to disable a hardware gate 1 ⁇ earch.
  • the remaining bit namely bit 2 is set high to enable a hardware gate 2 search and is set low to disable a hardware gate 2 search.
  • These mode bits (0:2) are concatenated to the interval bits (3:12) corresponding to the following interval.
  • the event counter output bits are connected to the input of an OCTAL OR gate, whose second inputs are connected to the complement of the ISA interface IMSRAM address register.
  • the address register must be set to FFh during the exam and the EVENT counter 160 must be reset by the CPU 9.
  • the waveform and hardware GATE1 events are referenced to the end of the interface gate.
  • the con ⁇ tents for the ISA address event SRAM are as follows:
  • the ultrasonic testing system 10 can gener- ate multiple gate interval ⁇ wherein these intervals may be concatenated or, alternatively, may be disjoint.
  • the number of gates may be expanded by one gate per bit width of timer memory. For higher number of gates, much more power and logic would be consumed with the conventional arrangement of one delay timer and one width timer per gate.
  • the ultrasonic testing system 10 has a multi ⁇ channel (MC) control bus, which is a three signal bus passing through a multi-channel buffer circuit 37 to the timer FPGA 33.
  • the multi-channel control bus is con ⁇ nected to each UT System Board in the ultrasonic te ⁇ ting system.
  • the multi-channel control logic resides in the timer FPGA 33.
  • Fig. 17 is a block diagram of an MC circuit 111 ⁇ hown in Fig. 11 while Figs. 18 and 19 respectively illu ⁇ trate an MCMASTER circuit 171 and an MCSLAVE circuit 172 shown in Fig. 17.
  • a multi-channel master or simply master
  • the master 171 drives the multi-channel control bus and the computer bus Interrupt Request (IRQ) line.
  • IRQ computer bus Interrupt Request
  • all of the boards have active multi-channel slaves 172.
  • the three lines comprising the multi-channel control bus are an MCSTANDBY signal line, an MCDECBANGCNT signal line, and an MCSTARTBANG signal line, which are effectively connected from the master 171 to each slave 172.
  • the master 171 manipulates these line ⁇ to make a ⁇ o-called "slave bang counter" 193 on each board count down.
  • Each slave 172 on the various board ⁇ compare ⁇ the current bang count to it' ⁇ own bang a ⁇ ignment to decide whether to acquire data during the current bang.
  • the bang is the high-voltage pulse which causes the initial output pulse of ultrasonic energy from the transducer 7. More specifically, in operation during power-on, the CPU 9 automatically initializes all boards to be slaves 172. The CPU 9 next initializes only one of the boards to be the master 172 and program ⁇ the number of bang ⁇ per grid crossing BANGS(0:3) as well as the time between bangs IBANGDELAY(5: 12) .
  • the master 171 When the master 171 is triggered by a trigger multi-channel control signal TRIGGERMC having a value of 1, the master 171 drops the MCSTANDBY signal line to 0, which initializes the slave bang counters 193, and issue ⁇ an MCSTARTBANG pulse.
  • the slaves 172 have circuits 191 and 192 for determining whether their bang as ⁇ ignment BASSIGNMENT matche ⁇ the current bang count BANGCNT and, if it does, will generate a board enable signal BOARDEN to start acquisition.
  • An inter-bang delay counter 181 in the master 171 will begin to count down and, when it reaches 0, a decrement bang count pul ⁇ e MCDECBANGCNT will be issued. This pulse
  • MCDECBANGCNT causes a master bang counter 185 and all slave bang counters 193 to decrement their bang count. At seven microseconds later, another start bang pulse MCSTARTBANG is issued by the master 171. This proce ⁇ continue ⁇ until the bang count BANGCNT i ⁇ reduced to 0 and the inter-bang delay count i ⁇ 0, at which time an interrupt IRQACQ i ⁇ i ⁇ ued, an output of flip flop 183 causes the signal line MCSTANDBY to go high, and the control by the master 171 is inhibited.
  • Each channel in the ultrasonic testing system 10 can be programmed to selectively fire its pulser in pulser or prea p circuits 12 or 14 during acquisition. Therefore, multiple chan ⁇ nels may be programmed to fire simultaneously, if desired. Multiple boards 10 can be programmed to acquire data simultaneously in close synchronization to each other .
  • the multi-channel controller 111 is fa ⁇ t, flexi ⁇ ble, and expandable and uses only one interrupt per grid crossing by the acquisition system, regardless of the number of channels, which thereby reduces computer bus overhead.
  • up to 8 boards and 16 channels may be used, with each board multiplexing 2 analog channels to one A-to-D circuit 18.
  • the ultra ⁇ sonic testing sy ⁇ tem 10 according to the invention allows simultaneou ⁇ waveform and/or hardware gate acquisition of data on as many channels as there are boards.
  • the inven ⁇ tion therefore avoids the disadvantage of the prior art which required multiple bangs and their associated ring- down time in a time-multiplexed sy ⁇ tem.
  • An ultra ⁇ onic te ⁇ ting system provides a number of advantage ⁇ over exi ⁇ ting testing systems.
  • the ultrasonic testing system provides a fast recovery, signed digital hardware video rectifier and filter which is capable of compre ⁇ s- ing data in received ultrasonic transducer signals by a fixed ratio of up to 16:1 or more.
  • the rectifier and filter stores the value of the highest-amplitude sample in a group of samples and recovers faster than conven- tional analog versions.
  • An ultrasonic testing sy ⁇ tem al ⁇ o provides a higher resolution rectifier and filter which is capable of preserving the exact time-of-flight by adding one byte of timing information per waveform sample.
  • An ultrasonic testing system is also operable as a hardware digital thresh ⁇ old-based run-length encoder for compressing data in received ultrasonic transducer signals and for storing only that data whose amplitude exceeds a user- ⁇ electable threshold.
  • the threshold-based run-length encoding is enhanced by storing a user-selectable number of data points both before and after the below-to-above and above-to-below threshold cros ⁇ ing ⁇ , re ⁇ pectively.
  • An ultrasonic testing system may further combine the thresh- old-based run-length encoding with the signed digital hardware video rectifier and filter to achieve very high waveform compression ratios.
  • An ultrasonic testing system provides the capability for a number of digital hardware gates. For instance, an ultrasonic testing system can search a received ultrasonic transducer signal and store the peak amplitude and polarity and the time- of-flight corresponding to that peak for a user-defined search interval. Also, a threshold flaw gate may be provided for searching an ultrasound-derived ⁇ ignal and storing the time-of-flight corresponding to the first excur ⁇ ion of the ⁇ ignal through a user-selected threshold for a user-defined search interval. As another example, an interface gate can be provided for delaying the normal flaw gate search and waveform store process until the received ultrasonic transducer signal exceeds a user- selectable threshold for a user-selectable search time interval.
  • An ultrasonic te ⁇ ting system also provide ⁇ for compact logic control of three gate ⁇ with only two counters.
  • the intervals may be concatenated and can be expanded by one gate per bit width of timer memory.
  • the invention provides for higher numbers of gates with les ⁇ power and logic than that required for a conventional arrangement of one delay timer and one width timer per gate.
  • An ultrasonic testing system also provides a fast, flexible, and expandable multi-channel controller which uses only one interrupt per grid crossing by acquisition system regardles ⁇ of the number of channel ⁇ .
  • a multi ⁇ channel testing system permits simultaneous waveform and/or hardware gate acquisition of data on numerous channels and has parallel processing of two data streams.

Landscapes

  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Health & Medical Sciences (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Remote Sensing (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Life Sciences & Earth Sciences (AREA)
  • Chemical & Material Sciences (AREA)
  • Analytical Chemistry (AREA)
  • Biochemistry (AREA)
  • General Health & Medical Sciences (AREA)
  • Immunology (AREA)
  • Pathology (AREA)
  • Investigating Or Analyzing Materials By The Use Of Ultrasonic Waves (AREA)

Abstract

An ultrasonic testing system can receive data from at least two ultrasonic transducers and process the data in parallel to each other. The testing system can compress the data by a fixed ratio by storing the value of the sample having the highest amplitude out of a group of samples. The testing system can also provide threshold-based run-length encoding by compressing data by only storing samples which exceed a user-defined threshold value as well as a user-defined range of samples surrounding said samples. The ultrasonic testing system also provides a hardware gate for storing a peak amplitude and associated time-of-flight for a user-defined interval and a gate for storing the time-of-flight for the first excursion of the data through a user-defined threshold and interval. The operation of these gates or the storage of waveform data may be delayed by a constant delay or until the data exceeds a user-selectable threshold during a user-selectable time interval. The system also provides a multi-channel design allowing simultaneous waveform and/or hardware gate acquisition of data on more than one channel and permitting the parallel processing of data.

Description

ULTRASONIC TESTING (UT) SYSTEM SIGNAL PROCESSING
BACKGROUND OF THE INVENTION
Field of the Invention The invention generally relates to an ultrasonic testing system and, more particularly, to an ultrasonic testing system for use in non-destructive image testing using A/D conversion of ultrasonic sensor signals to digital signals.
Description of the Prior Art
Non-invasive ultrasonic testing systems are known for a number of uses, such as flaw detection and struc¬ tural integrity. Typically, ultrasonic testing systems have a single channel of analog data acquisition and data processing capability. The received analog data is con¬ verted into a digital format and is processed prior to displaying an image. Because scan rates are preferably as fast as possible and due to the large areas scanned, large amounts of digital data are stored and processed by the ultrasonic testing systems. The flaws and structural defects, however, usually only occupy a small proportion of the area scanned by the ultrasonic test probe and thus only a small fraction of the overall stored data. As a result of this large amount of data, the conventional ultrasonic testing systems have required large storage and processing capability for only a minimum amount of pertinent data.
In addition to requiring a large storage and pro- cessing capability, the large amounts of data that are stored and processed render it difficult to quickly pro¬ cess the data using general purpose computers and soft¬ ware. It is therefore a problem in the prior art to be able to quickly scan parts for which large amounts of data are required, particularly if any sort of data com- pression is required.
While some ultrasonic testing systems can accommo¬ date more than one channel, these systems typically time- multiplexed the signals from the different channels to- gether. These systems still required a large storage area and, due to the additional channel capability, were usually larger, bulkier, and more expensive. The multi¬ ple channel testing systems, however, were still rela¬ tively slow due to the fact that they typically convert only one channel at a time to digital data, and required the general purpose computer hardware and software to process large quantities of raw data.
BRIEF SUMMARY OF THE INVENTION: it is an object of the invention to provide an ultrasonic testing system which can provide a real-time view of scanned area with a superior price-performance ratio.
It is another object of the invention to provide an ultrasonic testing system which can compress data in received ultrasonic transducer signals.
It is another object of the invention to provide an ultrasonic testing system which can compress data in received ultrasonic transducer signals, and store only data in, or near excursions above a threshold value.
It is a further object of the invention to provide an ultrasonic tester providing a digital hardware gate.
It is yet a further object of the invention to quickly process data from more than one channel. Additional objects, advantages and novel features of the invention will be set forth in the description which follows, and will become apparent to those skilled in the art upon reading this description or practicing the invention. The objects and advantages of the inven- tion may be realized and attained by the appended claims. To achieve the foregoing and other objects, in accordance with the present invention, as embodied and broadly described herein, an ultrasonic testing circuit has a pulsing circuit for stimulating an ultrasonic transducer with a voltage signal and for receiving an analog data signal from the transducer. An analog-to- digital converter receives the analog signal and converts the analog data signal into digital data. A timing cir¬ cuit defines delay and sampling intervals. A counter circuit defines groups of digital data samples, prefer¬ ably 2 to 16 or more. After the specified delay, a peak detector circuit acquires a peak value for each of the groups of digital data samples. The peak values for each group are then stored, whereby the waveform data becomes compressed, preferably by a factor of 2 to 16 or more. In another aspect of the invention, the sampling interval is defined to be a period of starting time be¬ fore and ending time after an excursion of the digital data above a user-defined threshold during a user-defined search interval. In this manner, the ultrasonic testing system provides threshold-based run-length encoding of the digital data, compressing the data by an additional factor of up to 128:1.
In yet further aspects of the invention, the ultrasonic testing system provides digital hardware gates for the storage of certain data. The hardware gate may search a received ultrasonic transducer signal and store the peak amplitude and polarity and the time-of-flight associated with the peak for a user-defined interval. The hardware gate may alternatively search the signal and store the time-of-flight corresponding to the first ex¬ cursion of the signal through a user-defined threshold during a user-defined interval. These gates may be de¬ layed or the waveform storage may be delayed until the transducer signal exceeds a user-defined threshold during a user-defined period of time.
In another aspect of the invention, an ultrasonic testing system receives more than one analog signal from a respective number of ultrasonic transducers. The data is converted into digital data with the data from one transducer being delayed relative to the data from at least one other transducer. In this manner, more than one data signal can be processed in parallel with the others and can quickly provide a display of the results in real-time.
These and other features of this invention will become apparent from a detailed review of this specifica¬ tion, taken in conjunction with the accompanying drawings and the written description.
BRIEF DESCRIPTION OF THE DRAWINGS:
The accompanying drawings, which are incorporated in, and form a part of, the specification, illustrate embodiments of the present invention and, together with the description, serve to explain the principles of the invention.
In the drawings:
Fig. 1 (comprising Figs. IA, IB and IC) is a block diagram of an ultrasonic testing system according to a preferred embodiment of the invention;
Fig. 2 (comprising Figs. 2A, 2B, 2C, 2D, 2E and 2F) is a block diagram of an A/D converter shown in Fig.
1;
Fig. 3 (comprising Figs. 3A, 3B, 3C, 3D, 3E, and 3F) is a block diagram of a wave field programmable gate array (FPGA) shown in Fig. 2;
Fig. 4 is a schematic of a rectifying circuit; Fig. 5 (comprising Figs. 5A, 5B, 5C and 5D) is a block diagram of a VIDEO circuit shown in Fig. 3; Fig. 6 (comprising Figs. 6A, 6B, 6C, 6D, 6E and 6F) is a block diagram of an RLL circuit shown in Fig. 3;
Fig. 7 (comprising Figs. 7A, 7B, 7C, 7D, 7E and 7F) is a block diagram of a FIFOWRIT circuit shown in Fig. 3; Fig. 8 (comprising Figs. 8A, 8B, 8C and 8D) is a block diagram of a PRESTORE circuit shown in Fig. 7;
Fig. 9 (comprising Figs. 9A, 9B, 9C, 9D, 9E and 9F) is a block diagram of a comparator FPGA shown in Fig. 2; Fig. 10 (comprising Figs. IOA, 10B, IOC, 10D, 10E and 10F) is a block diagram of a compare time-of-flight
COMPTOF circuit shown in Fig. 9;
Fig. 11 (comprising Figs. IIA, 11B, IIC and IID) is a block diagram of a timer FPGA shown in Fig. 2; Fig. 12 (comprising Figs. 12A, 12B, 12C and 12D) is a block diagram of a TIMER circuit shown in Fig. 11; Fig. 13 (comprising Figs. 13A, 13B, 13C and 13D) is a block diagram of a time-of-flight TOF circuit shown in Fig. 12; Fig. 14 (comprising Figs. 14A and 14B) is a block diagram of an ISA circuit shown in Fig. 9;
Fig. 15 (comprising Figs. 15A, 15B, 15C, 15D and
15E) is a block diagram of an ISAOUT circuit shown in
Fig. 14; Fig. 16 (comprising Figs. 16A, 16B, 16C and 16D) is a block diagram of an EVENCNT circuit shown in Fig.
12;
Fig. 17 (comprising Figs. 17A, 17B, 17C and 17D) is a block diagram of an MC circuit shown in Fig. 11; Fig. 18 (comprising Figs. 18A, 18B, 18C, 18D, 18E and 18F) is a block diagram of an MCMASTER circuit shown in Fig. 17; and
Fig. 19 (comprising Figs. 19A, 19B, 19C and 19D) is a block diagram of an MCSLAVE circuit shown in Fig. 17. DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
Reference will now be made in detail to the pre¬ ferred embodiment of the invention, an example of which is illustrated in the accompanying drawings. With reference to Fig. 1, an ultrasonic testing system 10 according to the invention comprises a central processing unit (CPU) 9 which can be connected to a plu¬ rality of boards. While the exemplary system 10 of Fig. 1 has eight boards, it should be understood that the system 10 may have a greater or lesser number of boards. Each board comprises a pair of pulser and pre-amp cir¬ cuits 12 and 14, each of which is connected directly to an ultrasonic transducer 7. Each of the pulser and pre- amp circuits 12 and 14 has a pulsing circuit which is capable of stimulating the ultrasonic transducer 7 with a high voltage pulse and has a pre-amp circuit which can amplify the resultant returning signals from the ultra¬ sonic transducer 7. The pulser and preamp circuits 12 and 14 generate RF output signals which are multiplexed into one second stage amplifier 16 which has an output connected to an A-to-D converter 18. Each board in the ultrasonic testing system 10 further comprises a grid control circuit 11, an ISA bus interface circuit 13, and a power supply 15. The system 10 further includes a display 5 for displaying the results of a scan and, although not shown, includes any suitable input device, such as a keyboard or mouse.
A more detailed diagram of the A-to-D converter 18 is shown in Fig. 2. With reference to Fig. 2, the RF input signal RF IN from the amplifier 16 is passed through an op-amp 20 which level shifts and amplifies the RF input signal. The output of the op-amp 20 is supplied to both analog inputs of an A/D converter 21. The A/D converter 21 is a dual 8-bit monolithic 50 MS/s A/D con- verter. When only an A section output is used, the A/D converter 21 has a sampling rate of 50 MS/s or less. To achieve a sampling rate of 100 MS/s, outputs on both the A section as well as a B section are used. Both the A and B sections of the A/D converter 21 receive a 50 MHz sample clock, with the B section sample clock being de¬ layed by 10 ns by the use of analog delay circuits 22 and 23. As a result, the B section of the A/D converter 21 samples the RF input signal RF IN at a time which is mid¬ way between the sampling times of the A section of the A/D converter 21. By combining the two 8-bit data streams output from the A and B sections, a data stream at 100 MS/s can be formed. In the A/D converter 21, the two sections A and B have matched transfer characteris¬ tics and use the same 2 volt reference. The two 8-bit data streams DA(0:7) and DB(0:7) output from the A/D converter 21 are supplied to a wave field programmable gate array (FPGA) 25. At the wave FPGA 25, video filtering and threshold-based run-length encoding (TRLE) are performed on the data DA and DB. A pair of first-in-first-out (FIFO) memories 26 and 27 prestore some of the data for the threshold-based run- length encoding and a circuit 28 injects "00h" control codes into the data stream for the threshold-based run- length encoding. A second pair of FIFO's 29 and 30 are used in high speed storage of the waveform data and are read out by the ISA bus interface circuit 13 after the waveform storage is complete.
A comparator FPGA 32 receives both the undelayed DA and the delayed DB data streams from the A/D converter 21 in parallel with the wave FPGA 25. The comparator FPGA 32 does not output data streams but rather deter¬ mines peak values in the data streams DA and DB received from the A/D converter 21. This peak data may be read out by the CPU 9 through a data port DATA(0:7) . The comparator FPGA 32 also supplies control signals to a timer FPGA 33 in order to control the storing of ti e-of- flights (TOF) associated with the peak values.
In addition to storing the time-of-flights (TOF) , the timer FPGA 33 has several other purposes. The 50 MHz system clock runs continuously and the rate at which the ultrasonic signal is sampled and processed may be varied by selectively pulsing a sample enable signal (SAMPLEN) so as to enable storage and processing during only one of N clock periods. The timer FPGA 33 is also used in con- junction with two 8K by 8-bit static random access memo¬ ries (SRAM) 35 and 36 to define a waveform acquisition interval and a hardware gate search interval, both of which will be described in more detail below. The timer FPGA 33 includes a hardware gate time-of-flight counter, time-of-flight registers, and multi-channel control cir¬ cuitry, which will also be described in more detail below.
The video rectifier and filter portion of the wave FPGA circuit 25 can compress the data received from the ultrasonic transducer by a fixed ratio of up to 16:1.
The FPGA circuit 25 stores the value of the sample having the highest amplitude in an 8-bit register with the lower 7 bits representing the amplitude and the most-signifi¬ cant representing the sign of the data. The wave FPGA 25 can recover faster than analog versions since the next "bin" is not obscured by the usual analog peak-detector discharge tail.
With reference to Fig. 3 the wave FPGA 25 compris¬ es a pair of registers 41 and 42 with the undelayed A-to- D data DA passing through register 41 and the delayed data DB passing through register 42. From the two regis¬ ters 41 and 42, the data is input into a TEST circuit 43 and then to a rectifier and buffer circuit RECTBUFF 44 where the data is rectified. The A/D converter 21 provides the data DA and DB in an offset binary format so that OOh and Olh represent the most negative inputs, 8Oh represents the middle of the data range, and FEh and FFh represent the most posi¬ tive input. Fig. 4 illustrates an example of a rectifying circuit for one bit of the data signals DA and DB. With reference to Fig. 4, a first stage of the rectifier is a 1's complement full-wave rectifier and comprises logic gates D, E, F, and N. If the input sign determined by data bit D7 is low, indicating that the sample is a nega¬ tive number, a multiplexer N selects a complemented ver¬ sion of the input data. On the other hand, if the input sign determined by data bit D7 is high, indicating that the sample is a positive number, the multiplexer N se- lects the unmodified input data.
The second stage of the rectifier allows for posi¬ tive or negative half-wave rectification instead of just full-wave rectification. The second stage comprises a multiplexer 0 for always selecting output of a ulti- plexer M. The output from the multiplexer O is fed back into non-inverting inputs of AND gates B and C. The AND gates B and C also respectively receive control signals INEGHALF and IPOSHALF. When both of the control signals INEGHALF and IPOSHALF are equal to zero, a full-wave rectified data passes unchanged through the second stage of the rectifier. If on the other hand, the control signal INEGHALF is equal to 1 and the control signal IPOSHALF is equal to 0, then the data bit is replaced by a zero when the input sample is negative. Conversely, if the control signal IPOSHALF is equal to 1 and the control signal INEGHALF is equal to 0, then the data bit is replaced by 0 when the input sample is positive. In this manner, a positive or negative half-wave rectification of the input signal may be accomplished. The sign bit for the data is preserved by passing through the most signif- icant bit, which is D7, of the original input sample. The data streams are re-synchronized with the clock sig¬ nal CLK through the D flip-flop register.
After being rectified within the rectifier and buffer circuit 44, the two 8-bit data streams flow into a VIDEO circuit 45. The VIDEO circuit 45, as shown in more detail in Fig. 5, comprises a counter 60 for counting a programmable number of sample periods to define a video enable period (VIDEOEN) . The video enable period is the interval over which the rectified signal is searched for a maximum amplitude.
In operation, the first input data sample in a video enable period, or sample bin, is always stored in an 8-bit register PEAKREG 61. Since the VIDEO circuit 45 receives two data samples per clock period when the ultrasonic testing system 10 operates at a sampling rate of 100 MS/s, magnitudes of the delayed and undelayed data samples are compared by a middle comparator 64 which signals a multiplexer 66 which of the two samples to select for storage.
During the second and subsequent sample times of the video enable period, magnitudes of the second or subsequent undelayed and delayed samples are compared to that of the present peak value by comparators 63 and 65, respectively. If either the delayed data or the unde¬ layed data is larger than that stored in the peak regis¬ ter 61, comparator 63 or 65 will respectively signal the peak register PEAKREG 61 to store that sample. When both the delayed and undelayed data are larger than the data stored in the peak register 61, the comparator 64 will signal the multiplexer 66 to supply the peak register PEAKREG 61 with the larger of the two samples. This process of comparing the data samples stored in the peak register 61 with the incoming data samples continues until the first sample time in the next video enable period at which time the value from the peak register 61 is transferred out of the VIDEO circuit 45 to a FIFOWRIT circuit 46 so that this value can be recorded as part of the processed waveform. As a result, the wave FPGA circuit 25 can output a data stream having a data rate which is reduced from the input data rate by a factor of N, where N is equal to the ratio of the video enable period over the sample period. The measured time resolution is therefore coarser by a factor of N since each video enable peak is assigned arbitrarily to a sample period bin with the peak ampli¬ tudes being preserved. The wave FPGA circuit 25 performs the logic functions described above at the requisite speed by pipelining the data, by using short critical paths, by employing parallel logic and by selective buff¬ ering.
To achieve a higher resolution, the exact time-of- flight may be preserved by storing one byte or a fraction of one byte of timing information per waveform sample. The timing information is actually a time-of-flight off¬ set which is generated by an extra counter which counts sample enable SAMPLEN periods during each video enable VIDEOEN period. The time-of-flight TOF offset is insert¬ ed into the data stream together with the peak data. As stated above, the wave FPGA circuit 25 is also used for threshold-based run-length encoding and can compress the data received from the ultrasonic transducer 7 by a variable ratio of up to 128:1, with ratios of 5: 1 to 20:1 being common. The wave FPGA 25 performs thresh- old-based run-length encoding by storing only that data having an amplitude which exceeds a user-selectable threshold along with a user selectable number of samples before and after the below-to-above and above-to-below threshold crossings, respectively. The length of the intervals of less-than-threshold (LTT) data are signaled by the injection of control codes OOh and LTT counts directly into the data stream.
With reference to Fig. 3, an RLL circuit 47 re¬ ceives the rectified data from the rectifier and buffer circuit 44 and performs most of the control logic specif¬ ic to threshold-based run-length encoding. The rectified data stream from the rectifier and buffer circuit 44 contains no OOh values and any naturally occurring OOh values in the data stream are removed by the TEST circuit 43 and replaced with Olh. The value of OOh is reserved for use as a control code to signal that a less-than- threshold count will follow.
Fig. 6 illustrates the RLL circuit 47 in more detail. In this diagram, a signal WAVEACT reflects a waveform acquisition interval requested by the user.
When this signal WAVEACT is equal to 1, the data samples for the waveform are recorded and/or compressed by the wave FPGA circuit 25. More specifically, during the interval when the signal WAVEACT is equal to 1, magni- tudes of the rectified waveform samples received from the rectifier and buffer circuit 44 are compared to a user programmable threshold THRESHRLL by a pair of comparators 70 and 71. If the amplitudes of the samples are less than the specified threshold THRESHRLL, then most of the samples are not stored in the waveform FIFO's 29 and 30. A less-than-threshold counter 73 counts the number of samples which are not stored by the FIFO's 29 and 30. When the waveform amplitude exceeds the threshold THRESHRLL, the control code OOh and a less than threshold count byte LTTCNT, indicating how many below threshold samples were not recorded, are injected into the data stream and waveform storage begins.
The minimum number of waveform samples to be stored in a group is set by a re-triggerable prestore- plus-poststore counter 74. During the less-than-thresh- old intervals, and after post-store is finished, the output of the counter 74 is OOh. As soon as waveform storage is resumed, the output of the counter 74 is load¬ ed with a data value of PREPLUSPOST(0:4) and the pre- plus-post count PPPCNT(0:7) begins counting down towards OOh. If the counter 74 reaches OOh, an RLLORNOR circuit 75 causes the pre-plus-post count to wait for the next above threshold excursion. If, on the other hand, an above threshold excursion is detected before reaching OOh, the counter 74 is immediately reloaded with the count of PREPLUSPOST. As long as the output of the coun¬ ter 74 is not equal to OOh, the value of the signal IRLLWAVEEN is equal to 0 and the waveform is allowed to be stored in the waveform FIFO's 29 and 30. Thus, in summary, the wave FPGA circuit 25 will store waveform samples in the FIFO's 29 and 30 in a number equal to, or greater than, the pre-plus-post count PPCPNT for each excursion above the user defined threshold THRESHRLL. With reference to Fig. 3, a control signal bus WRITELTT(0:2) signal, which is supplied to the FIFOWRIT circuit 46 from the RLL circuit 47, controls the writing of OOh control codes in less-than-threshold counts LTTCNT to the waveform FIFO's 29 and 30. The signal IRLLWAVEEN controls the writing of unmodified waveform data to the waveform FIFO's 29 and 30 with waveform data passing through the FIFOWRIT circuit 46 before being input to the shift-register FIFO's 26 and 27. As stated above, while the signal WAVEACT is equal to 1, waveform data flows continuously through the prestore FIFO's 26 and 27. The FIFOWRIT circuit 46 is shown in more detail in Fig. 7 with a PRESTORE circuit 80 within the FIFOWRIT circuit 46 being shown in further detail in Fig. 8. The PRESTORE circuit 80 generates outputs which control the read-en¬ able and write-enable lines of the prestore FIFO's 26 and 27 so that data is written to the FIFO's 29 and 30 for four to sixteen sample time pairs before the data is read out of them by the waveform FIFO's 29 and 30. By storing the data for a number of samples time pairs in the shift register FIFO's 26 and 27 before the data is read, the waveform FIFO's 29 and 30 are able to store data that is relatively old with respect to the time of the threshold crossing and can thereby prestore the data.
A WAVELENG circuit 81 shown in Fig. 7 counts the total number of words stored during a single waveform acquisition. The total number of words stored during a single waveform acquisition is needed since the exact number of words stored to the waveform FIFO's 29 and 30 depends to a great extent on the exact nature of the ultrasonic signal being processed. With this count for the total number of words, the CPU 9 in the ultrasonic testing system 10 can determine how many words to read and attribute to the various channels.
As discussed above, the ultrasonic testing system 10 can perform as a video rectifier and filter and also a threshold-based run-length encoder. Additionally, the ultrasonic testing system 10 can combine the function of a video rectifier and filter with a threshold-based run- length encoder to achieve compression ratios which are approximately the product of the ratios for the individu- al functions. To combine these functions, the video rectifier and filter function is enabled and then the RLL circuit 47, FIFOWRIT circuit 46, and the PRESTORE circuit 80 are each provided with a copy of the video enable signal VIDEOEN so that instead of processing a new wave- form sample each sample enable period, these circuits process a new sample only once for each video enabled period.
The comparator FPGA 32 incorporates a signed peak and time-of-flight (P+TOF) flaw gate for searching a received ultrasonic transducer signal and storing a sin- gle peak amplitude and polarity of the signal and the time-of-flight corresponding to that peak for a user defined search time interval. The comparator FPGA 32 can compress the essential information present in the wave- form into just 3 bytes in those cases where an actual waveform record is not required.
With reference to Fig. 9, which represents a more detailed diagram of the comparator FPGA 32, the digital data from the A/D converter 21 is routed through a pair of input registers 91 and 92 with register 91 receiving the undelayed data and register 92 receiving the delayed data. The data from registers 91 and 92 are supplied to a TEST circuit 93 and then to a rectifier and buffer circuit RECTBUFF 94, whose operation is similar to that of rectifier and buffer circuit RECTBUFF 44 shown in Fig. 3. The rectifier and buffer circuit RECTBUFF 94 supplies its outputs to a comparator/time-of-flight circuit COMPTOF 95 and to a comparator/time-of-flight circuit COMPTOF 96. The COMPTOF circuits 95 and 96 perform most of the logic for determining the peak and time-of-flight of the data signal. The COMPTOF circuits 95 and 96 out¬ put the peak value of the data signal as a data signal PEAKx(0:7) , output a signal BITOTOFGx for selecting the odd or even sample time when the ultrasonic testing sys- tern 10 is operating at 100 MS/s, and output a signal
STOFGx for signaling that the time-of-flight should be stored.
A MODE circuit 97 generates a group of signals having a general format of GxACT which define hardware gate search intervals requested by the user. When GxACT is equal to 1, the waveform data is searched for the peak amplitude value. With reference to Fig. 10, a multi¬ plexer 102 is set to select the undelayed rectified data from the rectifier and buffer circuit 94. With each transition of a signal GxACT from 0 to 1, which defines the beginning of signed peak and time-of-flight interval (P+TOF) , an ARM circuit 103 causes the first waveform sample to be stored in a peak register included within the multiplexer 102. The rectified waveform samples which follow have their magnitudes compared to the present peak values stored in the multiplexer 102 with this comparison being performed by a pair of comparators 104 and 106. The comparator 104 is used to determine whether the new data is greater than the peak value stored in the multiplexer 102 and the comparator 106 is used to determine whether the new delayed data is greater than the peak value stored in the multiplexer 102. At sampling rates less than 100 MS/s, only the upper comparator 104 is used. If the amplitudes of the new delayed data and undelayed data are both less than the present peak value, then no action is taken. On the other hand, if the amplitude of either the delayed data or undelayed data is greater than the peak value stored in the multiplexer 102, then the cur- rent waveform sample overwrites the peak value stored in the multiplexer 102. Since both the delayed data and the undelayed data may be greater than the peak value stored in the multiplexer 102, the comparator 105 compares the magnitude of the delayed data to that of the undelayed data and signals the multiplexer 102 to select the larger of the two data samples for storage. At the end of each search interval, the peak value stored in the multiplexer 102 is recorded in one of several 8-bit registers in the ISAIN circuit shown in Fig. 4 according to the gate num- ber and channel number. These registers may be read and displayed by the CPU 9 using the ISA bus interface cir¬ cuit 13. The sign bit of each peak value is preserved by passing through the most-significant bit (D7) of the original input sample. As shown in Fig. 2, the comparator FPGA 32 trans- mits the STOFGx signals and the BITOTOFGx signals to the timer FPGA 33 which includes time-of-flight counters. Fig. 11 provides a more detailed diagram of the timer FPGA 33 and Fig. 12 provides a more detailed diagram of a TIMER circuit 110 which is shown in Fig. 11. Fig. 13 further illustrates the time-of-flight circuit 120 εhown in Fig. 12. As shown in Fig. 13, a time-of-flight coun¬ ter 130 is a 16-bit counter for counting the number of sample enable periods after the "main bang." The main bang refers to the high-voltage pulse which causes the initial output pulse of ultrasonic energy from the ultra¬ sonic transducer 7. Whenever a store time-of-flight STOFx pulse is received, the present time-of-flight is stored in an appropriate 16-bit time-of-flight register REG16BOB according to channel number, gate number, and type of gate. Since, at a sampling rate of 100 MS/s, two data samples are received for each 50 MHz clock period, the signal BITOTOFGx is used for TOFGxy(O) , TOF(0:14) is used for TOFGxy(1:15) , and TOF(15) is discarded. The time-of-flight registers TOFGxy may be read by the CPU 9 through the ISA bus interface circuit 13.
In addition to storing the time-of-flight associ¬ ated with a peak value, the ultrasonic testing system 10 can also search an ultrasound-derived signal and store the time-of-flight corresponding to the first excursion of the signal through a user selected threshold for a user defined search time interval. With reference to Fig. 10, while the signal GxACT is equal to 1, the magni¬ tude of the rectified waveform sample is compared to a threshold value THRESH(0:6) by the two comparators 104 and 106, with only the upper comparator 104 being opera¬ tive at a sampling rate less than 100 MS/s. If the amplitude of the data sample is less than the specified threshold THRESH, then no action is taken. On the other hand, if the amplitude of the sample is greater than the threshold THRESH, a store time-of-flight signal STOF is issued to the timer FPGA 33.
The comparators 95 and 96 therefore command the timer FPGA 33 to store the time-of-flight according to the first excursion of the signal through the threshold THRESH in a manner similar to that for the signed peak and time-of-flight described above. One difference, however, is that the reference value for comparison is not a present peak value of the sampled data but rather is a user-selected threshold THRESH. As a result, the data signal PEAK(0:6) is a static symbol and is equal to the user-selected threshold THRESH. Another difference is a stored time-of-flight pulse (STOF) is not necessari¬ ly issued at the beginning of each flaw gate. Further, another difference is that once a single store time-of- flight (STOF) has been issued, no more stored time-of- flight pulses (STOF) will occur during the gate interval. The ultrasonic testing system 10 can also operate in an interface gate mode in which a flaw gate search and/or waveform store process is delayed until the re¬ ceived ultrasonic transducer signal exceeds a user-selec¬ table threshold during a user-selectable search time interval. With reference to Fig. 9, the comparator/time- of-flight circuit COMPTOF 95 used for flaw gate 1 is also used for the interface gate function. An interface gate search interval is defined as the first of two G1ACT intervals, which is signaled by an INTERFACEACT signal being equal to 1. The INTERFACEACT signal is generated by the MODE circuit 97. A unique threshold is available for the interface gate which is selected by a multiplexer 151 shown in Fig. 15, which is found within an ISAOUT circuit 140 shown in Fig. 14. The multiplexer 151 se¬ lects the unique threshold based on the INTERFACEACT signal being equal to 1. When the ultrasonic testing system 10 is placed in the interface gate mode, the timer FPGA 33 is also placed in an interface gate mode causing the timer FPGA 33 to end the first interface gate search interval GIACT as soon as the first stored time-of-flight pulse STOF is received. This transition of the interface gate interval GIACT is caused by an ENDIGATEx signal, which is generated by the time-of-flight (TOF) circuit
120, shown in Fig. 13.
The ultrasonic testing system 10 may be placed in the interface gate mode in many different applications. For instance, in a water tank scan of a submerged part with a variable-height surface, the ending of an inter¬ face gate search interval after a threshold crossing can be used to delay storage of waveform data until after the ultrasound has passed through the water and struck the front interface of the part. Thus, the unnecessary stor¬ age of data for the water path may be avoided by placing the ultrasonic testing εystem 10 in the interface gate mode. The recorded interface gate time-of-flight (TOF) can also be used to map the surface height of the part. As discussed above, the timer FPGA 33 is used in conjunction with the two 8K by 8-bit SRAM's 35 and 36 to define a waveform acquiεition interval and a hardware gate εearch interval. With reference to Fig. 16, which shows the EVENTCNT circuit 122, an 8-bit counter 160 counts down through event states or interval numbers and, in general, provides an address for the interval mode static RAM's 35 and 36. A thirteen-bit counter 161 main¬ tains the event counter 160 in each state for the desired amount of time. More specifically, when the output INTQ(0:12) of the counter 161 iε equal to 0, the event counter 160 iε enabled. The static RAM's 35 and 36 have
13 bits for storing interval length which are loaded into the interval timer 161 at the beginning of each interval. The static RAM's 35 and 36 also have bits for arbitrarily programming the ultrasonic testing system 10 in one of eight modes, corresponding to the possible combinations of a waveform store enable WAVEEN, a gate 1 enable G1EN, and a gate 2 enable G2EN. These three bits of the static RAM's 35 and 36 define waveform acquisition intervals and hardware gate search intervals for the comparator FPGA 32 and for the wave FPGA 33. Inactive delay intervals are defined by programming events in intervals for which some or all of the WAVEEN, G1EN, and G2EN signal lines are inactive. In operation, prior to the main bang, the static
RAM's 35 and 36 must be loaded with the appropriate in¬ terval counts in bits 3 to 15 and the appropriate corre¬ sponding gate modes in bits 0 to 2. Just prior to each main bang, the event counter 160 and interval timer 161 are loaded with the initial count EVENTS(0:6) and the initial interval INTERVAL(0:12) by reset signals PREBANGRS and PREBANGINIT. As soon aε the εample enable SAMPLEN signal goes active, the event counter 160 decre¬ ments its count and the interval timer 161 begins count- ing down. When the interval timer 161 reaches 0, the present value of the INTERVAL(0:12) is loaded into the interval timer 161 from the static RAM's 35 and 36 and the event counter 160 decrements thereby producing a new address for the static RAM'ε 35 and 36. Thiε process continues until both counters 160 and 161 reach 0 at which time both counters 160 and 161 stop. The gate intervals are defined by the logic levelε appearing at the SRAM's 35 and 36 outputs (0:2) during the countdown of the counters 160 and 161. As stated above, the three bits (0:2) of the SRAM are used to place the ultrasonic testing system 10 in one of eight modes. More specifically, bit 0 is set high to enable waveform storage and is set low to diεable wave¬ form εtorage. To enable a hardware gate 1 εearch, bit 1 is set high and is set low to disable a hardware gate 1 εearch. The remaining bit, namely bit 2, is set high to enable a hardware gate 2 search and is set low to disable a hardware gate 2 search. These mode bits (0:2) are concatenated to the interval bits (3:12) corresponding to the following interval.
In order to minimize logic gate count and propaga¬ tion delay, the event counter output bits are connected to the input of an OCTAL OR gate, whose second inputs are connected to the complement of the ISA interface IMSRAM address register. As a result, the address register must be set to FFh during the exam and the EVENT counter 160 must be reset by the CPU 9.
An example of the programming for the SRAM's 35 and 36 is based on the following conditions: FS= 50 MS/s, interface gate enabled, εearch interval delay=3us, width=4us, waveform gate interval having a delay=lus, a width-=10us, a hardware gate 1 εearch interval having a delay=3us, width=3us, and a hardware gate 2 search inter¬ val disabled. The waveform and hardware GATE1 events are referenced to the end of the interface gate. The con¬ tents for the ISA address event SRAM are as follows:
ISA
ADDRESS EVENT HEX INTERVAL. BIN DEC. MODE.BIN MODE
F8h 7 4A8h 0000010010101 149 000 dummy startup
F9h 6 638h 0000011000111 199 000 inter, delay
FAh 5 152h 0000000101010 42 010 inter, search
FBh 4 350h 0000001101010 106 000 a-gate delay
FCh 3 4A9h 0000010010101 149 001 a-gate active
FDh 2 7CBh 0000011111001 249 011 a-gate, h. . gate
FEh 1 51h 0000000001010 10 001 a-gate active
FFh 0 Oh 0000000000000 0 000 wind-down
Table 1
Thus , the ultrasonic testing system 10 can gener- ate multiple gate intervalε wherein these intervals may be concatenated or, alternatively, may be disjoint. The number of gates may be expanded by one gate per bit width of timer memory. For higher number of gates, much more power and logic would be consumed with the conventional arrangement of one delay timer and one width timer per gate.
The ultrasonic testing system 10 has a multi¬ channel (MC) control bus, which is a three signal bus passing through a multi-channel buffer circuit 37 to the timer FPGA 33. The multi-channel control bus is con¬ nected to each UT System Board in the ultrasonic teεting system. The multi-channel control logic resides in the timer FPGA 33. Fig. 17 is a block diagram of an MC circuit 111 εhown in Fig. 11 while Figs. 18 and 19 respectively illuεtrate an MCMASTER circuit 171 and an MCSLAVE circuit 172 shown in Fig. 17.
With reference to Figs. 17 to 19, only one board out of multiple boards in the ultrasonic testing system 10 is initialized by the CPU 9 to be an active multi¬ channel master, or simply master, and only the master 171 drives the multi-channel control bus and the computer bus Interrupt Request (IRQ) line. However, all of the boards have active multi-channel slaves 172. The three lines comprising the multi-channel control bus are an MCSTANDBY signal line, an MCDECBANGCNT signal line, and an MCSTARTBANG signal line, which are effectively connected from the master 171 to each slave 172. The master 171 manipulates these lineε to make a εo-called "slave bang counter" 193 on each board count down. Each slave 172 on the various boardε compareε the current bang count to it'ε own bang aεεignment to decide whether to acquire data during the current bang. Aε defined above, the bang is the high-voltage pulse which causes the initial output pulse of ultrasonic energy from the transducer 7. More specifically, in operation during power-on, the CPU 9 automatically initializes all boards to be slaves 172. The CPU 9 next initializes only one of the boards to be the master 172 and programε the number of bangε per grid crossing BANGS(0:3) as well as the time between bangs IBANGDELAY(5: 12) . Each εlave 172 iε ini¬ tialized by the CPU 9 with the number of bangε per grid crossing BANGS(0:3) and their bang assignments BASSIGNMENT(0:3) . When the master 171 is triggered by a trigger multi-channel control signal TRIGGERMC having a value of 1, the master 171 drops the MCSTANDBY signal line to 0, which initializes the slave bang counters 193, and issueε an MCSTARTBANG pulse. As shown in Fig. 19, the slaves 172 have circuits 191 and 192 for determining whether their bang asεignment BASSIGNMENT matcheε the current bang count BANGCNT and, if it does, will generate a board enable signal BOARDEN to start acquisition. An inter-bang delay counter 181 in the master 171 will begin to count down and, when it reaches 0, a decrement bang count pulεe MCDECBANGCNT will be issued. This pulse
MCDECBANGCNT causes a master bang counter 185 and all slave bang counters 193 to decrement their bang count. At seven microseconds later, another start bang pulse MCSTARTBANG is issued by the master 171. This proceεε continueε until the bang count BANGCNT iε reduced to 0 and the inter-bang delay count iε 0, at which time an interrupt IRQACQ iε iεεued, an output of flip flop 183 causes the signal line MCSTANDBY to go high, and the control by the master 171 is inhibited. Each channel in the ultrasonic testing system 10 can be programmed to selectively fire its pulser in pulser or prea p circuits 12 or 14 during acquisition. Therefore, multiple chan¬ nels may be programmed to fire simultaneously, if desired. Multiple boards 10 can be programmed to acquire data simultaneously in close synchronization to each other .
The multi-channel controller 111 is faεt, flexi¬ ble, and expandable and uses only one interrupt per grid crossing by the acquisition system, regardless of the number of channels, which thereby reduces computer bus overhead. In the preferred embodiment, up to 8 boards and 16 channels may be used, with each board multiplexing 2 analog channels to one A-to-D circuit 18. The ultra¬ sonic testing syεtem 10 according to the invention allows simultaneouε waveform and/or hardware gate acquisition of data on as many channels as there are boards. The inven¬ tion therefore avoids the disadvantage of the prior art which required multiple bangs and their associated ring- down time in a time-multiplexed syεtem. Alεo, by simul- taneously feeding one analog signal to a dual A/D con¬ verter 21 when the highest sample rate is selected, par¬ allel procesεing of two half-speed data streams is allowed, which thereby enables waveform and hardware gate processing to be done at a high speed using CMOS logic technology.
An ultraεonic teεting system according to the invention provides a number of advantageε over exiεting testing systems. For instance, the ultrasonic testing system provides a fast recovery, signed digital hardware video rectifier and filter which is capable of compreεs- ing data in received ultrasonic transducer signals by a fixed ratio of up to 16:1 or more. The rectifier and filter stores the value of the highest-amplitude sample in a group of samples and recovers faster than conven- tional analog versions. An ultrasonic testing syεtem alεo provides a higher resolution rectifier and filter which is capable of preserving the exact time-of-flight by adding one byte of timing information per waveform sample. An ultrasonic testing system according to the invention is also operable as a hardware digital thresh¬ old-based run-length encoder for compressing data in received ultrasonic transducer signals and for storing only that data whose amplitude exceeds a user-εelectable threshold. The threshold-based run-length encoding is enhanced by storing a user-selectable number of data points both before and after the below-to-above and above-to-below threshold crosεingε, reεpectively. An ultrasonic testing system may further combine the thresh- old-based run-length encoding with the signed digital hardware video rectifier and filter to achieve very high waveform compression ratios.
An ultrasonic testing system according to the invention provides the capability for a number of digital hardware gates. For instance, an ultrasonic testing system can search a received ultrasonic transducer signal and store the peak amplitude and polarity and the time- of-flight corresponding to that peak for a user-defined search interval. Also, a threshold flaw gate may be provided for searching an ultrasound-derived εignal and storing the time-of-flight corresponding to the first excurεion of the εignal through a user-selected threshold for a user-defined search interval. As another example, an interface gate can be provided for delaying the normal flaw gate search and waveform store process until the received ultrasonic transducer signal exceeds a user- selectable threshold for a user-selectable search time interval.
An ultrasonic teεting system according to the invention also provideε for compact logic control of three gateε with only two counters. The intervals may be concatenated and can be expanded by one gate per bit width of timer memory. The invention provides for higher numbers of gates with lesε power and logic than that required for a conventional arrangement of one delay timer and one width timer per gate.
An ultrasonic testing system according to the invention also provides a fast, flexible, and expandable multi-channel controller which uses only one interrupt per grid crossing by acquisition system regardlesε of the number of channelε. Further, aε stated above, a multi¬ channel testing system permits simultaneous waveform and/or hardware gate acquisition of data on numerous channels and has parallel processing of two data streams. The foregoing description of the preferred embodi¬ ment of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed. Many modifications and variationε are possi- ble in light of the above teaching.
The embodiment was chosen and described in order to best explain the principles of the invention and its practical application to thereby enable others skilled in the art to best utilize the invention and various embodi- ments and with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention only be limited by the claims appended hereto.

Claims

WHAT IS CLAIMED IS: We claim:
1. An ultrasonic testing system for compreεεing digital data, comprising: a pulsing circuit for stimulating an ultrasonic transducer with a voltage signal and for receiving an analog data εignal from εaid transducer; a timing circuit for defining acquisition inter- vals; an analog-to-digital converter for converting εaid analog data εignal into digital data at εaid acquisition intervals; a counter circuit for defining groups of digital data samples; a peak detector circuit for acquiring a peak value of said digital data within each of said groups of digi¬ tal data sampleε; and a memory for εtoring only the peak valueε of εaid digital data one from each of εaid groups of digital data sampleε, whereby εaid digital data iε compreεsed to said peak values.
2. The ultrasonic testing system aε set forth in claim 1, wherein said digital data is compresεed by an integer ratio of 16:1.
3. The ultraεonic testing system as set forth in claim 1, wherein said digital data is compressed by an integer ratio not less than 2:1.
4. The ultrasonic testing syεtem aε εet forth in claim 1, further comprising a second pulsing circuit for stimulating a second ultrasonic transducer with a second voltage signal and for receiving a second analog data signal from said transducer and wherein said analog-to- digital converter converts said second analog signal into second digital data and said peak detector circuit deter¬ mines the peak values out of said digital data and said second digital data.
5. The ultrasonic testing εystem aε εet forth in claim 1, further comprising a control circuit for pre¬ venting said memory from storing the peak values until said digital data exceeds a threshold value during a pre¬ ceding predetermined search interval.
6. The ultrasonic teεting system as set forth in claim 1, wherein εaid peak detector circuit acquireε εaid peak value only during poεitive valueε of εaid analog data signal so as to result in half-wave rectification of said analog data signal.
7. The ultrasonic testing syεtem aε set forth in claim 1, wherein said peak detector circuit acquires εaid peak value only during negative values of said analog data signal so as to result in half-wave rectification of said analog data signal.
8. The ultrasonic testing system as set forth in claim 1, wherein said peak detector circuit acquires said peak value during both positive and negative values of said analog data signal so as to result in full-wave rectification of εaid analog data εignal.
9. An ultraεonic teεting εystem for compressing digital data, comprising: a pulsing circuit for stimulating an ultrasonic transducer with a voltage signal and for receiving an analog data signal from said transducer; an analog-to-digital converter for converting said analog data εignal into digital data; a threεhold compare circuit for determining wheth¬ er said digital data exceeds a user-selected threshold; and a memory for storing the digital data that exceeds said user-εelected threshold.
10. The ultrasonic testing system as set forth in claim 9, wherein said memory stores digital data both before and after the data exceeding the user-selected threshold.
11. The ultrasonic testing system as set forth in claim 9, wherein said threshold compare circuit deter¬ mines whether said digital data exceeds the user-εelected threshold during a user-selected interval.
12. The ultrasonic testing system as set forth in claim 11, wherein said threshold compare circuit deter¬ mines whether said digital data exceeds the user-selected threshold for a plurality of user-selected intervals.
13. The ultrasonic testing system as set forth in claim 9, further comprising a control circuit for pre¬ venting said memory from storing the digital data until said digital data exceeds a second threshold value during a preceding predetermined search interval.
14. The ultrasonic testing system as set forth in claim 9, further comprising a second pulεing circuit for stimulating a second ultrasonic transducer with a second voltage signal and for receiving a second analog data signal from said transducer and wherein said analog-to- digital converter converts said second analog signal into εecond digital data and εaid threshold compare circuit determines whether said second digital data exceedε a second user-selected threshold and said memory storeε εaid εecond digital data exceeding εaid second user- selected threshold.
15. An ultrasonic testing syεtem, compriεing: a pulεing circuit for stimulating an ultrasonic transducer with a voltage signal and for receiving an analog data signal from said transducer; an analog-to-digital converter for converting said analog data signal into digital data; a timing circuit for defining a user-selected search interval; a peak detector circuit for acquiring a peak value of said digital data during said user-selected search interval; a first memory for storing said peak value of εaid digital data; a timer for determining a time-of-flight associ¬ ated with said peak value; and a second memory for storing said time-of-flight.
16. The ultrasonic testing system as set forth in claim 15, wherein said timing circuit defines a plurality of user-selected search intervals, said peak detector acquiring peak values for said intervals, said first memory storing values of said peak values, said timer determining time-of-flights for said peak values, and said second memory storing said time-of-flights.
17. The ultrasonic testing system as set forth in claim 15, further comprising a control circuit for pre¬ venting said system from delaying and then searching for the peak value and the time-of-flight until said digital data exceeds a second threshold value during a preceding predetermined εearch interval.
18. The ultraεonic teεting system as set forth in claim 15, further comprising a second pulsing circuit for stimulating a second ultrasonic transducer with a second voltage signal and for receiving a second analog data signal from said transducer and wherein said analog-to- digital converter convertε said second analog signal into second digital data and said peak detector circuit ac¬ quires the peak value of said digital data and said εec¬ ond digital data.
19. The ultraεonic teεting system as set forth in claim 15, wherein said peak detector circuit further determines a polarity of the peak value and said first memory stores said polarity.
20. An ultrasonic testing syεtem, compriεing: a pulsing circuit for stimulating an ultrasonic transducer with a voltage signal and for receiving an analog data signal from said transducer; an analog-to-digital converter for converting said analog data signal into digital data; a timing circuit for defining a user-selected search interval; a comparator for determining whether εaid digital data exceeds a user-selected threshold during said user- selected search interval; a timer for determining a time-of-flight associat¬ ed with a first data sample that exceeds said user- selected threshold; and a memory for storing said time-of-flight.
21. The ultraεonic teεting system as set forth in claim 20, further comprising a control circuit for pre¬ venting said system from delaying and then searching for a threshold crossing until said digital data exceeds a second threshold value during a preceding predetermined search interval.
22. The ultrasonic testing system as set forth in claim 20, further comprising a second pulsing circuit for εtimulating a second ultrasonic transducer with a second voltage signal and for receiving a second analog data signal from said transducer and wherein said analog-to- digital converter converts said second analog signal into second digital data and comparator determines whether said second digital data exceeds a second user-selected threεhold during a εecond uεer-selected interval.
23. An ultrasonic testing system, comprising: a first pulsing circuit for εtimulating a firεt ultraεonic tranεducer with a firεt voltage signal and for receiving a first analog data εignal from εaid first transducer; a second pulsing circuit for stimulating a second ultrasonic transducer with a second voltage signal and for receiving a second analog data signal from said sec¬ ond tranεducer; analog-to-digital converting meanε for receiving said first and second analog data signals and for con¬ verting εaid first and second analog data εignals into first digital data and second digital data, εaid analog- to-digital converting meanε delaying said second digital data relative to said firεt digital data; and meanε for processing said first digital data in parallel with said second digital data.
24. The ultrasonic testing system as set forth in claim 23, wherein said analog-to-digital converting means comprises a dual channel analog-to-digital converter.
25. The ultraεonic testing system as set forth in claim 23, wherein said analog-to-digital converting means compriseε a εingle analog-to-digital converter and εaid system further comprises means for demultiplexing an output of said single analog-to-digital converter into said first digital data and said second digital data.
PCT/US1996/014820 1995-09-18 1996-09-17 Ultrasonic testing (ut) system signal processing WO1997011364A1 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
AU70731/96A AU7073196A (en) 1995-09-18 1996-09-17 Ultrasonic testing (ut) system signal processing
JP51149197A JP2002502492A (en) 1995-09-18 1996-09-17 Signal processing for ultrasonic test systems
KR1019980701914A KR100281696B1 (en) 1995-09-18 1996-09-17 Signal Processing in Ultrasonic Testing Systems

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US388295P 1995-09-18 1995-09-18
US60/003,882 1995-09-18
US08/714,926 1996-09-13
US08/714,926 US5837899A (en) 1996-09-13 1996-09-13 Ultrasonic testing (UT) system having improved signal processing

Publications (1)

Publication Number Publication Date
WO1997011364A1 true WO1997011364A1 (en) 1997-03-27

Family

ID=26672316

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1996/014820 WO1997011364A1 (en) 1995-09-18 1996-09-17 Ultrasonic testing (ut) system signal processing

Country Status (5)

Country Link
JP (1) JP2002502492A (en)
CN (1) CN1113237C (en)
AU (1) AU7073196A (en)
CA (1) CA2231274A1 (en)
WO (1) WO1997011364A1 (en)

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
ES2129004A2 (en) * 1997-09-12 1999-05-16 Consejo Superior Investigacion Segmented-architecture non-destructive testing system (SENDAS)
ES2128997A2 (en) * 1997-06-30 1999-05-16 Consejo Superior Investigacion Data reducer using peak detection in ultrasonic non- destructive testing systems
WO1999038029A1 (en) * 1998-01-24 1999-07-29 Robert Bosch Gmbh Surveillance device for signal-echo sensors
WO2001094934A1 (en) * 2000-06-08 2001-12-13 Bae Systems Plc Method and apparatus for detection of structural damage
US6640632B1 (en) 2000-11-02 2003-11-04 Ishikawajima-Harima Heavy Industries Co., Ltd. Ultrasonic flaw detection method and apparatus
WO2006047267A2 (en) * 2004-10-21 2006-05-04 X-Ray Optical Systems, Inc. Apparatus and method for suppressing insignificant variations in measured sample composition data, including data measured from dynamically changing samples using x-ray analysis techniques
CN102297900A (en) * 2011-06-24 2011-12-28 中国航空工业集团公司北京航空制造工程研究所 Multichannel parallel and synchronous acquisition method for ultrasonic pulse signal
DE102011055523A1 (en) * 2011-09-09 2013-03-14 Christoph Höweler Method for vibration analysis of e.g. bearing element, involves interpreting measurement values, which exceed predetermined threshold value, as oscillation pulse, and processing measurement values by algorithm
CN113376253A (en) * 2021-07-07 2021-09-10 北京主导时代科技有限公司 Data processing system and method for rail flaw detection

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102271216B (en) * 2010-06-01 2013-09-04 格科微电子(上海)有限公司 Image sensor and signal processing method thereof
CN103018330A (en) * 2011-09-22 2013-04-03 北京理工大学 Full time domain waveform acquisition and analysis technique applied to ultrasonic microscope
KR102032541B1 (en) 2013-02-26 2019-11-08 삼성전자주식회사 Apparatus and method for processing a image in device
CN107872244A (en) * 2016-09-22 2018-04-03 成都长城开发科技有限公司 The method and device of power line carrier communication test
CN106516174B (en) * 2016-12-02 2020-02-07 航天恒星科技有限公司 Method and system for monitoring space debris impact on in-orbit spacecraft
CN108226293B (en) * 2017-12-26 2021-05-07 中国航空工业集团公司基础技术研究院 Signal acquisition device for ultrasonic reflection and transmission parallel detection of sandwich structure
CA3087955A1 (en) * 2018-03-08 2019-09-12 Alcon Inc. Detecting peak laser pulses using control signal timings
US11644555B2 (en) * 2018-07-27 2023-05-09 Texas Instruments Incorporated Threshold generation for coded ultrasonic sensing
CN111007517A (en) * 2019-12-24 2020-04-14 芜湖美的厨卫电器制造有限公司 Method and device for detecting ultrasonic waves, distance detection equipment and water dispenser
CN111007516A (en) * 2019-12-24 2020-04-14 芜湖美的厨卫电器制造有限公司 Method and device for detecting ultrasonic waves, distance detection equipment and water dispenser

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2623892A1 (en) * 1976-05-28 1977-12-01 Deutsch Pruef Messgeraete Ultrasonic measurement evaluation system - compares logarithmic digital amplitude signals from each ultrasonic detector with two limit values
US4173898A (en) * 1976-07-16 1979-11-13 Mannesmann Aktiengesellschaft System for nondestructive, ultrasonic testing of test objects
US4222275A (en) * 1978-10-02 1980-09-16 Dapco Industries, Inc. System for non-destructively acquiring and processing information about a test piece
US4234937A (en) * 1976-08-03 1980-11-18 Indianapolis Center For Advanced Research Peak detector for resolution enhancement of ultrasonic visualization systems
JPS62135764A (en) * 1985-12-10 1987-06-18 Tokyo Keiki Co Ltd Agc circuit of ultrasonic flaw inspector of multiplexer system
DE3821102A1 (en) * 1987-06-22 1989-01-05 Toshiba Kawasaki Kk FILTERS TO PREVENT OVERCOVER DISTORTION
GB2279523A (en) * 1993-03-29 1995-01-04 Krautkraemer Gmbh Method for the storage and later reconstruction of ultrasonic signals
JPH07225223A (en) * 1994-02-14 1995-08-22 Hitachi Ltd Method and device for recording ultrasonic flaw detection wave form

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE2623892A1 (en) * 1976-05-28 1977-12-01 Deutsch Pruef Messgeraete Ultrasonic measurement evaluation system - compares logarithmic digital amplitude signals from each ultrasonic detector with two limit values
US4173898A (en) * 1976-07-16 1979-11-13 Mannesmann Aktiengesellschaft System for nondestructive, ultrasonic testing of test objects
US4234937A (en) * 1976-08-03 1980-11-18 Indianapolis Center For Advanced Research Peak detector for resolution enhancement of ultrasonic visualization systems
US4222275A (en) * 1978-10-02 1980-09-16 Dapco Industries, Inc. System for non-destructively acquiring and processing information about a test piece
JPS62135764A (en) * 1985-12-10 1987-06-18 Tokyo Keiki Co Ltd Agc circuit of ultrasonic flaw inspector of multiplexer system
DE3821102A1 (en) * 1987-06-22 1989-01-05 Toshiba Kawasaki Kk FILTERS TO PREVENT OVERCOVER DISTORTION
GB2279523A (en) * 1993-03-29 1995-01-04 Krautkraemer Gmbh Method for the storage and later reconstruction of ultrasonic signals
JPH07225223A (en) * 1994-02-14 1995-08-22 Hitachi Ltd Method and device for recording ultrasonic flaw detection wave form

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
PATENT ABSTRACTS OF JAPAN vol. 011, no. 362 (P - 640) 26 November 1987 (1987-11-26) *
PATENT ABSTRACTS OF JAPAN vol. 95, no. 008 *

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
ES2128997A2 (en) * 1997-06-30 1999-05-16 Consejo Superior Investigacion Data reducer using peak detection in ultrasonic non- destructive testing systems
ES2129004A2 (en) * 1997-09-12 1999-05-16 Consejo Superior Investigacion Segmented-architecture non-destructive testing system (SENDAS)
US6404702B1 (en) 1998-01-24 2002-06-11 Robert Bosch Gmbh Surveillance device for signal-echo sensors
WO1999038029A1 (en) * 1998-01-24 1999-07-29 Robert Bosch Gmbh Surveillance device for signal-echo sensors
AU2001256545B2 (en) * 2000-06-08 2004-09-16 Airbus Uk Limited Method and apparatus for detection of structural damage
WO2001094934A1 (en) * 2000-06-08 2001-12-13 Bae Systems Plc Method and apparatus for detection of structural damage
US6826982B2 (en) 2000-06-08 2004-12-07 Bae Systems Plc Method and apparatus for detection of structural damage
KR100713110B1 (en) * 2000-06-08 2007-05-02 에어버스 유케이 리미티드 Method and apparatus for detection of structural damage
US6640632B1 (en) 2000-11-02 2003-11-04 Ishikawajima-Harima Heavy Industries Co., Ltd. Ultrasonic flaw detection method and apparatus
WO2006047267A2 (en) * 2004-10-21 2006-05-04 X-Ray Optical Systems, Inc. Apparatus and method for suppressing insignificant variations in measured sample composition data, including data measured from dynamically changing samples using x-ray analysis techniques
WO2006047267A3 (en) * 2004-10-21 2006-07-20 X Ray Optical Sys Inc Apparatus and method for suppressing insignificant variations in measured sample composition data, including data measured from dynamically changing samples using x-ray analysis techniques
CN102297900A (en) * 2011-06-24 2011-12-28 中国航空工业集团公司北京航空制造工程研究所 Multichannel parallel and synchronous acquisition method for ultrasonic pulse signal
DE102011055523A1 (en) * 2011-09-09 2013-03-14 Christoph Höweler Method for vibration analysis of e.g. bearing element, involves interpreting measurement values, which exceed predetermined threshold value, as oscillation pulse, and processing measurement values by algorithm
CN113376253A (en) * 2021-07-07 2021-09-10 北京主导时代科技有限公司 Data processing system and method for rail flaw detection

Also Published As

Publication number Publication date
JP2002502492A (en) 2002-01-22
CN1201525A (en) 1998-12-09
CN1113237C (en) 2003-07-02
CA2231274A1 (en) 1997-03-27
AU7073196A (en) 1997-04-09

Similar Documents

Publication Publication Date Title
WO1997011364A1 (en) Ultrasonic testing (ut) system signal processing
EP0123411B1 (en) Parallel processing of simultaneous ultrasound vectors
CA1141855A (en) Ultrasonic imaging system using digital control
US6563902B2 (en) Energy dispersive X-ray analyzer
US5837899A (en) Ultrasonic testing (UT) system having improved signal processing
US4442513A (en) Sonar transceiver system and method
US4953405A (en) Ultrasonic measuring apparatus for measuring a predetermined boundary surface inside an object
US3714654A (en) Ecm pulse analyzer
US4234937A (en) Peak detector for resolution enhancement of ultrasonic visualization systems
US4348902A (en) Ultrasonic imaging system using plural square wave pulse trains of successively delayed intervals
US4074223A (en) Peak detector for resolution enhancement of ultrasonic visualization systems
US4925297A (en) Three-dimensional laser velocimeter simultaneity detector
Passaseo et al. A TDC integrated circuit for drift chamber readout
SU1250932A1 (en) Ultrasonic scanning and focusing device
SU1539647A1 (en) Ultrasonic scanning and focusing device
SU1171828A1 (en) Device for collecting and transmission of information
JPH07318543A (en) Ultrasonic flaw detector
JPH0243139B2 (en)
US3538505A (en) Waveform measuring system and method
SU824024A1 (en) Automated ultrasonic checking device
JPH06103293B2 (en) Ultrasonic measurement device A / D conversion processing method
SU1179208A1 (en) Ultrasound pulse apparatus for material inspection
JPS61154477A (en) Repeating analog-to-digital converter
JPH07225223A (en) Method and device for recording ultrasonic flaw detection wave form
SU1486915A2 (en) Multichannel device for locating acoustxic emission source

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 96198153.9

Country of ref document: CN

AK Designated states

Kind code of ref document: A1

Designated state(s): AL AM AU BB BG BR CA CN CU CZ EE FI GE HU IL IS JP KG KP KR LK LR LT LV MD MG MK MN MX NO NZ PL RO RU SG SI SK TR TT UA UZ VN AM AZ BY KG KZ MD RU TJ TM

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): KE LS MW SD SZ UG AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE BF BJ CF CG CI CM GA GN ML MR NE SN TD TG

DFPE Request for preliminary examination filed prior to expiration of 19th month from priority date (pct application filed before 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application
ENP Entry into the national phase

Ref document number: 2231274

Country of ref document: CA

Ref document number: 2231274

Country of ref document: CA

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 1019980701914

Country of ref document: KR

122 Ep: pct application non-entry in european phase
WWP Wipo information: published in national office

Ref document number: 1019980701914

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1019980701914

Country of ref document: KR