USRE45552E1 - Lithography system and projection method - Google Patents

Lithography system and projection method Download PDF

Info

Publication number
USRE45552E1
USRE45552E1 US13/689,665 US201213689665A USRE45552E US RE45552 E1 USRE45552 E1 US RE45552E1 US 201213689665 A US201213689665 A US 201213689665A US RE45552 E USRE45552 E US RE45552E
Authority
US
United States
Prior art keywords
writing
grid
grid cells
feature
pattern
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active, expires
Application number
US13/689,665
Inventor
Pieter Kruit
Remco Jager
Stijn Willem Herman Karel Steenbrink
Marco Jan-Jaco Wieland
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
ASML Netherlands BV
Mapper Lithopraphy IP BV
Original Assignee
Mapper Lithopraphy IP BV
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mapper Lithopraphy IP BV filed Critical Mapper Lithopraphy IP BV
Priority to US13/689,665 priority Critical patent/USRE45552E1/en
Application granted granted Critical
Publication of USRE45552E1 publication Critical patent/USRE45552E1/en
Assigned to WITTEKAMP, J.J. reassignment WITTEKAMP, J.J. COURT APPOINTMENT (SEE DOCUMENT FOR DETAILS). Assignors: MAPPER LITHOGRAPHY B.V., MAPPER LITHOGRAPHY HOLDING B.V., MAPPER LITHOGRAPHY IP B.V.
Assigned to ASML NETHERLANDS B.V. reassignment ASML NETHERLANDS B.V. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WITTEKAMP, J.J.
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J37/00Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
    • H01J37/30Electron-beam or ion-beam tubes for localised treatment of objects
    • H01J37/317Electron-beam or ion-beam tubes for localised treatment of objects for changing properties of the objects or for applying thin layers thereon, e.g. for ion implantation
    • H01J37/3174Particle-beam lithography, e.g. electron beam lithography
    • H01J37/3177Multi-beam, e.g. fly's eye, comb probe
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J37/00Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
    • H01J37/30Electron-beam or ion-beam tubes for localised treatment of objects
    • H01J37/317Electron-beam or ion-beam tubes for localised treatment of objects for changing properties of the objects or for applying thin layers thereon, e.g. for ion implantation
    • H01J37/3174Particle-beam lithography, e.g. electron beam lithography
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y10/00Nanotechnology for information processing, storage or transmission, e.g. quantum computing or single electron logic
    • BPERFORMING OPERATIONS; TRANSPORTING
    • B82NANOTECHNOLOGY
    • B82YSPECIFIC USES OR APPLICATIONS OF NANOSTRUCTURES; MEASUREMENT OR ANALYSIS OF NANOSTRUCTURES; MANUFACTURE OR TREATMENT OF NANOSTRUCTURES
    • B82Y40/00Manufacture or treatment of nanostructures
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/20Exposure; Apparatus therefor
    • G03F7/2051Exposure without an original mask, e.g. using a programmed deflection of a point source, by scanning, by drawing with a light beam, using an addressed light or corpuscular source
    • G03F7/2059Exposure without an original mask, e.g. using a programmed deflection of a point source, by scanning, by drawing with a light beam, using an addressed light or corpuscular source using a scanning corpuscular radiation beam, e.g. an electron beam
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/70216Mask projection systems
    • G03F7/70283Mask effects on the imaging process
    • G03F7/70291Addressable masks, e.g. spatial light modulators [SLMs], digital micro-mirror devices [DMDs] or liquid crystal display [LCD] patterning devices
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/70383Direct write, i.e. pattern is written directly without the use of a mask by one or multiple beams
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/70483Information management; Active and passive control; Testing; Wafer monitoring, e.g. pattern monitoring
    • G03F7/70491Information management, e.g. software; Active and passive control, e.g. details of controlling exposure processes or exposure tool monitoring processes
    • G03F7/70508Data handling in all parts of the microlithographic apparatus, e.g. handling pattern data for addressable masks or data transfer to or from different components within the exposure apparatus
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J37/00Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
    • H01J37/30Electron-beam or ion-beam tubes for localised treatment of objects
    • H01J37/302Controlling tubes by external information, e.g. programme control
    • H01J37/3023Programme control
    • H01J37/3026Patterning strategy
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J2237/00Discharge tubes exposing object to beam, e.g. for analysis treatment, etching, imaging
    • H01J2237/30Electron or ion beam tubes for processing objects
    • H01J2237/317Processing objects on a microscale
    • H01J2237/3175Lithography
    • H01J2237/31761Patterning strategy
    • H01J2237/31764Dividing into sub-patterns
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J2237/00Discharge tubes exposing object to beam, e.g. for analysis treatment, etching, imaging
    • H01J2237/30Electron or ion beam tubes for processing objects
    • H01J2237/317Processing objects on a microscale
    • H01J2237/3175Lithography
    • H01J2237/31761Patterning strategy
    • H01J2237/31766Continuous moving of wafer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01JELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
    • H01J2237/00Discharge tubes exposing object to beam, e.g. for analysis treatment, etching, imaging
    • H01J2237/30Electron or ion beam tubes for processing objects
    • H01J2237/317Processing objects on a microscale
    • H01J2237/3175Lithography
    • H01J2237/31769Proximity effect correction
    • H01J2237/31771Proximity effect correction using multiple exposure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67242Apparatus for monitoring, sorting or marking
    • H01L21/67282Marking devices

Definitions

  • the present invention relates to a probe forming lithography system for projecting an image pattern on to a target surface such as a wafer, using an “on” and “off” writing strategy, thereby dividing said pattern over a grid comprising grid cells, in each of which cells said probe is switched “on” or “off”.
  • Such systems having a so called black and white writing strategy are widely known in the art, and may e.g. be laser based, and feature the use of direct writing means, so called maskless systems.
  • each grid cell is either written or not respectively.
  • Such probes are characterised by the probe effect in the target surface, which in turn is often described by a so-called point spread function.
  • the point spread function generally has a Gaussian distribution. Probe size from such a distribution is generally taken as the size of the distribution in which 50% of the energy of said probe is present.
  • Writing of a pattern by the known lithography system is thus effected by the combination of relative movement of the target surface and a timed “on” and “off” switching of a writing beam by said blanker optics upon signalling by said control unit, more in particular by a so-called pattern streamer thereof.
  • the known systems are able to determine whether a writing beam is to be turned into “on” or “off” modus, which in the particular, exemplified system means whether the beam is to be blanked or not to blanked respectively.
  • the size of such used grid is e.g. in the particular known embodiment determined by the question whether an accidental, i.e. unwanted fall out of a spot, the likelihood of which is considerable in nowadays multi writing beam systems, would be disturbing to the pattern to be written on to the substrate.
  • a tendency exists to choose the grid as small as possible. This tendency is fed by the desire of designers to have a virtual infinite choice in designing a line- or object width or at determining a positioning location.
  • the known litho machine discriminates so-called critical dimension cells, typically e.g. 45 nm, which are written by writing beams having a probe size of corresponding order, e.g. 30 nm, and which are divided into a multiplicity of grid cells, e.g. in 20 by 20 grid cells, thus of a small dimension relative to the probe size, e.g. of 2.25 nm.
  • critical dimension cells typically e.g. 45 nm
  • the present invention now deals with the problem of how to even more accurately position pattern features on a surface of a substrate to be patterned, in a raster based lithography system without the above said drawbacks thereof.
  • accurate positioning of features or edges thereof is extremely important, in particular since different parts of the substrate to be exposed may be patterned by different probes, such as different charged particle beams as in multiple beam systems, and since such would provide another instrument for correcting proximity effects, within the blanking tool, by sub-pixel re-location of features.
  • a widely used method to pattern a substrate with beams also is a raster scan.
  • the pattern is rasterized.
  • Each charged particle beam performs its writing operation on a substrate to be patterned, which is positioned on a motor driven stage that is moved in a continuous way. At the same time the beam is scanned in a direction perpendicular to the stage motion.
  • a pattern is written on a grid, which does not necessarily needs to be a Cartesian grid.
  • a major problem in this art is that a feature can only be positioned within the dimension of a single grid cell. Issuing pattern design rules does not solve this problem, since before exposure, a pattern design needs to be corrected for several resolution-disturbing phenomena, like the proximity effect. These corrections can shift the edges of a feature away from a grid line.
  • the dose levels are created either by partial blanking or by controlling the exposure time.
  • the required control of the discrete steps needs to operate in an extremely accurate way.
  • such a requirement results in highly difficult designs for the lithography system, and correspondingly high costs thereof.
  • the yield of such a system may suffer considerably.
  • a single bit error in the pattern control data has a relatively large impact on the relevant exposure in the system, due to the relatively large grid dimensions.
  • a relatively high degree of processed substrates like masks or wafers runs a risk of requiring to be repaired, or worse, of becoming destroyed, i.e. becoming irreparable.
  • the system is limited to one particular distance of displacement of an edge, namely half the dimension of a grid cell, which in this system corresponds to half of a probe size, which in practice not only means that extension of positioning locations is limited to a single location halfway a pixel, but also, as the publication indicates, that such a shifted edge will be rather crude in shape.
  • this known system neither teaches how to realise virtually infinite sub-pixel placement of smooth edges.
  • the pattern to be written is rasterized and a group of pixels is combined, thereby forming a cell.
  • a finite number of possible pattern configurations is available. Each available configuration is given a shape code.
  • the pattern is subsequently written by flashing each cell at a desired location, while moving from position to position in a raster scan way. The position of the edges can be tuned with respect to the grid of the rasterization by applying the right shape codes.
  • this particular patent publication discloses a form of grey writing using patterned cells. Apart from the fact that only a limited number of cell-configurations is used, it may be evident that such concept is not based on the contribution of single pixels as is dealt with in the lithography system under consideration.
  • the present invention aims at overcoming the restrictions imposed by a rastering method on positioning features on a substrate as in the prior art or, alternatively posed is directed to virtually independently from such raster or grid, positioning the edge of a feature at a desired location. More in particular such is aimed for at least virtually without loss in throughput of the lithography system, with maintenance of a relatively very fine grid structure, while employing a conventional black and white writing strategy, and virtually without reduction in edge smoothness of a feature.
  • the present invention enhances the possibilities of contemporary lithography systems showing grid size significantly smaller than a probe size by virtually even further reducing pixel size through virtual infinite sub-pixel positioning of features and/or edges thereof, without loss of edge smoothness and, where applicable such as in maskless, massive multi beam systems, without the disadvantages associated with further reduction of grid size, i.e. without increase of data to be processed and transferred within the system, and without a need for technically complex and relatively expensive blanking systems as required for swift switching associated with small grid sizes.
  • a system for projecting an image pattern on to a target surface such as a wafer, in which lithography system pattern features are positioned on said target using a virtual grid, in which system the point spread function of a writing beam probe on said target surface is significantly larger than the size of a grid cell in that it covers at least a multiplicity of grid cells, and in which system the edge of a feature to be written is positioned by the measure of modulating at least one set of at least a number of grid cells within said feature.
  • the present invention it is now possible to position features and/or edges thereof with an unprecedented level of precision and smoothness of such edges. It may be evident that the scope of the invention extends to various kinds of raster based lithography systems. It is further remarked that the invention is directed to writing features of a size larger than that of the grid cell.
  • a particular advantage of the measures according to the invention is the new possibility to control features of a lithography system both in size and position thereof.
  • a specific merit of the present invention is that it enables such refined positioning under the application of a point spread function that is significantly larger than the applied grid size. The latter is according to an insight further underlying the invention, desired, at least preferred for decreasing sensitivity to inaccuracy in line width and line width roughness.
  • the pattern to be projected may favourably be adjusted according to a combination of two measures according to the invention, in such a way that an individual blanker of the system does not have to switch faster than such limiting frequency.
  • measures which may also be applied separately, in short include addition of written pixels beyond a projected pattern edge and leaving out, i.e. not writing pixels near such border, within the projected boundary of the pattern.
  • a local dose modification may be performed within the range of several features up to large parts of the complete pattern so as to overcome an otherwise present proximity effect.
  • the invention also can be denoted as a lithography system of the described contemporary nature, which uses at least one of a set of measures for the purpose of shifting the position of a feature or an edge thereof, comprising:
  • the invention may also be typified in that it provides a solution, in particular a high quality solution, to a problem that could not have been solved solely by instructing designers that features may only be designed within a number of times a grid size. Because of proximity effects generally known in the art, features in the proximity of a structure to be written may shift the edge of a feature by arbitrary distances. Thus, a high need exists to economically and favourably locate edges of a feature at pre-viewed positions, i.e. at least virtually independent from an actually applied grid.
  • an insight underlying the present invention provides that the probe size of a beam, in particular an electron beam, is much larger than the grid size generally applied in contemporary lithography systems.
  • a raggedness of the edge thus created will at least virtually not be noticeable in the final feature.
  • the edge of the feature has been shifted in the final pattern towards the outside of the feature by a value of the number of written pixels divided by the modulus at which such number of pixels is added.
  • an alternative application and effect of the present measures is to increase the cell width of the applied raster, so as to reduce the required amount of electronic memory as is generally included in a pattern streamer subsystem.
  • This effect of the present invention may e.g. in particular become interesting at so called massive multibeam lithography systems, e.g. with 10.000 writing beams or more.
  • a second, above mentioned solution according to the invention and part thereof relates to leaving out, i.e. not to write grid points inside a feature, i.e. written structure.
  • the point spread function of a probe is much larger than the address grid, and that positive use can be made of this condition.
  • the invention claims the idea and measure to leave out points inside the structure for the purpose of shifting the edge position of a feature, since the influence of a grid point near an edge, however within a feature spreads out to such edge. Such shift distance depends on how far away from a relevant feature edge grid points are deleted, i.e. not written. The effect of a deleted grid point is that at the edge it locally effectively lowers the dose and thus shifts the edge position of a feature.
  • the method of leaving out illumination, i.e. not writing on grid points inside a feature, alternatively denoted structure, is in accordance with a further aspect of the invention also used as an extra correction for proximity effects by dose correction. It is relatively easy to calculate because it effectively leaves exposure dose away, where neighbouring structures have already deposited dose. Effectively it is the use of grey levels. At e.g. a 20 by 20 grid, a half critical dimension square has 100 grid points, so effectively 100 gray levels plus the freedom to choose which grid points will be left unwritten.
  • edge positioning can be favourably effected by combining the two in the preceding explained manners of positioning an edge, i.e. by adding pixels or by leaving pixels away, each in a specified manner.
  • the maximum number of possible steps is according to further insight underlying the invention limited, not only due to the limited range of the probe size, but also to a blanker constraint, i.e. with a view to maintain economically achievable blanking systems of technically limited complexity.
  • This constraint is only set in the fastest scan direction in the case of a rasterscan such as the deflection scan in maskless, massively multi beam systems.
  • edges of a feature are positioned at sub-pixel level of accuracy, but also entire features can be located, dislocated or adapted in size accurately.
  • the invention further encompasses an idea and measure of limiting the overall energy dose for an image to be projected, such that the above-described purpose of placing features and edges thereof is effected.
  • This is according to the invention realized by not writing part of the cells falling within the boundaries of the feature to be written, including arrays of cells directly adjacent an edge of a feature. Preferably but not necessarily such not writing of cells is performed in a predominantly regular pattern within the boundaries of a feature. In this manner features and the edges thereof may not only be located or displaced, but also the dimension, e.g. width of a feature may according to the invention be manipulated.
  • All of the three measures described in the above are according to the invention applied in combination, however may also be applied individually.
  • One often-applied combination is the measure of adding written cells adjacent an edge, and outside a feature, and the measure not writing cells adjacent an edge inside a feature.
  • the entire range of possible combinations of the three measures is made available.
  • FIG. 1 is a schematic representation of a the prior art lithography system from which the present invention departs;
  • FIGS. 2A and B illustrate the alignment problem of known lithographic systems with a Cartesian grid
  • FIG. 3 illustrates the concept of pattern deposition using a Gaussian beam
  • FIG. 4 illustrates the Gaussian beam principle from a top view, together with a third example of an edge locating pattern
  • FIG. 5 illustrates a result of a lithography embodiment according to the present invention
  • FIG. 6 illustrates a sub-pixel line-width modulation method according to the invention, utilising the “ragged edges” method
  • FIG. 7 illustrates the principle measure of not writing an entire line of cells within a feature for the purpose of shifting an edge
  • FIG. 8 illustrates the largest allowable modulation step size for single line “ragged edge”, i.e. displacement of a feature edge by writing additional cells beyond a last array of cells to be written near the edge of a cell, for several grid sizes expressed in number of cells per critical dimension.
  • FIG. 1 represents an overall side view of one prior art lithography system that can be improved by the current invention.
  • this system here described as an example where the present invention may be applied, at light emitter, or modulation means ends 2 of a light carrier Fb, in case embodied by optical fibers Fb, light beams 8 are projected on modulator array 24 using an optical system, represented by lenses 54 .
  • Modulated light beams 8 from each optical fiber end are projected on a light sensitive element, i.e. light sensitive part of a modulator of said modulator array 24 .
  • ends of the fibers Fb are projected on the modulator array.
  • Each light beam 8 holds a part of the pattern data for controlling one or more modulators, the modulation thereof forming a signaling system for transferring pattern data based modulator array instructions for realizing a desired image on said target surface.
  • FIG. 1 also shows a beam generator 50 , which generates a diverging charged particle beam 51 , in this example an electron beam. Using an optical system 52 , in case an electron optical system, this beam 51 is shaped into a parallel beam. The parallel beam 51 impinges on aperture plate 53 , resulting in a plurality of substantially parallel writing beams 22 , directed to modulation array 24 , alternatively denoted blanker array.
  • writing beams 27 are deflected away from the optical axis of the litho system, and writing beams 28 pass the modulators undeflected.
  • a beam stop array 25 the deflected writing beams 27 are stopped.
  • the writing beams 28 passing stop array 25 are deflected at deflector array 56 in a first writing direction, and the cross section of each beamlet is reduced using projection lenses 55 .
  • the target surface 49 moves with respect to the rest of the system in a second writing direction.
  • the lithography system furthermore comprises a control unit 60 comprising data storage 61 , a read out unit 62 and data converter 63 , including a so-called pattern streamer.
  • the control unit 60 is located remote from the rest of the system, for instance outside the inner part of a clean room. Using optical fibers Fb, modulated light beams 8 holding pattern data are transmitted to a projector 54 which projects the ends of the fibers on to the modulation array 24 .
  • FIGS. 2A and 2B illustrate a feature designed according to grid constraints and a feature designed unhampered hereby, as is desired by users of the system, and as is now made possible the invention.
  • FIG. 2A shows a pattern perfectly aligned with an applied grid. Each grid cell is either fully exposed or not exposed at all.
  • FIG. 2A shows the same pattern, which is now misaligned with the applied grid. The edges of the pattern do not fall on the grid lines corresponding to the writing grid of the exposure apparatus, however still show a virtually identical smoothness. This is the effect that is desired to be attained by the present invention, however which can not be attained by a conventional black and white writing strategy, which is limited to realising feature edges that co-inside with grid lines.
  • FIG. 3 it is a.o. illustrated that a grid cell is exposed on a target when the center of the writing beamlet is positioned on top of the center of the cell.
  • the diameter of the probe generated at incidence on a desired lithography target is much larger than the cell dimensions.
  • the width of a gaussian probe as depicted in FIG. 3A is rather small compared to reality. In reality the probe is generally at least smeared out over a length of about ten grid cells. A full exposure of a certain cell thus also causes a partial exposure, an exposure with less intensity, in the cells adjacent to the exposed cell.
  • the dose constitutes of the sum of the dose received directly from exposure of the cell itself and indirectly via the exposure of adjacent cells.
  • the total dose exceeds the dose per grid cell when it is solely exposed, thus forming a broader and larger structure, as can be taken from the overall, top hat like graph line in FIG. 3A .
  • the desired feature dimensions can be reconstructed. The result of such a reconstruction is shown in FIG. 3B .
  • FIG. 4 shows a first effect of an embodiment of the present invention.
  • the desired pattern to be drawn is shown in bold (lines Ee).
  • the top edge of the feature does not align with the grid lines of the rasterized pattern.
  • the bold line Ee drawn through the modulated top array of cells shows the rasterized pattern and edge thereof that is effectively written by the beamlets according to a measure of the present invention.
  • the desired edges that did not align with the grid lines at writing have a ragged shape.
  • the probe Ss effected by a writing beam is represented within a square raster portion of a size concurring to the typical width for a critical dimension CD of 45 nm.
  • the shape of the edge is invisible after developing the exposed pattern.
  • the hatched, i.e. ragged edge in the rasterized pattern effectively shifts the eventual feature edge outwards to its desired position.
  • the possible accuracy of this placement technique depends on the size of the ragged edge pixels length compared to the probe size Ss of the beamlet. By careful selection, an accuracy of less than 1/10 of the grid cell dimensions is obtained.
  • One solution for sub-pixel modulation is to use ragged edges. The sub-pixel placement of the feature edge is achieved by having some pixels on and some off within the outer pixel line of the feature.
  • FIG. 5 illustrates a second measure and effect of a lithography system according to a further measure according to the present invention, based on leaving out, i.e. not writing pixels near a rastered edge.
  • FIG. 5B in this respect shows the desired pattern to be written, while FIG. 5A shows the adapted rasterized pattern to achieve the exact placement of the feature.
  • the content of the grid cells within the feature are altered.
  • the removal of a number of interior grid cells, i.e. in the deflection lines preceding the last deflection line is for the purpose of positioning the edge of a feature performed adjacent the feature edge in the rasterized pattern, and effectively shifts the edge of the feature inwards as may be taken from the figure.
  • Another method to shift the edge of a feature with sub-pixel resolution is to leave out, i.e. not to write complete lines near such edge, inside the feature. This measure is illustrated in FIG. 7 .
  • the point spread function PSF of a written probe Ss is much larger than the address grid, the influence of deleting lines or part thereof inside a structure spreads out over the edges.
  • the point spread function PSF is here defined as the inclination angle of the slope of the Gaussian curve that represents the impact of a writing beam on a litho target. At the edge of a feature, such deletion effectively lowers the dose and thus shifts the edge position. The distance over which the edge is shifted depends on how far from the edge the deleted pixel is located and on the number of deleted pixels.
  • edges oriented in the direction of mechanical movement may be shifted e.g. by deleting, i.e. not writing pixels over a width of one or two cells as is illustrated by FIG. 7 .
  • a pattern to be exposed will not only be adjusted using each measure separately, but is favourably also used in a combination of the said two, e.g. as represented in FIG. 6A .
  • the exposure of each grid cell is controlled by shielding the writing beamlet at the right moment in time using a blanker.
  • the pattern is adjusted according to a suitable combination of said two measures in such a way that each individual blanker does not have to switch faster than said limiting frequency.
  • an entire deflection line interior to a ragged edge is blanked for the purpose of shifting the position said feature edge.
  • the writing strategy for writing a pattern on to a wafer is a raster scan with a pixels size of 2.25 nm.
  • a constraint for electing grid size 2.25 nm grid is the imposition of a design grid.
  • Two reasons that may affect the elected pixels size are that the size of 2.25 nm is not realistic for chip manufacturers because of a desired design freedom, and secondly, that at a proximity-effect for which a correction is needed with layout biasing, a need for sub-pixel placement arises, a solution to which need is supported by the present invention.
  • An advantage of increasing grid size is the fact that less memory will be required in a so-called pattern streamer sub system (PSS) of a maskless lithography apparatus, which may significantly reduce costs of the apparatus. Also the pixel rate, i.e. the rate at which pixel information is fed to the system may remain relatively low.
  • An advantage of the present invention therefore also resides in increasing grid size while maintaining design freedom by the use of the above explained ragged edge modulation.
  • FIG. 6 illustrates that because of a for economic reasons present blanker constraint, the probe modulation as taken in the direction of mechanical movement Mm of a stage carrying the wafer or target to be processed, is slightly different from the type of modulation applied in the direction of the deflection scan Sd.
  • Encircled positions Np indicate “off” modulations that, depending a specific lay-out of the system, in particular the available rate of blanker switching, could be impossible to perform.
  • the hatched area DI indicate the area as according to the lay-out data, while Fr denotes the area of the desired feature.
  • FIG. 7 by a hatched area LO illustrates a feature or image layout
  • the grey area REQ reflects the required feature after exposure. It shows that with the measures according to the invention, the position of the edges of the written features shifts inwards at leaving out internal lines. Such shift is related to the distance of the left out line from the parallel edge to be shifted. It is understood through the present invention, that for proximity-effect correction (PEC) with layout biasing, i.e. adjusting the feature size based on local background dose level, a finer grid would be required which is not desired for economic reasons.
  • PEC proximity-effect correction
  • a grid of less than half a tenth of the grid size can be obtained with a maximum error in CD or line width roughness of a nominal value in the same order.
  • the advantage is that such reduces the number of pixels and thus also the amount of uncompressed memory in a pattern streamer subsystem (PSS) of a litho machine.
  • PPS pattern streamer subsystem
  • FIG. 8 the results of calculations on on/off combinations for a single line ragged edge modulation is provided for several grid sizes, as expressed in number of pixels fining a critical dimension (CD) applied in the system. It shows the largest modulation step-size as a result for a range of such grid sizes.
  • CD critical dimension

Abstract

The present invention relates a probe forming lithography system for generating a pattern on to a target surface such as a wafer, using a black and white writing strategy, i.e. writing or not writing a grid cell, thereby dividing said pattern over a grid comprising grid cells, said pattern comprising features of a size larger than that of a grid cell, in each of which cells said probe is switched “on” or “off, wherein a probe on said target covers a significantly larger surface area than a grid cell, and wherein within a feature a position dependent distribution of black and white writings is effected within the range of the probe size as well as to a method upon which such system may be based.

Description

The present patent application is a non-provisional application claiming the priority of a provisional application of Application No. 60/781,040 filed Mar. 10, 2006.
TECHNICAL FIELD
The present invention relates to a probe forming lithography system for projecting an image pattern on to a target surface such as a wafer, using an “on” and “off” writing strategy, thereby dividing said pattern over a grid comprising grid cells, in each of which cells said probe is switched “on” or “off”.
Such systems having a so called black and white writing strategy are widely known in the art, and may e.g. be laser based, and feature the use of direct writing means, so called maskless systems. By switching said probe on or of, each grid cell is either written or not respectively. Such probes are characterised by the probe effect in the target surface, which in turn is often described by a so-called point spread function. The point spread function (PSF) generally has a Gaussian distribution. Probe size from such a distribution is generally taken as the size of the distribution in which 50% of the energy of said probe is present.
One particular kind of such probe based lithographic system is known from the international patent publication WO2004038509 in the name of Applicant and involves a massive multiplicity of charged particle beams generated in a charged particle beams column, for writing said pattern on to said target, which writing beams are for that purpose scanned over said target, said target being capable of moving in a direction transverse to a scanning direction of said beams, and said writing beams being modulated for that purpose, based in which system pattern features are positioned on said target using a virtual grid over said target, and using writing information for modulating one or more charged beams.
Writing of a pattern by the known lithography system is thus effected by the combination of relative movement of the target surface and a timed “on” and “off” switching of a writing beam by said blanker optics upon signalling by said control unit, more in particular by a so-called pattern streamer thereof.
By the operational use of a virtual grid, the known systems are able to determine whether a writing beam is to be turned into “on” or “off” modus, which in the particular, exemplified system means whether the beam is to be blanked or not to blanked respectively. The size of such used grid is e.g. in the particular known embodiment determined by the question whether an accidental, i.e. unwanted fall out of a spot, the likelihood of which is considerable in nowadays multi writing beam systems, would be disturbing to the pattern to be written on to the substrate. Thus, a tendency exists to choose the grid as small as possible. This tendency is fed by the desire of designers to have a virtual infinite choice in designing a line- or object width or at determining a positioning location. The latter would, in accordance with an insight underlying the present invention, mean an additional possibility for correcting proximity effects at writing. On the other hand it is, particularly in massive multi writing beam systems, desired to have the grid as large as possible so as to limit the amount of data to be processed and transferred to the writing tool part of the litho system, and so as to enable the blanker to timely switch for correct writing of a feature, without the need for highly complex and/or relatively expensive blanker structures capable of swiftly switching.
As a balance between the above described conditions and as a reflection of the state of contemporary technology, the known litho machine discriminates so-called critical dimension cells, typically e.g. 45 nm, which are written by writing beams having a probe size of corresponding order, e.g. 30 nm, and which are divided into a multiplicity of grid cells, e.g. in 20 by 20 grid cells, thus of a small dimension relative to the probe size, e.g. of 2.25 nm. In such a setup an accidental blanking or not blanking of only one grid cell would only have a minor effect on a deposited dose of electrons, e.g. of only 0.25%, which effect is in practice to be considered negligible.
The present invention now deals with the problem of how to even more accurately position pattern features on a surface of a substrate to be patterned, in a raster based lithography system without the above said drawbacks thereof. Apart from the pre-mentioned reasons, particularly in multi beam writing beam systems, accurate positioning of features or edges thereof is extremely important, in particular since different parts of the substrate to be exposed may be patterned by different probes, such as different charged particle beams as in multiple beam systems, and since such would provide another instrument for correcting proximity effects, within the blanking tool, by sub-pixel re-location of features.
BACKGROUND
In other prior art, a widely used method to pattern a substrate with beams also is a raster scan. In order to accurately write the pattern on the substrate, the pattern is rasterized. Each charged particle beam performs its writing operation on a substrate to be patterned, which is positioned on a motor driven stage that is moved in a continuous way. At the same time the beam is scanned in a direction perpendicular to the stage motion. By supplying the writing information to the beam at right times, a pattern is written on a grid, which does not necessarily needs to be a Cartesian grid. A major problem in this art is that a feature can only be positioned within the dimension of a single grid cell. Issuing pattern design rules does not solve this problem, since before exposure, a pattern design needs to be corrected for several resolution-disturbing phenomena, like the proximity effect. These corrections can shift the edges of a feature away from a grid line.
A method towards improved accuracy of writing developed in the prior art of multi beam lithography systems is known from U.S. Pat. No. 5,103,101, in which a pattern is written by employing multiple passes. The pattern is first rasterized. After rasterization the pixels are separated in a selectable number of “phases”. Each phase is printed in a separate raster scan. This results in the selected number of raster scans to construct the feature. Since the pitch between pixels is enlarged in two directions each scan can be performed at a higher speed. Thus, in this approach a pattern is partly written during a first exposure. The entire grid is shifted within the dimensions of a single grid cell and then a second part of the pattern is written. In this manner a feature edge can thus be positioned twice as accurate as before. By employing even more passes, a more accurate pattern placement can be obtained. A rather important disadvantage of this approach is the considerable loss of throughput implied by the multiple passes, especially at increased levels of accuracy.
Another known technique applying a raster, is known as grey writing, and for instance described in early U.S. Pat. No. 5,393,987. In this approach a relatively small number of grid cells is used. However, the applied dose within each grid cell is varied, e.g. to 0%, 30%, 70% and 100% by varying a duration of illumination. The 30% and 70% pixels are used along the edge of a feature, so as to locate the edge when written between the lines of a Cartesian raster. As a result, the position of a feature can be accurately tuned “without the need for multiple passes”. Moreover, less data is needed to provide the same result. This known technique and system however, goes along with several disadvantages. E.g., the dose levels are created either by partial blanking or by controlling the exposure time. In such a set up, the required control of the discrete steps needs to operate in an extremely accurate way. Especially for high throughput applications such a requirement results in highly difficult designs for the lithography system, and correspondingly high costs thereof. Additionally the yield of such a system may suffer considerably. A single bit error in the pattern control data has a relatively large impact on the relevant exposure in the system, due to the relatively large grid dimensions. As a result a relatively high degree of processed substrates like masks or wafers, runs a risk of requiring to be repaired, or worse, of becoming destroyed, i.e. becoming irreparable.
Yet another method and machine designed towards overcoming the limitations of a raster or grid system is referred to by the term virtual addressing, and is for instance disclosed in U.S. Pat. No. 4,498,010. According to this system, in which the dimension of a grid cell is equalised to that of the probe size, an edge of a feature can be positioned halfway between two grid lines by writing additional pixels either before or after the selected feature, thus blanking the beam in alternating probe positions. This method, be it to the detriment of edge smoothness of a written feature, reduces the positioning error of the system, and favourably maintains throughput thereof. However, the system is limited to one particular distance of displacement of an edge, namely half the dimension of a grid cell, which in this system corresponds to half of a probe size, which in practice not only means that extension of positioning locations is limited to a single location halfway a pixel, but also, as the publication indicates, that such a shifted edge will be rather crude in shape. Not being related to a contemporary system with probe sizes significantly larger than pixel size, this known system neither teaches how to realise virtually infinite sub-pixel placement of smooth edges.
In a combination of a so-called vector scan writing strategy and a raster scan strategy as disclosed in US2002/0104970, the pattern to be written is rasterized and a group of pixels is combined, thereby forming a cell. Within this cell a finite number of possible pattern configurations is available. Each available configuration is given a shape code. The pattern is subsequently written by flashing each cell at a desired location, while moving from position to position in a raster scan way. The position of the edges can be tuned with respect to the grid of the rasterization by applying the right shape codes. Thus it could be stated that this particular patent publication discloses a form of grey writing using patterned cells. Apart from the fact that only a limited number of cell-configurations is used, it may be evident that such concept is not based on the contribution of single pixels as is dealt with in the lithography system under consideration.
The present invention aims at overcoming the restrictions imposed by a rastering method on positioning features on a substrate as in the prior art or, alternatively posed is directed to virtually independently from such raster or grid, positioning the edge of a feature at a desired location. More in particular such is aimed for at least virtually without loss in throughput of the lithography system, with maintenance of a relatively very fine grid structure, while employing a conventional black and white writing strategy, and virtually without reduction in edge smoothness of a feature. With such a probe forming lithography system in which in fact positioning of a feature is no longer, at least hardly limited to the finite size of a grid cell of to the half size thereof, a highly advanced critical dimension control is to be attained, more in particular even in a relatively economic mariner, which critical dimension control renders a virtually unhampered placement possibility of edges on a target, virtually independent of an applied grid.
SUMMARY OF THE INVENTION
The present invention enhances the possibilities of contemporary lithography systems showing grid size significantly smaller than a probe size by virtually even further reducing pixel size through virtual infinite sub-pixel positioning of features and/or edges thereof, without loss of edge smoothness and, where applicable such as in maskless, massive multi beam systems, without the disadvantages associated with further reduction of grid size, i.e. without increase of data to be processed and transferred within the system, and without a need for technically complex and relatively expensive blanking systems as required for swift switching associated with small grid sizes.
The above effect is achieved by a system for projecting an image pattern on to a target surface such as a wafer, in which lithography system pattern features are positioned on said target using a virtual grid, in which system the point spread function of a writing beam probe on said target surface is significantly larger than the size of a grid cell in that it covers at least a multiplicity of grid cells, and in which system the edge of a feature to be written is positioned by the measure of modulating at least one set of at least a number of grid cells within said feature. With the present invention it is now possible to position features and/or edges thereof with an unprecedented level of precision and smoothness of such edges. It may be evident that the scope of the invention extends to various kinds of raster based lithography systems. It is further remarked that the invention is directed to writing features of a size larger than that of the grid cell.
With such a lithography system of contemporary nature and accordingly following specifications, highly accurate patterning of features is attained without the need for multiple passages, i.e. with maintenance of throughput, with relatively small grid measures, and without a requirement of changing a conventional black- and white writing tool. A particular advantage of the measures according to the invention is the new possibility to control features of a lithography system both in size and position thereof. A specific merit of the present invention is that it enables such refined positioning under the application of a point spread function that is significantly larger than the applied grid size. The latter is according to an insight further underlying the invention, desired, at least preferred for decreasing sensitivity to inaccuracy in line width and line width roughness.
Also, with the present invention, costs and technical complexity of a blanking part of the system need not be pushed to undue remote limits. For instance, at a typical contemporary lithography system, leaving out an entire line oriented in a mechanical or stage movement direction Mm rather than in a scanning direction Sd, would now require that the blanker can be switched on and off with a 1 pixel frequency and thus would require a rise/fall time that will in practice not be realized due to associated costs and structural complexity of a blanker complying to such requirement. Thus, departing from a limited, though economic operating frequency of a blanker, desired with a view to said reduction in costs and structural complexity, the pattern to be projected may favourably be adjusted according to a combination of two measures according to the invention, in such a way that an individual blanker of the system does not have to switch faster than such limiting frequency. These measures, which may also be applied separately, in short include addition of written pixels beyond a projected pattern edge and leaving out, i.e. not writing pixels near such border, within the projected boundary of the pattern.
In accordance with a further aspect of the present invention however, also a local dose modification may be performed within the range of several features up to large parts of the complete pattern so as to overcome an otherwise present proximity effect.
For patterns with a large difference in feature density within them it is possible that different parts of said pattern do not share a common development level, which means that parts of the exposured pattern will not show any features after development. By applying dose modulation between regions with different pattern density, i.e. less dose for dense parts of the pattern, a common development level is thus created by the invention. For the exact positioning of the feature edges this dose modulation is combined with writing or leaving out pixels at the edges or leaving out complete lines parallel to said edge.
In fact the invention also can be denoted as a lithography system of the described contemporary nature, which uses at least one of a set of measures for the purpose of shifting the position of a feature or an edge thereof, comprising:
    • writing additional pixels near an edge of a feature at the outside of a feature, in a manner having more than one consecutive on/off pixels between each on/off switch;
    • leaving out, i.e. not writing pixels or entire lines near the edge of said feature within the boundaries thereof;
    • lowering the energy dose within a pattern, for one or more entire features to be written by not writing part of the pixels encompassed by a feature, including the cells adjoining the projected edge there-of;
    • applying a combination of two or all of the three preceding measures;
The invention may also be typified in that it provides a solution, in particular a high quality solution, to a problem that could not have been solved solely by instructing designers that features may only be designed within a number of times a grid size. Because of proximity effects generally known in the art, features in the proximity of a structure to be written may shift the edge of a feature by arbitrary distances. Thus, a high need exists to economically and favourably locate edges of a feature at pre-viewed positions, i.e. at least virtually independent from an actually applied grid.
In the preceding respect, an insight underlying the present invention provides that the probe size of a beam, in particular an electron beam, is much larger than the grid size generally applied in contemporary lithography systems. Thus, when pixels are added immediately near the edge of a feature, e.g. as according to preference with an interruption of two or more blank grid cells between each pair of added cells, a raggedness of the edge thus created, will at least virtually not be noticeable in the final feature. Yet, the edge of the feature has been shifted in the final pattern towards the outside of the feature by a value of the number of written pixels divided by the modulus at which such number of pixels is added. For instance if line 1 is extended in width to n+1 pixels, line two also, and line three is maintained at a width n, defined by the applied grid, than the actual edge of the relevant feature will actually become located at grid location n+⅔. It is remarked that additional pixels may easily be located at a grid distance corresponding to around half of an applied probe size, without significant effect of raggedness of the finally attained feature shape. However, in this manner a significant subdivision pattern location within the dimension of grid cells, e.g. by a factor of 10 may be attained. In this respect, at a grid size of 2.25 nm, and with nine written lines left without an additionally written cell, a sub division of the edge definition of 0.22 nm is attained, while critical dimension control is contributed with 0.11 nm. It is further remarked that an alternative application and effect of the present measures, in accordance with the invention, is to increase the cell width of the applied raster, so as to reduce the required amount of electronic memory as is generally included in a pattern streamer subsystem. This effect of the present invention may e.g. in particular become interesting at so called massive multibeam lithography systems, e.g. with 10.000 writing beams or more.
A second, above mentioned solution according to the invention, and part thereof relates to leaving out, i.e. not to write grid points inside a feature, i.e. written structure. It is in accordance with yet further insight underlying the present invention acknowledged, that the point spread function of a probe is much larger than the address grid, and that positive use can be made of this condition. In particular the invention claims the idea and measure to leave out points inside the structure for the purpose of shifting the edge position of a feature, since the influence of a grid point near an edge, however within a feature spreads out to such edge. Such shift distance depends on how far away from a relevant feature edge grid points are deleted, i.e. not written. The effect of a deleted grid point is that at the edge it locally effectively lowers the dose and thus shifts the edge position of a feature.
The method of leaving out illumination, i.e. not writing on grid points inside a feature, alternatively denoted structure, is in accordance with a further aspect of the invention also used as an extra correction for proximity effects by dose correction. It is relatively easy to calculate because it effectively leaves exposure dose away, where neighbouring structures have already deposited dose. Effectively it is the use of grey levels. At e.g. a 20 by 20 grid, a half critical dimension square has 100 grid points, so effectively 100 gray levels plus the freedom to choose which grid points will be left unwritten.
According to a further aspect of the present invention, edge positioning can be favourably effected by combining the two in the preceding explained manners of positioning an edge, i.e. by adding pixels or by leaving pixels away, each in a specified manner.
In the sub-pixel placement of the features and/or edges thereof, the maximum number of possible steps is according to further insight underlying the invention limited, not only due to the limited range of the probe size, but also to a blanker constraint, i.e. with a view to maintain economically achievable blanking systems of technically limited complexity. This constraint is only set in the fastest scan direction in the case of a rasterscan such as the deflection scan in maskless, massively multi beam systems. This means that for feature edges lying in a direction of mechanical movement of a stage comprising said target to be written on, various types of “ragged edge” can be written, however, not writing of only a single line or part thereof in the same direction inside the border of the relevant feature will in practice not be feasible due to said blanker constraint. Therefore slightly different strategies for sub-pixel location of an edge apply in positioning edges lying in the direction of mechanical movement than for edges predominantly oriented in an electronic scanning direction.
From practical use of a lithography apparatus, it has in the field become apparent that the requirements set on a design grid for chips is not wanted. A contribution to the critical dimension control (CDC) and overlay is thus budgeted for this effect. With the mentioned ragged-edge method this is easily possible within less than a tenth of the grid size.
It is remarked that in accordance with the scope and aim of the invention, not only edges of a feature are positioned at sub-pixel level of accuracy, but also entire features can be located, dislocated or adapted in size accurately. In practice this means that more flexibility is achieved at favorably patterning, which image amongst others includes that a new manner of preventing line width errors due to proximity effects between features to be located on a target.
The invention further encompasses an idea and measure of limiting the overall energy dose for an image to be projected, such that the above-described purpose of placing features and edges thereof is effected. This is according to the invention realized by not writing part of the cells falling within the boundaries of the feature to be written, including arrays of cells directly adjacent an edge of a feature. Preferably but not necessarily such not writing of cells is performed in a predominantly regular pattern within the boundaries of a feature. In this manner features and the edges thereof may not only be located or displaced, but also the dimension, e.g. width of a feature may according to the invention be manipulated.
All of the three measures described in the above are according to the invention applied in combination, however may also be applied individually. One often-applied combination is the measure of adding written cells adjacent an edge, and outside a feature, and the measure not writing cells adjacent an edge inside a feature. In the computer programs used for positioning or manipulating features as described above, the entire range of possible combinations of the three measures is made available.
DRAWINGS
The invention will be further elucidated by way of example in the following embodiments of a mask-less lithography system according to the current invention, in which:
FIG. 1 is a schematic representation of a the prior art lithography system from which the present invention departs;
FIGS. 2A and B illustrate the alignment problem of known lithographic systems with a Cartesian grid;
FIG. 3 illustrates the concept of pattern deposition using a Gaussian beam;
FIG. 4 illustrates the Gaussian beam principle from a top view, together with a third example of an edge locating pattern;
FIG. 5 illustrates a result of a lithography embodiment according to the present invention;
FIG. 6 illustrates a sub-pixel line-width modulation method according to the invention, utilising the “ragged edges” method;
FIG. 7 illustrates the principle measure of not writing an entire line of cells within a feature for the purpose of shifting an edge;
FIG. 8 illustrates the largest allowable modulation step size for single line “ragged edge”, i.e. displacement of a feature edge by writing additional cells beyond a last array of cells to be written near the edge of a cell, for several grid sizes expressed in number of cells per critical dimension.
In the figures, corresponding structural features, i.e. at least functionally, are referred to by identical reference numbers.
FIG. 1 represents an overall side view of one prior art lithography system that can be improved by the current invention. In this system, here described as an example where the present invention may be applied, at light emitter, or modulation means ends 2 of a light carrier Fb, in case embodied by optical fibers Fb, light beams 8 are projected on modulator array 24 using an optical system, represented by lenses 54. Modulated light beams 8 from each optical fiber end are projected on a light sensitive element, i.e. light sensitive part of a modulator of said modulator array 24. In particular, ends of the fibers Fb are projected on the modulator array. Each light beam 8 holds a part of the pattern data for controlling one or more modulators, the modulation thereof forming a signaling system for transferring pattern data based modulator array instructions for realizing a desired image on said target surface. FIG. 1 also shows a beam generator 50, which generates a diverging charged particle beam 51, in this example an electron beam. Using an optical system 52, in case an electron optical system, this beam 51 is shaped into a parallel beam. The parallel beam 51 impinges on aperture plate 53, resulting in a plurality of substantially parallel writing beams 22, directed to modulation array 24, alternatively denoted blanker array. Using modulators in the modulation array 24, comprising electrostatic deflector elements, writing beams 27 are deflected away from the optical axis of the litho system, and writing beams 28 pass the modulators undeflected. Using a beam stop array 25, the deflected writing beams 27 are stopped. The writing beams 28 passing stop array 25 are deflected at deflector array 56 in a first writing direction, and the cross section of each beamlet is reduced using projection lenses 55. During writing, the target surface 49 moves with respect to the rest of the system in a second writing direction.
The lithography system furthermore comprises a control unit 60 comprising data storage 61, a read out unit 62 and data converter 63, including a so-called pattern streamer. The control unit 60 is located remote from the rest of the system, for instance outside the inner part of a clean room. Using optical fibers Fb, modulated light beams 8 holding pattern data are transmitted to a projector 54 which projects the ends of the fibers on to the modulation array 24.
The subject of the present invention by which e.g. an above kind of lithography system is improved will first be illustrated in general lines, after which the invention will be discussed more in detail. FIGS. 2A and 2B illustrate a feature designed according to grid constraints and a feature designed unhampered hereby, as is desired by users of the system, and as is now made possible the invention. FIG. 2A shows a pattern perfectly aligned with an applied grid. Each grid cell is either fully exposed or not exposed at all. FIG. 2A shows the same pattern, which is now misaligned with the applied grid. The edges of the pattern do not fall on the grid lines corresponding to the writing grid of the exposure apparatus, however still show a virtually identical smoothness. This is the effect that is desired to be attained by the present invention, however which can not be attained by a conventional black and white writing strategy, which is limited to realising feature edges that co-inside with grid lines.
By FIG. 3 it is a.o. illustrated that a grid cell is exposed on a target when the center of the writing beamlet is positioned on top of the center of the cell. The diameter of the probe generated at incidence on a desired lithography target is much larger than the cell dimensions. For sake of clarity, the width of a gaussian probe as depicted in FIG. 3A is rather small compared to reality. In reality the probe is generally at least smeared out over a length of about ten grid cells. A full exposure of a certain cell thus also causes a partial exposure, an exposure with less intensity, in the cells adjacent to the exposed cell. So when a number of adjacent grid cells are fully exposed, the number of electrons deposited within an individual grid cell, the dose, constitutes of the sum of the dose received directly from exposure of the cell itself and indirectly via the exposure of adjacent cells. As a result the total dose exceeds the dose per grid cell when it is solely exposed, thus forming a broader and larger structure, as can be taken from the overall, top hat like graph line in FIG. 3A. By choosing the right cut-off dose level however, in FIG. 3A denoted by the dashed line, the desired feature dimensions can be reconstructed. The result of such a reconstruction is shown in FIG. 3B.
FIG. 4 shows a first effect of an embodiment of the present invention. In FIG. 4B the desired pattern to be drawn is shown in bold (lines Ee). The top edge of the feature does not align with the grid lines of the rasterized pattern. The bold line Ee drawn through the modulated top array of cells shows the rasterized pattern and edge thereof that is effectively written by the beamlets according to a measure of the present invention. The desired edges that did not align with the grid lines at writing, have a ragged shape. In FIG. 4A, the probe Ss effected by a writing beam is represented within a square raster portion of a size concurring to the typical width for a critical dimension CD of 45 nm. Since the probe size Ss of the writing beamlet is much larger than the size of a single grid cell Ps, alternatively denoted pixel size, the shape of the edge is invisible after developing the exposed pattern. The hatched, i.e. ragged edge in the rasterized pattern effectively shifts the eventual feature edge outwards to its desired position. The possible accuracy of this placement technique depends on the size of the ragged edge pixels length compared to the probe size Ss of the beamlet. By careful selection, an accuracy of less than 1/10 of the grid cell dimensions is obtained. One solution for sub-pixel modulation is to use ragged edges. The sub-pixel placement of the feature edge is achieved by having some pixels on and some off within the outer pixel line of the feature. For example for an outer line with a series 2 on, 3 off, 2 on 3 off the edge in the resist, i.e. the target for writing the pattern on to, will be at ⅖ of a pixel. By choosing the correct ratio on/off the edge of the feature is effectively placed much finer than an applied pixel size Ps of e.g. 2.25 nm. Because the probe size Ss of the e-beam is much larger than the grid size, the raggedness of the line is virtually invisible in the final pattern. The maximum number of possible steps in the sub-pixel placement of the feature edge is according to insight underlying the invention limited, not only to probe size but also due to a blanker constraint, i.e. with a view to maintain economically achievable blanking systems of technically limited complexity. This constraint is however only set in the direction of the deflection scan. In FIG. 6B such impossible modulations are indicated by surrounding circles Np. This can be overcome by also leaving out pixels inside the feature, e.g. as in FIG. 6A.
FIG. 5 illustrates a second measure and effect of a lithography system according to a further measure according to the present invention, based on leaving out, i.e. not writing pixels near a rastered edge. FIG. 5B in this respect shows the desired pattern to be written, while FIG. 5A shows the adapted rasterized pattern to achieve the exact placement of the feature. Instead of an adaptation of the edges of the pattern, in this embodiment the content of the grid cells within the feature are altered. The removal of a number of interior grid cells, i.e. in the deflection lines preceding the last deflection line, is for the purpose of positioning the edge of a feature performed adjacent the feature edge in the rasterized pattern, and effectively shifts the edge of the feature inwards as may be taken from the figure. Another method to shift the edge of a feature with sub-pixel resolution is to leave out, i.e. not to write complete lines near such edge, inside the feature. This measure is illustrated in FIG. 7.
Because the point spread function PSF of a written probe Ss is much larger than the address grid, the influence of deleting lines or part thereof inside a structure spreads out over the edges. The point spread function PSF is here defined as the inclination angle of the slope of the Gaussian curve that represents the impact of a writing beam on a litho target. At the edge of a feature, such deletion effectively lowers the dose and thus shifts the edge position. The distance over which the edge is shifted depends on how far from the edge the deleted pixel is located and on the number of deleted pixels. Leaving out an entire line in the mechanical movement Mm direction rather than in the scanning direction Sd however, would require that the blanker of the litho system can be switched on and off with 1 pixel frequency and thus would require a very fast rise/fall time of typically within tenths of nanoseconds, which will in practice not be realized due to associated costs and structural complexity of a blanker complying to such requirement. Yet, in principle also edges oriented in the direction of mechanical movement may be shifted e.g. by deleting, i.e. not writing pixels over a width of one or two cells as is illustrated by FIG. 7.
In practice according to the invention, a pattern to be exposed will not only be adjusted using each measure separately, but is favourably also used in a combination of the said two, e.g. as represented in FIG. 6A. In the blanking strategy as used in many lithography tools, the exposure of each grid cell is controlled by shielding the writing beamlet at the right moment in time using a blanker. When the operating frequency of a blanker is limited, which often is desired with a view to reducing costs and structural complexity of the blanker, the pattern is adjusted according to a suitable combination of said two measures in such a way that each individual blanker does not have to switch faster than said limiting frequency. In a further particular embodiment an entire deflection line interior to a ragged edge is blanked for the purpose of shifting the position said feature edge.
In the examples illustrated by FIGS. 6 and 7, the writing strategy for writing a pattern on to a wafer is a raster scan with a pixels size of 2.25 nm. A constraint for electing grid size 2.25 nm grid is the imposition of a design grid. Two reasons that may affect the elected pixels size are that the size of 2.25 nm is not realistic for chip manufacturers because of a desired design freedom, and secondly, that at a proximity-effect for which a correction is needed with layout biasing, a need for sub-pixel placement arises, a solution to which need is supported by the present invention. An advantage of increasing grid size is the fact that less memory will be required in a so-called pattern streamer sub system (PSS) of a maskless lithography apparatus, which may significantly reduce costs of the apparatus. Also the pixel rate, i.e. the rate at which pixel information is fed to the system may remain relatively low. An advantage of the present invention therefore also resides in increasing grid size while maintaining design freedom by the use of the above explained ragged edge modulation. FIG. 6 illustrates that because of a for economic reasons present blanker constraint, the probe modulation as taken in the direction of mechanical movement Mm of a stage carrying the wafer or target to be processed, is slightly different from the type of modulation applied in the direction of the deflection scan Sd. Encircled positions Np indicate “off” modulations that, depending a specific lay-out of the system, in particular the available rate of blanker switching, could be impossible to perform. The hatched area DI indicate the area as according to the lay-out data, while Fr denotes the area of the desired feature.
FIG. 7 by a hatched area LO illustrates a feature or image layout, while the grey area REQ reflects the required feature after exposure. It shows that with the measures according to the invention, the position of the edges of the written features shifts inwards at leaving out internal lines. Such shift is related to the distance of the left out line from the parallel edge to be shifted. It is understood through the present invention, that for proximity-effect correction (PEC) with layout biasing, i.e. adjusting the feature size based on local background dose level, a finer grid would be required which is not desired for economic reasons. With the ragged edges measure according to the invention, a grid of less than half a tenth of the grid size can be obtained with a maximum error in CD or line width roughness of a nominal value in the same order. In the light of this result, there is a basis to increase the grid size provided in the above example. The advantage is that such reduces the number of pixels and thus also the amount of uncompressed memory in a pattern streamer subsystem (PSS) of a litho machine. In FIG. 8, the results of calculations on on/off combinations for a single line ragged edge modulation is provided for several grid sizes, as expressed in number of pixels fining a critical dimension (CD) applied in the system. It shows the largest modulation step-size as a result for a range of such grid sizes. It can be seen that from 15 pixels and up per CD, rather than 20 as in the above example, the error in location of parts of an edge positioned with the above described ragged edge method is below 0.1 nm, i.e. is virtually absent, at least fully acceptable, even in respect of the highly refined dimensions of projected features in contemporary lithography.
Apart from the concepts and all pertaining details as described in the preceding the invention also relates to all features as defined in the following set of claims as well as to all details as may be directly and unambiguously be derived by one skilled in the art from the above mentioned figures, related to the invention. In the following set of claims, rather than fixating the meaning of a preceding term, any reference numbers corresponding to structures in the figures are for reason of support at reading the claim, included solely as an exemplary meaning of said preceding term.

Claims (31)

The invention claimed is:
1. Method of operating a writing beam probe forming lithography system for projecting a pattern on to a target surface, comprising:
using an “on” and “off” writing strategy to operate said writing beam probe based on dividing said pattern over a grid comprising grid cells, wherein said pattern includes features having a size larger than that of each one of said grid cells,
in each of said grid cells, switching said writing beam probe “on” or “off”, wherein the writing beam probe on said target is set to cover a surface area that covers a plurality of grid cells, and
wherein during a single pass of a writing beam
effecting a position dependent distribution of “on” and “off” switching within a range of the writing beam probe size wherein said writing strategy is completed during said single pass.
2. Method according to claim 1, wherein said position dependent distribution is performed near an edge of a feature to be written on said target.
3. Method according to claim 1, wherein said position dependent distribution is performed for effecting a sub grid cell placement of a feature edge on said target.
4. Method according to claim 1, wherein positioning of a feature edge is effected by not writing part or parts of a line of grid cells oriented parallel to said edge, and located at a distance from said edge.
5. Method according to claim 1, wherein grid cells are written in at least one line of said grid adjacent a feature edge outside of said feature, whereby said line of grid cells is oriented in parallel to said edge.
6. Method according to the claim 5, wherein at least one set of a number of grid cells is additionally written in said line.
7. Method according to claim 1, wherein an overall dose modulation is effected for said feature, by switching on and off said writing beam probe in a regular pattern.
8. Method according to the claim 7, in which edges of said feature are shifted with respect to said grid.
9. Method according to claim 1, wherein on/off switching of a writing beam probe is slower than the pixel rate.
10. Method according to claim 1, in which an effective edge position of a feature of said pattern is controlled by not writing one or a set of grid cells within a range of the writing beam probe size from the edge.
11. Method according to claim 1, wherein the writing beam probe comprises a Gaussian probe, wherein a full exposure of a certain grid cell also causes a partial exposure in the grid cells adjacent to the exposed grid cell.
12. A writing beam probe forming lithography system for generating a pattern on to a target surface, comprising:
using a writing strategy based on dividing said pattern over a grid comprising grid cells and wherein said writing beam probe is switched “on” or “off” in each one of said grid cells for writing or not writing each one of said grid cells, said pattern comprising features of a size larger than that of one of said grid cells,
wherein the writing beam probe on said target is larger than the size of one of said grid cells in that said writing beam probe covers a plurality of grid cells, and
wherein within a feature, a position dependent distribution of writing and not writing of grid cells is effected within a range of the writing beam probe size wherein said writing strategy is completed during a single pass of said writing beam probe.
13. System according to claim 12, in which the writing beam probe size is of a value within a range from 5 to 20 times the grid cell size.
14. System according to claim 12, wherein the writing beam probe comprises a Gaussian probe, wherein a full exposure of a certain grid cell also causes a partial exposure in the grid cells adjacent to the exposed grid cell.
15. Method for operating a lithography system in which a pattern is to be projected on to a target surface, comprising:
using a plurality of writing beams in the form of probe forming beams, generated in a charged particle beams column part of said system, and scanned over said target surface for writing said pattern,
modulating the writing beams in said column by blanking each writing beam individually within the column or not,
writing said pattern being performed by scanning each individual writing beam in a direction transverse to a mechanical movement of said target relative to said column,
positioning pattern features on said target using a virtual grid divided into grid cells of a dimension such that each probe forming beam covers a plurality of grid cells, and
locating, an edge of a feature of a size larger than that of one of said grid cells virtually independent from said grid size by not writing at least one set of grid cells in at least the last scan line for writing said feature, which set is larger than a number of grid cells and smaller than the number of grid cells required for writing the dimension of each said probe forming beam,
wherein said writing is completed during a single pass of said probe forming beams.
16. Method of operating a writing electron beam forming maskless lithography system for writing a desired pattern on to a target surface, using an “on” and “off” writing strategy using a combination of relative movement of the target surface and a timed “on” and “off” switching of the writing beam, said method comprising:
dividing said desired pattern over a virtual grid comprising grid cells, wherein said desired pattern comprising features having a size larger than that of said grid cells, wherein a feature comprises an edge,
altering the content of grid cells to obtain an adapted rasterized pattern wherein at least one of part of the grid cells near the edge inside the feature are not written and additional grid cells near the edge outside the feature are written,
wherein the writing beam on said target is larger than the size of a grid cell in that said writing beam is set to cover a surface area that covers a multiplicity of grid cells,
wherein, for the writing of said adapted rasterized pattern on to the target surface, a position dependent distribution of “on” and “off” switching is effected within a range of the writing beam size, wherein in each of said grid cells said writing beam is switched “on” or “off” according to the adapted rasterized pattern, and wherein the patterning of features is attained without multiple passages for writing said pattern.
17. Method according to claim 16, wherein additional grid cells immediately near the edge of the feature are added with an interruption of two or more not written grid cells between each pair of added cells.
18. Method according to claim 16, wherein said altering the content of grid cells is performed for effecting a sub grid cell placement of a feature edge on said target.
19. Method according to claim 16, wherein positioning of the feature edge is effected by not writing part or parts of a line of grid cells oriented parallel to said edge, and located at a distance from said edge.
20. Method according to claim 16, wherein the additional grid cells are written in at least one line of said grid adjacent the feature edge outside of said feature, whereby said line of grid cells is oriented in parallel to said edge.
21. Method according to claim 20, wherein at least one set of a number of grid cells is additionally written in said line.
22. Method according to claim 16, wherein an overall dose modulation is effected for said feature, by switching on and off said writing beam in a regular pattern.
23. Method according to the claim 22, in which edges of said feature are shifted with respect to said grid.
24. Method according to claim 16, wherein the timed on/off switching of the writing beam is slower than a pixel rate.
25. Method according to claim 16, in which an effective edge position of the feature of said pattern is controlled by not writing one or a set of grid cells within a range of the writing beam size from the edge.
26. Method according to claim 16, in which the writing beam size is of a value within a range from 5 to 20 times the size of said grid cells.
27. Method according to claim 16, wherein a diameter of the writing beam on said target is at least a length of about ten grid cells of said grid.
28. A writing beam forming lithography system for generating a pattern on to a target surface, comprising:
a beam generator for generating a electron beam,
an aperture array for splitting up said beam into a plurality of substantially parallel writing beams,
a modulation array, for modulating said writing beams, and
a control unit adapted for controlling the modulation array for modulating the writing beams for writing a desired pattern on to the target surface, using an “on” and “off” writing strategy using a combination of relative movement of the target surface and a timed “on” and “off” switching of the writing beam, wherein said control unit is adapted for:
dividing said desired pattern over a virtual grid comprising grid cells, wherein said desired pattern comprising features having a size larger than that of said grid cells, wherein a feature comprises an edge,
altering the content of grid cells to obtain an adapted rasterized pattern wherein at least one of part of the grid cells near the edge inside the feature are not written and additional grid cells near the edge outside the feature are written,
wherein the writing beam on said target is larger than the size of a grid cell in that said writing beam is set to cover a surface area that covers a multiplicity of grid cells,
wherein, for the writing of said adapted rasterized pattern on to the target surface, a position dependent distribution of “on” and “off” switching is effected within a range of the writing beam size, wherein in each of said grid cells said writing beam is switched “on” or “off” according to the adapted rasterized pattern, and wherein the patterning of features is attained without multiple passages for writing said pattern.
29. System according to claim 28, in which the writing beam size is of a value within a range from 5 to 20 times the grid cell size.
30. System according to claim 28, wherein the writing beam comprises a Gaussian writing beam, wherein a full exposure of a certain grid cell also causes a partial exposure in the grid cells adjacent to the exposed grid cell, wherein a diameter of the writing beam on said target is at least a length of about ten grid cells of said grid.
31. Method for operating a lithography system in which a pattern is to be projected on to a target surface, comprising:
using a plurality of writing beams in the form of probe forming beams, generated in a charged particle beams column part of said system, and scanned over said target surface for writing said pattern,
modulating the writing beams in said column by blanking each writing beam individually within the column or not,
writing said pattern being performed by scanning each individual writing beam in a direction transverse to a mechanical movement of said target relative to said column,
positioning pattern features on said target using a virtual grid divided into grid cells of a dimension such that each probe forming beam covers a plurality of grid cells, and
locating, an edge of a feature of a size larger than that of one of said grid cells virtually independent from said grid size by at least one of not writing grid cells inside the feature and writing additional pixels near the edge of said feature at the outside of said feature,
wherein said writing is completed during a single pass of said probe forming beams.
US13/689,665 2006-03-10 2012-11-29 Lithography system and projection method Active 2028-11-07 USRE45552E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/689,665 USRE45552E1 (en) 2006-03-10 2012-11-29 Lithography system and projection method

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US78104006P 2006-03-10 2006-03-10
US11/716,452 US7842936B2 (en) 2006-03-10 2007-03-09 Lithography system and projection method
US13/689,665 USRE45552E1 (en) 2006-03-10 2012-11-29 Lithography system and projection method

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/716,452 Reissue US7842936B2 (en) 2006-03-10 2007-03-09 Lithography system and projection method

Publications (1)

Publication Number Publication Date
USRE45552E1 true USRE45552E1 (en) 2015-06-09

Family

ID=38180404

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/716,452 Ceased US7842936B2 (en) 2006-03-10 2007-03-09 Lithography system and projection method
US13/689,665 Active 2028-11-07 USRE45552E1 (en) 2006-03-10 2012-11-29 Lithography system and projection method

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/716,452 Ceased US7842936B2 (en) 2006-03-10 2007-03-09 Lithography system and projection method

Country Status (7)

Country Link
US (2) US7842936B2 (en)
EP (2) EP1994447B1 (en)
JP (1) JP5528796B2 (en)
KR (1) KR101444958B1 (en)
CN (1) CN101427184B (en)
TW (1) TWI432908B (en)
WO (1) WO2007105939A1 (en)

Families Citing this family (35)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2010100268A2 (en) * 2009-03-06 2010-09-10 Micronic Laser Systems Ab Lithographic printing system with placement corrections
EP2228817B1 (en) * 2009-03-09 2012-07-18 IMS Nanofabrication AG Global point spreading function in multi-beam patterning
WO2010134017A1 (en) 2009-05-20 2010-11-25 Mapper Lithography Ip B.V. Method of generating a two-level pattern for lithographic processing and pattern generator using the same
WO2010134018A2 (en) 2009-05-20 2010-11-25 Mapper Lithography Ip B.V. Pattern data conversion for lithography system
JP2012527766A (en) 2009-05-20 2012-11-08 マッパー・リソグラフィー・アイピー・ビー.ブイ. Dual pass scanning
US9164372B2 (en) 2009-08-26 2015-10-20 D2S, Inc. Method and system for forming non-manhattan patterns using variable shaped beam lithography
US20120278770A1 (en) * 2011-04-26 2012-11-01 D2S, Inc. Method and system for forming non-manhattan patterns using variable shaped beam lithography
KR101042195B1 (en) * 2009-09-01 2011-06-16 한국과학기술원 Maskless lithography using rasterization of massive polygons
KR101964407B1 (en) * 2010-09-27 2019-04-01 가부시키가이샤 니콘 Method for driving spatial light modulator, method for forming pattern for exposure, exposure method, and exposure apparatus
US9287081B2 (en) * 2010-10-26 2016-03-15 Mapper Lithography Ip B.V. Lithography system, modulation device and method of manufacturing a fiber fixation substrate
US9305747B2 (en) * 2010-11-13 2016-04-05 Mapper Lithography Ip B.V. Data path for lithography apparatus
NL2007918A (en) 2010-12-20 2012-06-21 Asml Netherlands Bv Method of controlling a patterning device in a lithographic apparatus, device manufacturing method and lithographic apparatus.
WO2013083383A1 (en) * 2011-12-06 2013-06-13 Asml Netherlands B.V. A lithography apparatus, an apparatus for providing setpoint data, a device manufacturing method, a method of calculating setpoint data and a computer program
KR101883842B1 (en) * 2011-12-26 2018-08-01 엘지이노텍 주식회사 Light emitting device and illuminating system including the same
NL2009979A (en) * 2012-01-12 2013-07-15 Asml Netherlands Bv A lithography apparatus, an apparatus for providing setpoint data, a device manufacturing method, a method for providing setpoint data and a computer program.
WO2013108560A1 (en) 2012-01-18 2013-07-25 株式会社ニコン Drive method for spatial light modulator, method for generating pattern for exposure, and exposure method and device
US8822106B2 (en) * 2012-04-13 2014-09-02 Taiwan Semiconductor Manufacturing Company, Ltd. Grid refinement method
JP2013165121A (en) * 2012-02-09 2013-08-22 Canon Inc Drawing device, generating method, program and method for manufacturing article
US8510687B1 (en) * 2012-03-01 2013-08-13 Taiwan Semiconductor Manufacturing Company, Ltd. Error diffusion and grid shift in lithography
JP2015509666A (en) 2012-03-08 2015-03-30 マッパー・リソグラフィー・アイピー・ビー.ブイ. Charged particle lithography system with alignment sensor and beam measurement sensor
US8949749B2 (en) 2012-10-23 2015-02-03 Taiwan Semiconductor Manufacturing Co., Ltd. Layout design for electron-beam high volume manufacturing
US9501600B2 (en) * 2013-05-02 2016-11-22 Taiwan Semiconductor Manufacturing Company, Ltd. Standard cells for predetermined function having different types of layout
NL2010760C2 (en) 2013-05-03 2014-11-04 Mapper Lithography Ip Bv Beam grid layout.
US20150013901A1 (en) * 2013-07-11 2015-01-15 Hsio Technologies, Llc Matrix defined electrical circuit structure
DE102013213842A1 (en) * 2013-07-16 2015-01-22 Carl Zeiss Smt Gmbh Optical component
US9460260B2 (en) 2014-02-21 2016-10-04 Mapper Lithography Ip B.V. Enhanced stitching by overlap dose and feature reduction
JP6353278B2 (en) 2014-06-03 2018-07-04 株式会社ニューフレアテクノロジー Multi-charged particle beam writing method and multi-charged particle beam writing apparatus
EP2993684B1 (en) * 2014-09-05 2017-03-08 IMS Nanofabrication AG Correction of short-range dislocations in a multi-beam writer
US9484188B2 (en) 2015-03-11 2016-11-01 Mapper Lithography Ip B.V. Individual beam pattern placement verification in multiple beam lithography
KR102556509B1 (en) * 2016-03-25 2023-07-18 삼성전자주식회사 Method for rasterization of mask layout and method of fabricating photomask using the same
US9981293B2 (en) 2016-04-21 2018-05-29 Mapper Lithography Ip B.V. Method and system for the removal and/or avoidance of contamination in charged particle beam systems
KR101720595B1 (en) * 2016-07-27 2017-03-29 주식회사 리텍 Method and apparatus for producing raster image useable in exposure apparatus based on dmd and recording medium for recording program for executing the method
WO2018061960A1 (en) * 2016-09-29 2018-04-05 大日本印刷株式会社 Method and device for obtaining exposure intensity distribution in multibeam electron beam lithography device
JP6881168B2 (en) * 2016-09-29 2021-06-02 大日本印刷株式会社 Method and device for obtaining exposure intensity distribution in multi-beam electron beam lithography system
NL2022156B1 (en) 2018-12-10 2020-07-02 Asml Netherlands Bv Plasma source control circuit

Citations (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5710236A (en) 1980-06-23 1982-01-19 Toshiba Corp Pattern drawing device
JPS59208719A (en) 1983-05-05 1984-11-27 エテック・システムズ・インコーポレイテッド Method of producing integrated circuit in particle beam device
US5103101A (en) * 1991-03-04 1992-04-07 Etec Systems, Inc. Multiphase printing for E-beam lithography
US5369282A (en) * 1992-08-03 1994-11-29 Fujitsu Limited Electron beam exposure method and system for exposing a pattern on a substrate with an improved accuracy and throughput
US5393987A (en) 1993-05-28 1995-02-28 Etec Systems, Inc. Dose modulation and pixel deflection for raster scan lithography
US6316164B1 (en) 1999-03-16 2001-11-13 N. William Parker Proximity effect correction method through uniform removal of fraction of interior pixels
EP1180784A2 (en) 2000-08-10 2002-02-20 Hitachi, Ltd. Method and apparatus for charged particle beam exposure
US6433348B1 (en) * 2000-07-25 2002-08-13 Applied Materials, Inc. Lithography using multiple pass raster-shaped beam
US6498685B1 (en) 1999-01-11 2002-12-24 Kenneth C. Johnson Maskless, microlens EUV lithography system
US20030001798A1 (en) 2001-06-29 2003-01-02 Asahi Koagku Kogyo Kabushiki Kaisha Multi-exposure drawing method and apparatus therefor
JP2003057836A (en) 2001-08-17 2003-02-28 Pentax Corp Multiple exposure lithography system and multiple exposure lithography method
WO2003023488A1 (en) 2001-09-12 2003-03-20 Micronic Laser Systems Ab Graphics engine for high precision lithography
US6565386B1 (en) 2001-12-26 2003-05-20 Hon Hai Precision Ind. Co., Ltd. Electrical connector
US20030189181A1 (en) 2002-04-04 2003-10-09 Hiroya Ohta Electron beam exposure method, electron beam exposure apparatus and device manufacturing method using the same
WO2004038509A2 (en) 2002-10-25 2004-05-06 Mapper Lithography Ip B.V. Lithography system
JP2004354415A (en) 2003-05-26 2004-12-16 Tadahiro Omi Method for drawing pattern and pattern drawing apparatus
US20050018255A1 (en) 2003-07-22 2005-01-27 Fuji Photo Film Co., Ltd. Image-recording apparatus using spatial light-modulation device on which divided reset actuation is performed
US20050104013A1 (en) * 2003-10-20 2005-05-19 Ims Nanofabrication Gmbh Charged-particle multi-beam exposure apparatus
GB2414111A (en) 2004-04-30 2005-11-16 Ims Nanofabrication Gmbh Pattern definition device for particle-beam processing apparatus
US20060147841A1 (en) 2003-04-11 2006-07-06 Tadahiro Ohmi Ball Semiconductor Inc. Pattern plotting device and pattern plotting method
US20060215142A1 (en) 2005-03-25 2006-09-28 Asml Netherlands B.V. Lithographic apparatus and device manufacturing method utilizing dynamic correction for magnification and position in maskless lithography
US20080054184A1 (en) * 2003-09-05 2008-03-06 Carl Zeiss Smt Ag Particle-optical systems and arrangements and particle-optical components for such systems and arrangements

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020104970A1 (en) 1999-01-06 2002-08-08 Winter Stacey J. Raster shaped beam, electron beam exposure strategy using a two dimensional multipixel flash field
US6870604B2 (en) * 2002-04-23 2005-03-22 Ball Semiconductor, Inc. High resolution point array
EP1372005A3 (en) * 2002-06-07 2004-11-17 Fuji Photo Film Co., Ltd. Optical integrated circuit and method of fabrication

Patent Citations (32)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5710236A (en) 1980-06-23 1982-01-19 Toshiba Corp Pattern drawing device
JPS59208719A (en) 1983-05-05 1984-11-27 エテック・システムズ・インコーポレイテッド Method of producing integrated circuit in particle beam device
US4498010A (en) * 1983-05-05 1985-02-05 The Perkin-Elmer Corporation Virtual addressing for E-beam lithography
US5103101A (en) * 1991-03-04 1992-04-07 Etec Systems, Inc. Multiphase printing for E-beam lithography
US5369282A (en) * 1992-08-03 1994-11-29 Fujitsu Limited Electron beam exposure method and system for exposing a pattern on a substrate with an improved accuracy and throughput
US5393987A (en) 1993-05-28 1995-02-28 Etec Systems, Inc. Dose modulation and pixel deflection for raster scan lithography
US6498685B1 (en) 1999-01-11 2002-12-24 Kenneth C. Johnson Maskless, microlens EUV lithography system
US6316164B1 (en) 1999-03-16 2001-11-13 N. William Parker Proximity effect correction method through uniform removal of fraction of interior pixels
US6433348B1 (en) * 2000-07-25 2002-08-13 Applied Materials, Inc. Lithography using multiple pass raster-shaped beam
JP2002057090A (en) 2000-08-10 2002-02-22 Hitachi Ltd Charged particle beam exposing method and apparatus
US20020027198A1 (en) 2000-08-10 2002-03-07 Koji Nagata Method and apparatus for charged particle beam exposure
EP1180784A2 (en) 2000-08-10 2002-02-20 Hitachi, Ltd. Method and apparatus for charged particle beam exposure
US20030001798A1 (en) 2001-06-29 2003-01-02 Asahi Koagku Kogyo Kabushiki Kaisha Multi-exposure drawing method and apparatus therefor
JP2003015309A (en) 2001-06-29 2003-01-17 Pentax Corp Multiple exposure plotting method and multiple exposure plotting device
JP2003057836A (en) 2001-08-17 2003-02-28 Pentax Corp Multiple exposure lithography system and multiple exposure lithography method
JP2005502909A (en) 2001-09-12 2005-01-27 マイクロニック レーザー システムズ アクチボラゲット Graphics engine for high-precision lithography
WO2003023488A1 (en) 2001-09-12 2003-03-20 Micronic Laser Systems Ab Graphics engine for high precision lithography
US6565386B1 (en) 2001-12-26 2003-05-20 Hon Hai Precision Ind. Co., Ltd. Electrical connector
US20030189181A1 (en) 2002-04-04 2003-10-09 Hiroya Ohta Electron beam exposure method, electron beam exposure apparatus and device manufacturing method using the same
WO2004038509A2 (en) 2002-10-25 2004-05-06 Mapper Lithography Ip B.V. Lithography system
US20040135983A1 (en) * 2002-10-25 2004-07-15 Wieland Jan-Jaco Marco Lithography system
US20060147841A1 (en) 2003-04-11 2006-07-06 Tadahiro Ohmi Ball Semiconductor Inc. Pattern plotting device and pattern plotting method
JP2004354415A (en) 2003-05-26 2004-12-16 Tadahiro Omi Method for drawing pattern and pattern drawing apparatus
JP2005055881A (en) 2003-07-22 2005-03-03 Fuji Photo Film Co Ltd Drawing method and drawing apparatus
KR20050012164A (en) 2003-07-22 2005-01-31 후지 샤신 필름 가부시기가이샤 Lithography method and lithography device
US20050018255A1 (en) 2003-07-22 2005-01-27 Fuji Photo Film Co., Ltd. Image-recording apparatus using spatial light-modulation device on which divided reset actuation is performed
US20080054184A1 (en) * 2003-09-05 2008-03-06 Carl Zeiss Smt Ag Particle-optical systems and arrangements and particle-optical components for such systems and arrangements
US20050104013A1 (en) * 2003-10-20 2005-05-19 Ims Nanofabrication Gmbh Charged-particle multi-beam exposure apparatus
GB2414111A (en) 2004-04-30 2005-11-16 Ims Nanofabrication Gmbh Pattern definition device for particle-beam processing apparatus
JP2005322918A (en) 2004-04-30 2005-11-17 Ims Nanofabrication Gmbh New-type pattern lithography method for particle beam processing
US20060215142A1 (en) 2005-03-25 2006-09-28 Asml Netherlands B.V. Lithographic apparatus and device manufacturing method utilizing dynamic correction for magnification and position in maskless lithography
JP2007123800A (en) 2005-03-25 2007-05-17 Asml Netherlands Bv Lithography apparatus, and apparatus manufacturing method utilizing dynamic correction of magnifications and positions in maskless lithography

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
Groves, T. R., et al., "The Leica direct write e-beam lithography systems," High Throughput Charged Particle Workshop, Aug. 6-9, 2001, Kauai, 20 pages.
Rieger, M. L. et al., "Image quality enhancements for raster scan lithography," SPIE vol. 922 Optical/Laser Microlithography, Feb. 3, 1988, XP519859A, pp. 55-64.

Also Published As

Publication number Publication date
EP2323158A2 (en) 2011-05-18
TW200741364A (en) 2007-11-01
US7842936B2 (en) 2010-11-30
US20080073588A1 (en) 2008-03-27
EP1994447A1 (en) 2008-11-26
KR101444958B1 (en) 2014-11-03
TWI432908B (en) 2014-04-01
JP5528796B2 (en) 2014-06-25
KR20080113400A (en) 2008-12-30
CN101427184B (en) 2013-07-17
EP1994447B1 (en) 2012-12-26
CN101427184A (en) 2009-05-06
EP2323158A3 (en) 2012-01-04
WO2007105939A1 (en) 2007-09-20
JP2009529802A (en) 2009-08-20

Similar Documents

Publication Publication Date Title
USRE45552E1 (en) Lithography system and projection method
KR101614460B1 (en) Pattern data conversion for lithography system
JP2009529802A5 (en)
JP4421836B2 (en) Exposure apparatus and device manufacturing method
KR101636523B1 (en) Dual pass scanning
JP5743886B2 (en) Method and system for exposing a target
KR102311946B1 (en) ENHANCED STITCHING by overlap dose and Feature Reduction
US6433348B1 (en) Lithography using multiple pass raster-shaped beam
KR100416131B1 (en) Raster shaped beam, electron beam exposure strategy using a two dimensional multpixel flash field
JP2008117871A (en) Electron-beam drawing device, and electron-beam drawing method
CN101446773A (en) Maskless photon-electron spot-grid array printer
JP3310400B2 (en) Electron beam exposure method and exposure apparatus
US10283314B2 (en) Charged particle beam writing apparatus, and charged particle beam writing method
JPH06333793A (en) Aligner
Babin Mask Writers: An Overview
JP2019117961A (en) Drawing data generation method, program, multi-charged particle beam drawing apparatus, and pattern inspection apparatus
WO2008062513A1 (en) Electron-beam exposing device, and electron-beam exposing method

Legal Events

Date Code Title Description
MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2552)

Year of fee payment: 8

AS Assignment

Owner name: WITTEKAMP, J.J., NETHERLANDS

Free format text: COURT APPOINTMENT;ASSIGNORS:MAPPER LITHOGRAPHY HOLDING B.V.;MAPPER LITHOGRAPHY IP B.V.;MAPPER LITHOGRAPHY B.V.;REEL/FRAME:049104/0734

Effective date: 20181228

Owner name: ASML NETHERLANDS B.V., NETHERLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WITTEKAMP, J.J.;REEL/FRAME:049296/0606

Effective date: 20190206

FEPP Fee payment procedure

Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 12