US9355595B2 - Pixel unit driving circuit having an erasing transistor and matching transistor, and method thereof - Google Patents
Pixel unit driving circuit having an erasing transistor and matching transistor, and method thereof Download PDFInfo
- Publication number
- US9355595B2 US9355595B2 US13/993,637 US201213993637A US9355595B2 US 9355595 B2 US9355595 B2 US 9355595B2 US 201213993637 A US201213993637 A US 201213993637A US 9355595 B2 US9355595 B2 US 9355595B2
- Authority
- US
- United States
- Prior art keywords
- thin film
- film transistor
- driving
- gate
- storage capacitor
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 238000000034 method Methods 0.000 title claims abstract description 16
- 239000010409 thin film Substances 0.000 claims abstract description 189
- 239000003990 capacitor Substances 0.000 claims abstract description 60
- 238000010586 diagram Methods 0.000 description 17
- 229920001621 AMOLED Polymers 0.000 description 2
- 239000000969 carrier Substances 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3225—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
- G09G3/3258—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix with pixel circuitry controlling the voltage across the light-emitting element
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/30—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels
- G09G3/32—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED]
- G09G3/3208—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED]
- G09G3/3225—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix
- G09G3/3233—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using electroluminescent panels semiconductive, e.g. using light-emitting diodes [LED] organic, e.g. using organic light-emitting diodes [OLED] using an active matrix with pixel circuitry controlling the current through the light-emitting element
-
- H05B33/0896—
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05B—ELECTRIC HEATING; ELECTRIC LIGHT SOURCES NOT OTHERWISE PROVIDED FOR; CIRCUIT ARRANGEMENTS FOR ELECTRIC LIGHT SOURCES, IN GENERAL
- H05B45/00—Circuit arrangements for operating light-emitting diodes [LED]
- H05B45/60—Circuit arrangements for operating LEDs comprising organic material, e.g. for operating organic light-emitting diodes [OLED] or polymer light-emitting diodes [PLED]
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0819—Several active elements per pixel in active matrix panels used for counteracting undesired variations, e.g. feedback or autozeroing
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
- G09G2300/0842—Several active elements per pixel in active matrix panels forming a memory circuit, e.g. a dynamic memory with one capacitor
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0243—Details of the generation of driving signals
- G09G2310/0251—Precharge or discharge of pixel before applying new pixel voltage
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0262—The addressing of the pixel, in a display other than an active matrix LCD, involving the control of two or more scan electrodes or two or more data electrodes, e.g. pixel voltage dependent on signals of two data electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/02—Improving the quality of display appearance
- G09G2320/0233—Improving the luminance or brightness uniformity across the screen
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2320/00—Control of display operating conditions
- G09G2320/04—Maintaining the quality of display appearance
- G09G2320/043—Preventing or counteracting the effects of ageing
Definitions
- the present disclosure relates to a field of liquid crystal displaying, and in particularly, to a pixel unit driving circuit and a method thereof, a pixel unit and a display apparatus.
- An Active Matrix Organic Light Emitting Diode may emit light because it is driven by a current generated when a driving TFT is in a saturation state. Different critical voltages would generate different driving currents when a same gray scale voltage is input, and this leads to an inconsistency in the currents.
- a uniformity in threshold voltages (Vth) of transistors during a process of Low-Temperature PolySilicon is very poor, and the Vth may further drift, and thus the uniformity in a conventional 2T1C pixel unit driving circuit is always poor.
- the conventional 2T1C pixel unit driving circuit is as illustrated in FIG. 1 , and this circuit only comprises two TFTs wherein a T1 functions as a switch and a DTFT is used for driving the pixel.
- Operations of the conventional 2T1C pixel unit driving circuit is also simple, and a control timing of the 2T1C pixel unit driving circuit is illustrated in FIG. 2 .
- T1 is turned on when a scan level Vscan on a scan line Scan is low, and a gray scale voltage Vdata on a data line Data charges a capacitor C, while the T1 is turned off when the scan level Vscan is high, and the capacitor C is used for holding the gray scale voltage.
- VDD an output voltage at a high level output terminal of a driving power supply
- the DTFT is in the saturation state
- ) 2 K(VDD ⁇ Vdata ⁇
- Vdata is a data voltage output from the data line Data
- K is a constant related to a size of the transistor and a mobility of carriers, and the K would be determined once the size of the TFT and manufacture process are determined.
- the formula for the driving current in the 2T1C circuit comprises the Vth, therefore in such a driving scheme, brightness at different positions on a panel varies and the uniformity in the brightness is poor, and the reasons are in that, as described previously, the Vths of the TFTs at different positions on the panel would vary largely even if the TFTs are manufactured with the same process parameters, since a process of the LTPS is imperfect, such that the driving currents of the OLED under a same gray scale voltage vary.
- the present disclosure provides a pixel unit driving circuit and a method thereof, a pixel unit and a display apparatus, in order to improve uniformity in a brightness of an OLED panel.
- the present disclosure provides a pixel unit driving circuit for driving an OLED, comprising a driving thin film transistor, a matching thin film transistor, a signal-erasing thin film transistor, a charging control unit, a driving control unit and a storage capacitor, wherein:
- a gate of the driving thin film transistor is connected with a first end of the storage capacitor and is connected with a low level output terminal of a driving power supply via the charging control unit, a source thereof is connected with the low level output terminal of the driving power supply, and a drain thereof is connected with a cathode of the OLED;
- a gate and a drain of the matching thin film transistor are connected with a data line via the charging control unit, and a source thereof is connected with a second end of the storage capacitor;
- a gate and a drain of the signal-erasing thin film transistor are connected with the second end of the storage capacitor;
- a source of the signal-erasing thin film transistor is connected with the gate and the drain of the matching thin film transistor, and is connected with the data line via the charging control unit;
- the second end of the storage capacitor is connected with a high level output terminal of the driving power supply via the driving control unit;
- the driving thin film transistor, the matching thin film transistor and the signal-erasing thin film transistor are n-type TFTs.
- the charging control unit comprises a first thin film transistor and a second thin film transistor, and the driving control unit comprises a third thin film transistor;
- the gate and the drain of the matching thin film transistor, the source of the signal-erasing thin film transistor are connected with the data line via the first thin film transistor;
- the gate of the driving thin film transistor is connected with the low level output terminal of the driving power supply via the second thin film transistor;
- the second end of the storage capacitor is connected with the high level output terminal of the driving power supply via the third thin film transistor.
- the first thin film transistor, the second thin film transistor and the third thin film transistor are n-type TFTs
- a gate of the first thin film transistor is connected with a first control line, a drain thereof is connected with the data line;
- a source of the first thin film transistor is connected with the gate and the drain of the matching thin film transistor, and the source of the signal-erasing thin film transistor, respectively;
- a gate of the second thin film transistor is connected with the first control line, a source thereof is connected with the low level output terminal of the driving power supply, and a drain thereof is connected with the gate of the driving thin film transistor;
- a gate of the third thin film transistor is connected with a second control line, a source thereof is connected with the second end of the storage capacitor, and a drain thereof is connected with the high level output terminal of the driving power supply.
- the present disclosure further provides a pixel unit driving method applied to the pixel unit driving circuit described above, comprising:
- controlling the driving control unit so that the voltage at the second end of the storage capacitor is pulled-up to a voltage VDD output from the high level output terminal of the driving power supply, and controlling the charging control unit so that the gate of the driving thin film transistor is in a float state so as to turn on the driving thin film transistor.
- the present disclosure further provides a pixel unit comprising a OLED and the pixel unit driving circuit described above, a cathode of the OLED is connected with a drain of a driving thin film transistor in the pixel unit driving circuit, and an anode of the OLED is connected with the high level output terminal of the driving power supply.
- the present disclosure further provides a display apparatus comprising the pixel unit described above.
- the present disclosure further provides a pixel unit driving circuit for driving an OLED, comprising a driving thin film transistor, a matching thin film transistor, a signal-erasing thin film transistor, a charging control unit, a driving control unit and a storage capacitor, wherein:
- a gate of the driving thin film transistor is connected with a first end of the storage capacitor and is connected with a high level output terminal of a driving power supply via the charging control unit, a source thereof is connected with the high level output terminal of the driving power supply, and a drain thereof is connected with an anode of the OLED;
- a gate and a source of the matching thin film transistor are connected with a data line via the charging control unit, and a drain thereof is connected with a second end of the storage capacitor;
- a gate and a source of the signal-erasing thin film transistor are connected with the second end of the storage capacitor;
- a drain of the signal-erasing thin film transistor is connected with the gate and the source of the matching thin film transistor, and is connected with the data line via the charging control unit;
- the second end of the storage capacitor is connected with a low level output terminal of the driving power supply via the driving control unit;
- the driving thin film transistor, the matching thin film transistor and the signal-erasing thin film transistor are p-type TFTs.
- the charging control unit comprises a first thin film transistor and a second thin film transistor, and the driving control unit comprises a third thin film transistor;
- the gate and the source of the matching thin film transistor, the drain of the signal-erasing thin film transistor are connected with the data line via the first thin film transistor;
- the gate of the driving thin film transistor is connected with the high level output terminal of the driving power supply via the second thin film transistor;
- the second end of the storage capacitor is connected with the low level output terminal of the driving power supply via the third thin film transistor.
- the first thin film transistor, the second thin film transistor and the third thin film transistor are p-type TFTs
- a gate of the first thin film transistor is connected with a first control line, and a source thereof is connected with the data line;
- a drain of the first thin film transistor is connected with the gate and the source of the matching thin film transistor, and the drain of the signal-erasing thin film transistor, respectively;
- a gate of the second thin film transistor is connected with the first control line, a source thereof is connected with the high level output terminal of the driving power supply, and a drain thereof is connected with the gate of the driving thin film transistor;
- a gate of the third thin film transistor is connected with a second control line, a source thereof is connected with the second end of the storage capacitor, and a drain thereof is connected with the low level output terminal of the driving power supply.
- the present disclosure further provides a pixel unit driving method applied to the pixel unit driving circuit described above, comprising:
- controlling the charging control unit so that the signal-erasing thin film transistor is turned on and the data line charges the storage capacitor through the signal-erasing thin film transistor until a voltage at a second end of the storage capacitor rises so as to turn off the signal-erasing thin film transistor, and controlling the charging control unit so that a gate of the driving thin film transistor is pulled-up to the voltage VDD output from a high level output terminal of the driving power supply;
- the matching thin film transistor is turned on and the storage capacitor discharges the data line through the matching thin film transistor until the voltage at the second end of the storage capacitor drops to be equal to a voltage sum Vdata+
- controlling the driving control unit so that the voltage at the second end of the storage capacitor is pulled-down to a voltage VSS output from the low level output terminal of the driving power supply, and controlling the charging control unit so that the gate of the driving thin film transistor is in a float state so as to turn on the driving thin film transistor.
- the present disclosure further provides a pixel unit comprising an OLED and the pixel unit driving circuit described above, an anode of the OLED is connected with a drain of the driving thin film transistor in the pixel unit driving circuit, and a cathode of the OLED is connected with the low level output terminal of the driving power supply.
- the present disclosure further provides a display apparatus comprising the pixel unit described above.
- the pixel unit and the display apparatus of the present disclosure may compensate a critical voltage of the OLED driving transistor with a principle that electrical properties of two TFTs designed similarly in a same pixel match to each other, and improve the non-uniformity in the brightness of an OLED panel.
- FIG. 1 is a circuit diagram of a conventional 2T1C pixel unit driving circuit
- FIG. 2 is a control timing diagram of the conventional 2T1C pixel unit driving circuit
- FIG. 3 is a circuit diagram of a pixel unit driving circuit according to a first embodiment of the present disclosure
- FIG. 4 is a circuit diagram of a pixel unit driving circuit according to a second embodiment of the present disclosure.
- FIG. 5 is a circuit diagram of a pixel unit driving circuit according to a third embodiment of the present disclosure.
- FIG. 6 is a circuit diagram of a pixel unit driving circuit according to a fourth embodiment of the present disclosure.
- FIG. 7 is a circuit diagram of a pixel unit driving circuit according to a fifth embodiment of the present disclosure.
- FIG. 8 is a circuit diagram of a pixel unit driving circuit according to a sixth embodiment of the present disclosure.
- FIG. 9A is an equivalent circuit diagram of the pixel unit driving circuit according to the third embodiment of the present disclosure when it operates during a first period of time;
- FIG. 9B is an equivalent circuit diagram of the pixel unit driving circuit according to the third embodiment of the present disclosure when it operates during a second period of time;
- FIG. 9C is an equivalent circuit diagram of the pixel unit driving circuit according to the third embodiment of the present disclosure when it operates during a third period of time;
- FIG. 10 is a timing diagram illustrating a first control signal S1, a signal output from a data line Data and a second control signal S2 when the pixel unit driving circuit according to the third embodiment of the present disclosure operates;
- FIG. 11 is a timing diagram illustrating a first control signal S1, a signal output from a data line Data and a second control signal S2 when the pixel unit driving circuit according to the sixth embodiment of the present disclosure operates.
- a gate of the driving thin film transistor DTFT is connected with a first end of the storage capacitor Cs and is further connected with a low level output terminal of a driving power supply via the charging control unit 31 ,
- a source of the driving thin film transistor DTFT is connected with the low level output terminal of the driving power supply, and a drain thereof is connected with a cathode of the OLED;
- a gate and a drain of the matching thin film transistor MTFT are connected with a data line Data via the charging control unit 31 , and a source thereof is connected with a second end of the storage capacitor Cs;
- a gate and a drain of the signal-erasing thin film transistor ETFT are connected with the second end of the storage capacitor Cs;
- a source of the signal-erasing thin film transistor ETFT is connected with the gate and the drain of the matching thin film transistor MTFT, and is connected with the data line Data via the charging control unit 31 ;
- the second end of the storage capacitor Cs is connected with a high level output terminal of the driving power supply via the driving control unit 32 ;
- an anode of the OLED is connected with the high level output terminal of the driving power supply
- FIG. 4 is a circuit diagram of a pixel unit driving circuit according to a second embodiment of the present disclosure.
- the pixel unit driving circuit according to the second embodiment of the present disclosure is based on the pixel unit driving circuit according to the first embodiment of the present disclosure.
- the charging control unit 31 comprises a first thin film transistor T1 and a second thin film transistor T2, and the driving control unit 32 comprises a third thin film transistor T3;
- the gate and the drain of the matching thin film transistor MTFT, the source of the signal-erasing thin film transistor ETFT are connected with the data line Data via the first thin film transistor T1;
- the gate of the driving thin film transistor DTFT is connected with the low level output terminal of the driving power supply via the second thin film transistor T2;
- the second end of the storage capacitor Cs is connected with the high level output terminal of the driving power supply via the third thin film transistor T3.
- FIG. 5 is a circuit diagram of a pixel unit driving circuit according to a third embodiment of the present disclosure.
- the pixel unit driving circuit according to the third embodiment of the present disclosure is based on the pixel unit driving circuit according to the second embodiment of the present disclosure.
- the first thin film transistor T1, the second thin film transistor T2 and the third thin film transistor T3 are n-type TFTs;
- a gate of the first thin film transistor T1 is connected with a first control line for outputting a first control signal S1, and a drain thereof is connected with the data line Data;
- a source of the first thin film transistor T1 is connected with the gate and the drain of the matching thin film transistor MTFT, and the source of the signal-erasing thin film transistor ETFT, respectively;
- a gate of the second thin film transistor T2 is connected with the first control line, a source thereof is connected with the low level output terminal of the driving power supply, a drain thereof is connected with the gate of the driving thin film transistor DTFT;
- a gate of the third thin film transistor T3 is connected with a second control line for outputting a second control signal S2, a source thereof is connected with the second end of the storage capacitor Cs, and a drain thereof is connected with the high level output terminal of the driving power supply.
- FIG. 6 illustrates a pixel unit driving circuit according to a fourth embodiment of the present disclosure, which is used for driving an OLED and comprises a driving thin film transistor DTFT, a matching thin film transistor MTFT, a signal-erasing thin film transistor ETFT, a charging control unit 61 , a driving control unit 62 and a storage capacitor Cs, wherein:
- a gate of the driving thin film transistor DTFT is connected with a first end of the storage capacitor Cs and is further connected with a high level output terminal of a driving power supply via the charging control unit 61 ;
- a source of the driving thin film transistor DTFT is connected with the high level output terminal of the driving power supply, a drain thereof is connected with an anode of the OLED;
- a gate and a source of the matching thin film transistor MTFT are connected with a data line Data via the charging control unit 61 , and a drain thereof is connected with a second end of the storage capacitor Cs;
- a gate and a source of the signal-erasing thin film transistor ETFT are connected with the second end of the storage capacitor Cs;
- a drain of the signal-erasing thin film transistor ETFT is connected with the gate and the source of the matching thin film transistor MTFT, and is connected with the data line Data via the charging control unit 61 ;
- the second end of the storage capacitor Cs is connected with a low level output terminal of the driving power supply via the driving control unit 62 ;
- a cathode of the OLED is connected with the low level output terminal of the driving power supply
- the driving thin film transistor DTFT, the matching thin film transistor MTFT and the signal-erasing thin film transistor ETFT are p-type TFTs;
- an output voltage at the high level output terminal of the driving power supply is VDD, and an output voltage at the low level output terminal of the driving power supply is VSS.
- the charging control unit 61 comprises a first thin film transistor T1 and a second thin film transistor T2, and the driving control unit comprises a third thin film transistor T3;
- the gate and the source of the matching thin film transistor MTFT, the drain of the signal-erasing thin film transistor ETFT are connected with the data line Data via the first thin film transistor T1;
- the gate of the driving thin film transistor DTFT is connected with the high level output terminal of the driving power supply via the second thin film transistor T2;
- the first thin film transistor T1, the second thin film transistor T2 and the third thin film transistor T3 are p-type TFTs;
- a gate of the first thin film transistor T1 is connected with a first control line for outputting a first control signal S1, and a source thereof is connected with the data line Data;
- a drain of the first thin film transistor T1 is connected with the gate and the source of the matching thin film transistor MTFT, and the drain of the signal-erasing thin film transistor ETFT, respectively;
- a gate of the second thin film transistor T2 is connected with the first control line, a source thereof is connected with the high level output terminal of the driving power supply, and a drain thereof is connected with the gate of the driving thin film transistor DTFT;
- a gate of the third thin film transistor T3 is connected with a second control line for outputting a second control signal S2, a source thereof is connected with the second end of the storage capacitor Cs, and a drain thereof is connected with the low level output terminal of the driving power supply.
- FIG. 10 is a timing diagram illustrating a first control signal S1, a signal output from a data line Data and a second control signal S2 when the pixel unit driving circuit according to the third embodiment of the present disclosure operates, wherein A, B and C refer to a first period of time, a second period of time and a third period of time, respectively.
- FIG. 10 illustrates that the pixel unit driving circuit according to the third embodiment of the present disclosure operates.
- both of the T1 and T2 are turned on, T3 is turned off, and the data line Data inputs a very low voltage Vd1 since the T1 is turned on; the ETFT is turned on as the ETFT is connected as a diode and a previous signal voltage is much greater than the Vd1.
- the gate of the DTFT is pulled-down to VSS and thus the DTFT is turned off; since the ETFT is turned on, the storage capacitor Cs discharges the data line Data through the ETFT so as to erase signals of a previous frame until a potential Vp at a P point (that is, a node connected with the second end of the storage capacitor Cs) is Vd1+Vthe, then the ETFT is turned off.
- T3 is turned off.
- both of the T1 and T2 are turned off, the T3 is turned on.
- Vthm is a threshold voltage of the MTFT
- Vgs is a gate-source voltage of the DTFT
- Vthd is a threshold voltage of the DTFT
- Vthe is a threshold voltage of the ETFT
- Vdata is a data voltage
- VDD is an output voltage at the high level output terminal of the driving power supply
- VSS is an output voltage at the low level output terminal of the driving power supply.
- the current I flowing through the DTFT is independent of the threshold voltage Vth of the DTFT, thus a uniformity in the current may be improved and in turn a uniformity in brightness may be acquired.
- FIG. 11 is a timing diagram illustrating a first control signal S1, a signal output from a data line Data and a second control signal S2 when the pixel unit driving circuit according to the sixth embodiment of the present disclosure operates, wherein A, B and C refer to a first period of time, a second period of time and a third period of time, respectively.
- FIG. 11 illustrates that the pixel unit driving circuit according to the six embodiment of the present disclosure operates.
- both of the T1 and T2 are turned on, T3 is turned off, the gate of the DTFT is pulled to VDD and thus the DTFT is turned off; at this time, the voltage on the data line is Vdh which is a voltage being higher than all of Vdata, the ETFT is turned on since the ETFT is connected as a diode, and the potential Vp at the P point is charged to Vdh ⁇
- both of the T1 and T2 are turned on, T3 is turned off.
- the voltage on the data line jumps to Vdata from Vdh, therefore the MTFT is turned on, since Vdata is much lower than Vdh, which renders the MTFT is connected as a diode.
- the P point discharges the data line through the MTFT until the potential at the P point drops to Vdata+
- both of the T1 and T2 are turned off, the T3 is turned on.
- the gate of the DTFT is in the float state and the potential at the P point jumps to VSS from Vdata+
- , therefore the potential Vg at the G point also jumps to Vg VDD+VSS ⁇ (Vdata+
- ⁇ VSS; the current flowing through the DTFT is I K(Vsg ⁇
- ) 2 (Vdata+
- Vthm is a threshold voltage of the MTFT
- Vsg is a voltage difference between the source and the gate of the DTFT
- Vthd is a threshold voltage of the DTFT
- Vthe is a threshold voltage of the ETFT
- Vdata is a data voltage
- VDD is an output voltage at the high level output terminal of the driving power supply
- VSS is an output voltage at the low level output terminal of the driving power supply.
- a greatest advantage of the pixel unit driving circuit according to the present disclosure is to compensate a critical voltage of the OLED driving transistor with a principle that electrical properties of two TFTs designed similarly in a same pixel match to each other.
- the two TFTs designed similarly inside the same pixel have a very identical process environment because they are located very closely, even if the current process conditions are imperfect, and thus variance in their electrical properties caused by the processes is very small and may be neglected, that is, the threshold voltage Vthm of the matching thin film transistor is the same as the threshold voltage Vthd of the driving transistor DTFT.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of El Displays (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Electroluminescent Light Sources (AREA)
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201210041261.9 | 2012-02-21 | ||
CN201210041261.9A CN102708792B (zh) | 2012-02-21 | 2012-02-21 | 一种像素单元驱动电路和方法、像素单元以及显示装置 |
CN201210041261 | 2012-02-21 | ||
PCT/CN2012/086019 WO2013123795A1 (zh) | 2012-02-21 | 2012-12-06 | 一种像素单元驱动电路和方法、像素单元以及显示装置 |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/CN2012/086019 A-371-Of-International WO2013123795A1 (zh) | 2012-02-21 | 2012-12-06 | 一种像素单元驱动电路和方法、像素单元以及显示装置 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/141,166 Continuation US9852693B2 (en) | 2012-02-21 | 2016-04-28 | Pixel unit driving circuit having erasing transistor and matching transistor, method driving the same, pixel unit and display apparatus |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140055325A1 US20140055325A1 (en) | 2014-02-27 |
US9355595B2 true US9355595B2 (en) | 2016-05-31 |
Family
ID=46901499
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/993,637 Active 2033-04-19 US9355595B2 (en) | 2012-02-21 | 2012-12-06 | Pixel unit driving circuit having an erasing transistor and matching transistor, and method thereof |
US15/141,166 Active US9852693B2 (en) | 2012-02-21 | 2016-04-28 | Pixel unit driving circuit having erasing transistor and matching transistor, method driving the same, pixel unit and display apparatus |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/141,166 Active US9852693B2 (en) | 2012-02-21 | 2016-04-28 | Pixel unit driving circuit having erasing transistor and matching transistor, method driving the same, pixel unit and display apparatus |
Country Status (3)
Country | Link |
---|---|
US (2) | US9355595B2 (zh) |
CN (1) | CN102708792B (zh) |
WO (1) | WO2013123795A1 (zh) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10748480B2 (en) | 2017-09-28 | 2020-08-18 | Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. | Method of compensating AMOLED pixel difference |
US11361711B2 (en) | 2018-11-13 | 2022-06-14 | Boe Technology Group Co., Ltd. | Pixel circuit and driving method thereof, display substrate, and display apparatus |
Families Citing this family (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN102708792B (zh) * | 2012-02-21 | 2014-08-13 | 京东方科技集团股份有限公司 | 一种像素单元驱动电路和方法、像素单元以及显示装置 |
CN103226931B (zh) | 2013-04-27 | 2015-09-09 | 京东方科技集团股份有限公司 | 像素电路和有机发光显示器 |
CN103310729B (zh) * | 2013-05-29 | 2015-05-27 | 京东方科技集团股份有限公司 | 发光二极管像素单元电路和显示面板 |
CN104036725B (zh) | 2014-05-29 | 2017-10-03 | 京东方科技集团股份有限公司 | 像素电路及其驱动方法、有机发光显示面板及显示装置 |
CN105448235B (zh) * | 2014-09-28 | 2018-01-26 | 昆山工研院新型平板显示技术中心有限公司 | Amoled像素单元及其驱动方法、amoled显示装置 |
CN105551426B (zh) * | 2014-10-29 | 2018-01-26 | 昆山工研院新型平板显示技术中心有限公司 | Amoled像素单元及其驱动方法、amoled显示装置 |
CN104464625B (zh) * | 2014-12-10 | 2016-09-21 | 合肥鑫晟光电科技有限公司 | 像素电路及其驱动方法、阵列基板、显示装置 |
CN104392699B (zh) * | 2014-12-15 | 2018-05-01 | 合肥鑫晟光电科技有限公司 | 像素电路及其驱动方法、显示面板和显示装置 |
CN105810145B (zh) * | 2014-12-30 | 2018-06-26 | 昆山工研院新型平板显示技术中心有限公司 | 像素、像素的驱动方法以及有机发光显示器 |
CN104658485B (zh) * | 2015-03-24 | 2017-03-29 | 京东方科技集团股份有限公司 | Oled驱动补偿电路及其驱动方法 |
CN105047169B (zh) | 2015-09-07 | 2017-12-01 | 京东方科技集团股份有限公司 | 像素电路及其驱动方法、显示面板和显示装置 |
CN107204171A (zh) * | 2016-03-17 | 2017-09-26 | 上海和辉光电有限公司 | 像素电路、显示装置 |
CN106128366B (zh) * | 2016-09-19 | 2018-10-30 | 成都京东方光电科技有限公司 | 像素驱动电路及其驱动方法和显示装置 |
US10789891B2 (en) | 2016-09-19 | 2020-09-29 | Boe Technology Group Co., Ltd. | Pixel circuit, driving method thereof, display substrate and display apparatus |
CN106128365B (zh) | 2016-09-19 | 2018-09-18 | 成都京东方光电科技有限公司 | 像素驱动电路及其驱动方法和显示装置 |
CN110112146B (zh) * | 2019-05-17 | 2021-03-16 | 京东方科技集团股份有限公司 | 一种阵列基板、其制备方法及显示面板 |
CN115602104A (zh) * | 2021-07-08 | 2023-01-13 | 乐金显示有限公司(Kr) | 像素电路和包括该像素电路的显示装置 |
Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040080475A1 (en) * | 2002-10-17 | 2004-04-29 | Tohoku Pioneer Corporation | Active type light emitting display device |
CN1917015A (zh) | 2005-08-16 | 2007-02-21 | 三星Sdi株式会社 | 有机发光显示器 |
US20070085782A1 (en) * | 2005-10-19 | 2007-04-19 | Shoichiro Matsumoto | Display apparatus |
US20070242016A1 (en) | 2006-04-17 | 2007-10-18 | Sang Moo Choi | Pixel, organic light emitting display device, and driving method thereof |
US20080001857A1 (en) * | 2006-06-30 | 2008-01-03 | Lg.Philips Lcd Co., Ltd. | Organic light-emitting diode display device and driving method thereof |
US20100177125A1 (en) * | 2009-01-09 | 2010-07-15 | Koichi Miwa | Electroluminescent pixel with efficiency compensation by threshold voltage overcompensation |
US20110115764A1 (en) | 2009-11-16 | 2011-05-19 | Chung Kyung-Hoon | Pixel Circuit and Organic Electroluminescent Display Apparatus Using the Same |
US20110157147A1 (en) * | 2009-12-29 | 2011-06-30 | Au Optronics Corporation | Driving device of light emitting unit |
KR101066490B1 (ko) | 2004-12-08 | 2011-09-21 | 엘지디스플레이 주식회사 | 발광 표시장치와 그의 구동방법 |
CN102708792A (zh) | 2012-02-21 | 2012-10-03 | 京东方科技集团股份有限公司 | 一种像素单元驱动电路和方法、像素单元以及显示装置 |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5240538B2 (ja) * | 2006-11-15 | 2013-07-17 | カシオ計算機株式会社 | 表示駆動装置及びその駆動方法、並びに、表示装置及びその駆動方法 |
-
2012
- 2012-02-21 CN CN201210041261.9A patent/CN102708792B/zh active Active
- 2012-12-06 WO PCT/CN2012/086019 patent/WO2013123795A1/zh active Application Filing
- 2012-12-06 US US13/993,637 patent/US9355595B2/en active Active
-
2016
- 2016-04-28 US US15/141,166 patent/US9852693B2/en active Active
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040080475A1 (en) * | 2002-10-17 | 2004-04-29 | Tohoku Pioneer Corporation | Active type light emitting display device |
KR101066490B1 (ko) | 2004-12-08 | 2011-09-21 | 엘지디스플레이 주식회사 | 발광 표시장치와 그의 구동방법 |
CN1917015A (zh) | 2005-08-16 | 2007-02-21 | 三星Sdi株式会社 | 有机发光显示器 |
US20070040770A1 (en) | 2005-08-16 | 2007-02-22 | Yang-Wan Kim | Organic light emitting display (OLED) |
US20070085782A1 (en) * | 2005-10-19 | 2007-04-19 | Shoichiro Matsumoto | Display apparatus |
US20070242016A1 (en) | 2006-04-17 | 2007-10-18 | Sang Moo Choi | Pixel, organic light emitting display device, and driving method thereof |
CN101059932A (zh) | 2006-04-17 | 2007-10-24 | 三星Sdi株式会社 | 像素、有机发光显示设备及其驱动方法 |
US20080001857A1 (en) * | 2006-06-30 | 2008-01-03 | Lg.Philips Lcd Co., Ltd. | Organic light-emitting diode display device and driving method thereof |
US20100177125A1 (en) * | 2009-01-09 | 2010-07-15 | Koichi Miwa | Electroluminescent pixel with efficiency compensation by threshold voltage overcompensation |
US20110115764A1 (en) | 2009-11-16 | 2011-05-19 | Chung Kyung-Hoon | Pixel Circuit and Organic Electroluminescent Display Apparatus Using the Same |
US20110157147A1 (en) * | 2009-12-29 | 2011-06-30 | Au Optronics Corporation | Driving device of light emitting unit |
CN102708792A (zh) | 2012-02-21 | 2012-10-03 | 京东方科技集团股份有限公司 | 一种像素单元驱动电路和方法、像素单元以及显示装置 |
Non-Patent Citations (8)
Title |
---|
English abstract of CN101059932(a), 1 page. |
English abstract of CN102708792(A), 1 page. |
English abstract of CN1917015(a), 1 page. |
English translation of KR1066490(B1), 2 pages. |
English translation of the First Office Action issued by SIPO, 1 page. |
First Office Action (Chinese language) for priority application No. CN 201210041261.9 issued by the State Intellectual Property Office ("SIPO") Feb. 25, 2014, 5 pages. |
International Preliminary Report on Patentability for International Application No. PCT/CN2012/086019 dated Aug. 26, 2014, 7pgs. |
International Search Report (Chinese language) issued by the International Searching Authority, rendered Mar. 14, 2013, 11 pages. |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10748480B2 (en) | 2017-09-28 | 2020-08-18 | Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. | Method of compensating AMOLED pixel difference |
US11361711B2 (en) | 2018-11-13 | 2022-06-14 | Boe Technology Group Co., Ltd. | Pixel circuit and driving method thereof, display substrate, and display apparatus |
Also Published As
Publication number | Publication date |
---|---|
US20140055325A1 (en) | 2014-02-27 |
CN102708792B (zh) | 2014-08-13 |
CN102708792A (zh) | 2012-10-03 |
US20160240143A1 (en) | 2016-08-18 |
WO2013123795A1 (zh) | 2013-08-29 |
US9852693B2 (en) | 2017-12-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9852693B2 (en) | Pixel unit driving circuit having erasing transistor and matching transistor, method driving the same, pixel unit and display apparatus | |
CN113838421B (zh) | 像素电路及其驱动方法、显示面板 | |
US10242625B2 (en) | Pixel driving circuit, pixel driving method and display apparatus | |
US10332451B2 (en) | AMOLED pixel driver circuit and pixel driving method | |
US10535299B2 (en) | Pixel circuit, array substrate, display device and pixel driving method | |
US10242616B2 (en) | Pixel compensation circuit and active matrix organic light emitting diode display apparatus | |
US9721507B2 (en) | AMOLED pixel driving circuit and pixel driving method with compensation of threshold voltage changes | |
US9548024B2 (en) | Pixel driving circuit, driving method thereof and display apparatus | |
US10032415B2 (en) | Pixel circuit and driving method thereof, display device | |
JP6882591B2 (ja) | Amoledピクセル駆動回路及びピクセル駆動方法 | |
US9824633B2 (en) | Pixel driving circuit and method for driving the same | |
US10621916B2 (en) | Driving circuit and driving method thereof, and display device | |
KR102081993B1 (ko) | 유기전계발광 표시장치와 그 구동방법 | |
KR20190067877A (ko) | Amoled 픽셀 구동 회로 및 구동 방법 | |
US10748489B2 (en) | Pixel driving circuit and driving method thereof, and display apparatus | |
CN109166522B (zh) | 像素电路、其驱动方法及显示装置 | |
US9779659B2 (en) | Pixel architecture and driving method thereof | |
CN105427805A (zh) | 像素驱动电路、方法、显示面板和显示装置 | |
EP3048603B1 (en) | Pixel unit driving circuit and method, pixel unit, and display device | |
US11056071B2 (en) | Display device and method of driving the same | |
WO2019047701A1 (zh) | 像素电路及其驱动方法、显示装置 | |
US20240194122A1 (en) | Pixel compensation circuit, display panel, and pixel compensation method | |
US20160163263A1 (en) | Pixel circuit, driving circuit, array substrate and display device | |
JP6788755B2 (ja) | Amoledピクセル駆動回路及びピクセル駆動方法 | |
CN109036288B (zh) | 像素电路及其控制方法 |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:QI, XIAOJING;QING, HIAGANG;LI, TIANMA;REEL/FRAME:030599/0219 Effective date: 20130605 Owner name: CHENGDU BOE OPTOELECTRONICS TECHNOLOGY CO., LTD., Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:QI, XIAOJING;QING, HIAGANG;LI, TIANMA;REEL/FRAME:030599/0219 Effective date: 20130605 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |