US7541287B2 - Method for machining a semiconductor wafer on both sides in a carrier, carrier, and a semiconductor wafer produced by the method - Google Patents
Method for machining a semiconductor wafer on both sides in a carrier, carrier, and a semiconductor wafer produced by the method Download PDFInfo
- Publication number
- US7541287B2 US7541287B2 US11/487,652 US48765206A US7541287B2 US 7541287 B2 US7541287 B2 US 7541287B2 US 48765206 A US48765206 A US 48765206A US 7541287 B2 US7541287 B2 US 7541287B2
- Authority
- US
- United States
- Prior art keywords
- semiconductor wafer
- carrier
- thickness
- inlay
- carrier body
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 74
- 238000003754 machining Methods 0.000 title claims abstract description 12
- 238000000034 method Methods 0.000 title claims description 17
- 235000012431 wafers Nutrition 0.000 claims abstract description 77
- 239000000463 material Substances 0.000 claims abstract description 5
- 239000000969 carrier Substances 0.000 claims description 14
- 230000007717 exclusion Effects 0.000 abstract description 11
- 238000005498 polishing Methods 0.000 description 32
- 238000005259 measurement Methods 0.000 description 11
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 238000009434 installation Methods 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- 239000004033 plastic Substances 0.000 description 6
- 229920003023 plastic Polymers 0.000 description 6
- 239000004744 fabric Substances 0.000 description 4
- 229910052751 metal Inorganic materials 0.000 description 4
- 239000002184 metal Substances 0.000 description 4
- 239000004952 Polyamide Substances 0.000 description 3
- 239000004698 Polyethylene Substances 0.000 description 3
- 229920002647 polyamide Polymers 0.000 description 3
- -1 polyethylene Polymers 0.000 description 3
- 229920000573 polyethylene Polymers 0.000 description 3
- 229920002981 polyvinylidene fluoride Polymers 0.000 description 3
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 2
- 239000004743 Polypropylene Substances 0.000 description 2
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 239000004760 aramid Substances 0.000 description 2
- 229920003235 aromatic polyamide Polymers 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 229920001155 polypropylene Polymers 0.000 description 2
- 229910001220 stainless steel Inorganic materials 0.000 description 2
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- 229920002430 Fibre-reinforced plastic Polymers 0.000 description 1
- GRYLNZFGIOXLOG-UHFFFAOYSA-N Nitric acid Chemical compound O[N+]([O-])=O GRYLNZFGIOXLOG-UHFFFAOYSA-N 0.000 description 1
- 239000004793 Polystyrene Substances 0.000 description 1
- 229910000831 Steel Inorganic materials 0.000 description 1
- 229910052799 carbon Inorganic materials 0.000 description 1
- 239000000919 ceramic Substances 0.000 description 1
- 229910052681 coesite Inorganic materials 0.000 description 1
- 230000000052 comparative effect Effects 0.000 description 1
- 229910052906 cristobalite Inorganic materials 0.000 description 1
- 239000013078 crystal Substances 0.000 description 1
- 238000009826 distribution Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 239000000835 fiber Substances 0.000 description 1
- 239000011151 fibre-reinforced plastic Substances 0.000 description 1
- 239000012530 fluid Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 238000000691 measurement method Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 229910017604 nitric acid Inorganic materials 0.000 description 1
- 230000035515 penetration Effects 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 229920002635 polyurethane Polymers 0.000 description 1
- 239000004814 polyurethane Substances 0.000 description 1
- 239000004800 polyvinyl chloride Substances 0.000 description 1
- 238000007493 shaping process Methods 0.000 description 1
- 239000000377 silicon dioxide Substances 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 239000010959 steel Substances 0.000 description 1
- 229910052682 stishovite Inorganic materials 0.000 description 1
- 238000004441 surface measurement Methods 0.000 description 1
- 229910052905 tridymite Inorganic materials 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
-
- B—PERFORMING OPERATIONS; TRANSPORTING
- B24—GRINDING; POLISHING
- B24B—MACHINES, DEVICES, OR PROCESSES FOR GRINDING OR POLISHING; DRESSING OR CONDITIONING OF ABRADING SURFACES; FEEDING OF GRINDING, POLISHING, OR LAPPING AGENTS
- B24B37/00—Lapping machines or devices; Accessories
- B24B37/27—Work carriers
- B24B37/28—Work carriers for double side lapping of plane surfaces
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/959—Mechanical polishing of wafer
Definitions
- the invention relates to a method for machining a semiconductor wafer which is guided in a cutout in a carrier while a thickness of the semiconductor wafer is being reduced to a target thickness by material being removed from a front surface and a back surface of the semiconductor wafer simultaneously.
- a method of this type is used in particular for the double side polishing and lapping of semiconductor wafers.
- a carrier is used to hold and guide at least one semiconductor wafer during machining.
- the cutout of the carrier in which the semiconductor wafer lies during machining is lined with an inlay.
- a carrier of this type is formed by a carrier body and the at least one inlay.
- JP-05-177539 A proposes a method for the double side polishing of semiconductor wafers, according to which the thickness t of the semiconductor wafer to be machined, the thickness T of the carrier and the depth of penetration x of the semiconductor wafer into the polishing cloth are matched to one another according to the inequality T ⁇ 2x ⁇ t ⁇ T+2x.
- the method can be used, inter alia, to produce semiconductor wafers which are concave in cross section and in which a particularly flat front surface can be generated by subsequent single side polishing.
- the local flatness on the front surface of a semiconductor wafer is generally specified by the SFQRmax value.
- the area of the front surface is divided into sites, taking into account an edge exclusion, and the positive and negative deviation from a reference plane is determined, the reference plane being determined for each site by error square minimization.
- the SFQRmax value (Site Frontside Site-Least-Squares Range) indicates the deviation which is not exceeded in 100% of the sites.
- FIG. 2 shows an enlarged detail illustrating the relative positions of semiconductor wafer, inlay and carrier body
- the semiconductor wafer is positioned in a carrier, which likewise forms part of the invention, wherein the carrier body and the inlay have different thicknesses throughout the entire duration of the machining of the semiconductor wafer and the carrier body is thicker than the inlay, with the thickness difference amounting to 20 to 70 ⁇ m.
- the invention is based on the discovery that two conditions need to be satisfied simultaneously in order to be able to achieve an excellent local flatness even in the edge region of the front surface of the semiconductor wafer. Firstly, the machining of the semiconductor wafer on both sides must lead to the machined wafer being thinner than the carrier body.
- the thickness difference (target thickness of the semiconductor wafer—thickness of the carrier body) is preferably in the range from ⁇ 0 to ⁇ 6 ⁇ m, preferably in the range from ⁇ 1 to ⁇ 5 ⁇ m.
- an inlay which is thinner than the carrier body must be present between the semiconductor wafer and the carrier body. This second requirement is particularly surprising since this is considered disadvantageous by the abovementioned U.S. Pat. No. 6,454,635.
- the thickness difference (thickness of the carrier body—thickness of the inlay) amounts to 20 to 70 ⁇ m, more preferably 30 to 60 ⁇ m.
- the invention can be carried out on existing installations and using existing methods for the double side polishing of semiconductor wafers.
- the installation may be designed for one or more carriers. On account of the increased throughput, an installation for a plurality of carriers is preferred, as described for example in DE-100 07 390 A1, and in which the carriers move on a planetary orbit around the center of the installation.
- the installation includes lower and upper polishing plates, which can rotate freely in the horizontal plane and are covered with polishing cloth.
- the semiconductor wafers are located in the cutouts in the carriers and between the two polishing plates, which are rotating and exert a certain polishing pressure on them while a polishing abrasive is supplied continuously.
- the carriers are thereby also set in motion, preferably via rotating pinned wheels which engage in teeth on the circumference of the carriers.
- FIG. 1 shows a plan view of a typical carrier with cutouts 1 for holding three semiconductor wafers.
- inlays 2 which are intended to protect the edges of the semiconductor wafers, which are susceptible to breaking, in particular also from release of metals from the carrier body 3 .
- the carrier body 3 may, for example, consist of metal, ceramic, plastic, fiber-reinforced plastic or metal which has been coated with plastic or with a diamond-like carbon layer (DLC layer).
- DLC layer diamond-like carbon layer
- steel most preferably stainless chromium steel.
- the cutouts 1 are preferably designed to hold an odd number of semiconductor wafers with a diameter of at least 200 mm, preferably 300 mm, and thicknesses of from 500 to 1000 ⁇ m.
- the inlays 2 preferably consist of a plastic, such as polyvinyl chloride (PVC), polyethylene (PE), polypropylene (PP), polyamide (PA), polystyrene (PS), polyvinylidene difluoride (PVDF), aramid or other polymers derived from fluorohydrocarbons. It is particularly preferable to use PA, aramid and PVDF.
- the inlays should be regularly replaced, in particular when they have been worn down to a certain level. They can be fixedly or releasably connected to the carrier body and for this purpose can, for example, be laid, adhesively bonded or injection-molded into the cutouts. It is also advantageous for the inlays to be regularly cleaned using a cloth.
- a gap 5 which allows the semiconductor wafer W to move freely within the cutout 1 and is preferably 0.1 to 2 mm, more preferably 0.5 to 1 mm wide.
- the radial width of the inlay 2 measured from the inner edge 6 to the outer edge 7 , is preferably 2 to 10 mm, more preferably 2 to 4 mm. It is also preferable for the carrier body, for the purposes of improved bonding of the inlay, to be profiled at the circumference of the cutout, more preferably with a dovetail profile.
- plastic is injected into a shaping mold, which is preferably designed in such a manner that the plastic completely fills the spaces predetermined by the profile and forms a smooth inner edge 6 which protects the semiconductor wafer, which is susceptible to breaking, during polishing, and also ensures that it is not pulled in between the carrier body 3 and one of the polishing plates.
- the semiconductor wafer W is polished to a target thickness which is less than the thickness of the carrier body 3 and greater than the thickness of the inlay 2 .
- the thickness difference (target thickness of the semiconductor wafer—thickness of the carrier body) is preferably less than 0 to ⁇ 6 ⁇ m, more preferably from ⁇ 1 to ⁇ 5 ⁇ m.
- the comparative examples (C) and examples (E) relate to the double side polishing of silicon wafers with a diameter of 300 mm and a starting thickness of 800 to 805 ⁇ m on an installation of Type AC 2000 produced by Peter Wolters (Rendsburg).
- the silicon wafers were produced in accordance with the prior art by wire sawing of a single crystal, edge rounding, surface grinding, etching in a concentrated mixture of nitric acid and hydrofluoric acid and edge polishing.
- a commercially available polyurethane polishing cloth reinforced with polyethylene fibers, having a Shore hardness A of approx. 80, and a polishing fluid with an SiO 2 solids content of 4% by weight and a pH of 11 were used for the double side polishing.
- the contact pressure of the polishing plate was 0.15 bar and the temperature was 38° C.
- the front surface of the silicon wafer was in this case facing toward the lower polishing plate.
- the local flatness of the front surface of the polished semiconductor wafers was determined using an AFS 3220 produced by ADE.
- the thickness difference (thickness of the carrier body—thickness of the inlay) was in a range which lies outside that covered by the invention.
- the local flatness of the front surface was in the required range of SFQRmax less than 50 nm only in the case of semiconductor wafers produced in accordance with the invention.
- GBIR Global Backside Ideal Range
- the geometry in the edge region of the semiconductor wafers was also examined. This was done using the measurement appliance NP1 300 mm produced by KLA Tencor. In this measurement method, 360 radial cross sections are calculated from the center of the silicon wafers at intervals of 1°. The radial cross sections are then divided into 4 sectors, and the mean of the 90 radial cross sections per sector is determined. Thereafter, a third order reference line is calculated for each sector for the range R-5 mm to R-35 mm. The deviations between the mean radial cross section and the reference line are determined at positions R-3 mm, R-2 mm, R-1 mm.
- the deviations from the reference line can be indicated with respect to the front surface (measurement of the front surface), with respect to the back surface (measurement of the back surface) or with respect to the sum of the deviations with respect to the front surface and the back surface (thickness measurement).
- deviations with a positive sign indicate an edge roll-up
- deviations with a negative sign indicate an edge roll-off.
- the deviations in the mean cross section measured at R-2 mm from the reference curve (thickness measurement) were within a range of ⁇ 0.040 ⁇ m to ⁇ 0.003 ⁇ m.
- the deviations at R-2 mm were in the range from ⁇ 0.030 ⁇ m to 0.050 ⁇ m.
- the deviations at R-2 mm were in the range from ⁇ 0.070 ⁇ m to 0.030 ⁇ m.
- the deviations between the mean cross section measured at R-1 mm and the reference curve (thickness measurement) were within a range from ⁇ 0.020 ⁇ m to ⁇ 0.070 ⁇ m.
- the deviations at R-1 mm were in the range from ⁇ 0.050 ⁇ m to 0.040 ⁇ m.
- the deviations at R-1 mm were in the range from ⁇ 0.080 ⁇ m to 0.030 ⁇ m.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Mechanical Engineering (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
- Finish Polishing, Edge Sharpening, And Grinding By Specific Grinding Devices (AREA)
Abstract
Description
TABLE 1 | |||||||||
dLSK | dE | dLSK − dE | dZ − dLSK | SFQRmax 2 | SFQRmax 1 | GBIR | |||
Type | [μm] | [μm] | [μm] | [μm] | [nm] | [nm] | [μm] | ||
| 1 | 769 | 770 | −1 | −1.7 | 83 | 101 | 1.03 ± 0.13 |
| 1 | 769 | 768 | 1 | −1.1 | 63 | 82 | 0.75 ± 0.06 |
| 1 | 769 | 768 | 1 | +3.8 | 50 | 72 | 0.52 ± 0.03 |
| 2 | 769 | 717 | 52 | −3.0 | 42 | 82 | 0.75 ± 0.06 |
| 2 | 769 | 717 | 52 | −2.1 | 44 | 72 | 0.51 ± 0.06 |
| 2 | 769 | 717 | 52 | −0.1 | 48 | 103 | 0.35 ± 0.03 |
| 2 | 769 | 717 | 52 | +3.3 | 58 | 146 | 0.38 ± 0.03 |
| 3 | 773 | 724 | 49 | −4.8 | 45 | 114 | 0.77 ± 0.04 |
| 3 | 773 | 724 | 49 | −4.0 | 42 | 112 | 0.57 ± 0.02 |
| 3 | 773 | 730 | 43 | −7.0 | 57 | — | 0.80 ± 0.04 |
| 3 | 773 | 730 | 43 | −8.0 | 61 | — | 0.73 ± 0.03 |
The GBIR values are identical for an edge exclusion of 1 mm and 2 mm.
The abbreviations used in the table have the following meanings:
- dLSK: thickness of the carrier body
- dE: thickness of the inlay
- dz: target thickness of the silicon wafer
- SFQRmax 2: local flatness at an edge exclusion of 2 mm, 336 sites (full and partial sites) and a site area of 26 by 8 mm;
- SFQRmax 1: local flatness at an edge exclusion of 1 mm, 342 sites (full and partial sites) and a site area of 26 by 8 mm;
- GBIR (Global Backside Ideal Range): global flatness at an edge exclusion of 2 mm.
Claims (6)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE102005034119A DE102005034119B3 (en) | 2005-07-21 | 2005-07-21 | Semiconductor wafer processing e.g. lapping, method for assembly of electronic components, involves processing wafer until it is thinner than rotor plate and thicker than layer, with which recess of plate is lined for wafer protection |
DE102005034119.5 | 2005-07-21 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20070021042A1 US20070021042A1 (en) | 2007-01-25 |
US7541287B2 true US7541287B2 (en) | 2009-06-02 |
Family
ID=37402214
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/487,652 Active 2027-02-27 US7541287B2 (en) | 2005-07-21 | 2006-07-17 | Method for machining a semiconductor wafer on both sides in a carrier, carrier, and a semiconductor wafer produced by the method |
Country Status (7)
Country | Link |
---|---|
US (1) | US7541287B2 (en) |
JP (1) | JP4395495B2 (en) |
KR (1) | KR100856516B1 (en) |
CN (1) | CN100511598C (en) |
DE (1) | DE102005034119B3 (en) |
SG (1) | SG129396A1 (en) |
TW (1) | TWI330866B (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090139077A1 (en) * | 2007-11-29 | 2009-06-04 | Chan-Yong Lee | Method of manufacturing wafer carrier |
US9987721B2 (en) | 2012-09-06 | 2018-06-05 | Shin-Etsu Handotai Co., Ltd. | Double-side polishing method |
US10354905B2 (en) * | 2015-03-11 | 2019-07-16 | Nv Bekaert Sa | Carrier for temporary bonded wafers |
Families Citing this family (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP5245319B2 (en) * | 2007-08-09 | 2013-07-24 | 富士通株式会社 | Polishing apparatus and polishing method, substrate and electronic device manufacturing method |
JP5076723B2 (en) * | 2007-08-09 | 2012-11-21 | 富士通株式会社 | Polishing apparatus, substrate and method for manufacturing electronic apparatus |
JP4858507B2 (en) * | 2008-07-31 | 2012-01-18 | トーカロ株式会社 | Carrier for holding an object to be polished |
JP2010036288A (en) * | 2008-08-01 | 2010-02-18 | Sumco Techxiv株式会社 | Polishing jig |
KR101026574B1 (en) * | 2009-01-08 | 2011-03-31 | 주식회사 엘지실트론 | Carrier for double side polishing apparatus and plate used in the same and Apparatus for double side polishing |
DE102009022223A1 (en) | 2009-05-20 | 2010-11-25 | Siltronic Ag | Rotor disk set forming method for polishing semiconductor wafer, involves selecting one rotor disk based on material properties for rotor disk set, where characterization of selected rotor disk is marked by engraving identification mark |
JP5452984B2 (en) * | 2009-06-03 | 2014-03-26 | 不二越機械工業株式会社 | Wafer double-side polishing method |
DE102009025243B4 (en) | 2009-06-17 | 2011-11-17 | Siltronic Ag | Method for producing and method of processing a semiconductor wafer made of silicon |
JP5233888B2 (en) * | 2009-07-21 | 2013-07-10 | 信越半導体株式会社 | Method for manufacturing carrier for double-side polishing apparatus, carrier for double-side polishing apparatus and double-side polishing method for wafer |
US8952496B2 (en) * | 2009-12-24 | 2015-02-10 | Sumco Corporation | Semiconductor wafer and method of producing same |
KR101597158B1 (en) * | 2012-06-25 | 2016-02-24 | 가부시키가이샤 사무코 | Method and apparatus for polishing work |
DE102013218880A1 (en) * | 2012-11-20 | 2014-05-22 | Siltronic Ag | A method of polishing a semiconductor wafer, comprising simultaneously polishing a front side and a back side of a substrate wafer |
JP6206942B2 (en) * | 2012-12-28 | 2017-10-04 | 株式会社グローバルアイ | Disc carrier |
DE102013200756A1 (en) | 2013-01-18 | 2014-08-07 | Siltronic Ag | Rotor disc used for double-sided polishing of semiconductor wafer e.g. silicon wafer, has lower polishing cloth that is arranged at bottom annular region, as contact surface of rotor disc |
JP2014188668A (en) * | 2013-03-28 | 2014-10-06 | Hoya Corp | Method of manufacturing glass substrate |
JP6443370B2 (en) * | 2016-03-18 | 2018-12-26 | 信越半導体株式会社 | Method for manufacturing carrier for double-side polishing apparatus and double-side polishing method for wafer |
CN108349063B (en) * | 2016-03-31 | 2020-10-27 | Hoya株式会社 | Carrier and method for manufacturing substrate using the same |
CN107127674B (en) * | 2017-07-08 | 2021-01-08 | 上海致领半导体科技发展有限公司 | Ceramic carrier disc for polishing semiconductor wafer |
CN108682613B (en) * | 2018-03-29 | 2021-02-26 | 广东先导先进材料股份有限公司 | Method for processing semiconductor wafer |
KR102131443B1 (en) * | 2018-10-04 | 2020-07-08 | 주식회사 이포스 | Carrier for polishing equipment |
CN110193775B (en) * | 2019-03-12 | 2021-09-17 | 上海新昇半导体科技有限公司 | Chemical mechanical polishing method and chemical polishing system |
CN111993267B (en) * | 2019-05-27 | 2024-08-06 | 创技股份有限公司 | Workpiece star wheel and manufacturing method thereof |
CN113510614A (en) * | 2021-08-03 | 2021-10-19 | 菲特晶(南京)电子有限公司 | Two-sided grinding machine trip wheel structure |
CN115990825A (en) * | 2022-12-27 | 2023-04-21 | 西安奕斯伟材料科技股份有限公司 | Carrier for double-sided polishing of silicon wafer, double-sided polishing device and silicon wafer |
CN115816267A (en) * | 2022-12-29 | 2023-03-21 | 西安奕斯伟材料科技有限公司 | Bearing piece of silicon wafer double-side polishing device and silicon wafer double-side polishing device |
Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0197214A2 (en) | 1985-04-08 | 1986-10-15 | Rodel, Inc. | Carrier assembly for two-sided polishing operation |
JPH05177539A (en) | 1991-12-24 | 1993-07-20 | Sumitomo Electric Ind Ltd | Wafer polishing method with two-side polish device |
EP0776030A2 (en) | 1995-11-27 | 1997-05-28 | Shin-Etsu Handotai Company Limited | Apparatus and method for double-side polishing semiconductor wafers |
EP0887152A2 (en) | 1997-06-25 | 1998-12-30 | Shin-Etsu Handotai Co., Ltd. | Carrier for double-side polishing |
US6080048A (en) * | 1998-03-06 | 2000-06-27 | Fujikoshi Kikai Kogyo Kabushiki | Polishing machine |
DE19905737A1 (en) | 1999-02-11 | 2000-08-31 | Wacker Siltronic Halbleitermat | New double-sided polished semiconductor wafer has extremely low front face site front surface-referenced least squares ratio planarity values varying insignificantly between the wafer edge and central regions |
DE10007390A1 (en) | 1999-03-13 | 2000-10-12 | Wolters Peter Werkzeugmasch | Dual disc polishing apparatus for semiconductor wafer, has support base which is connected with drive shaft and support disc, so that inclination of upper and lower grinding discs are equal |
US6299514B1 (en) | 1999-03-13 | 2001-10-09 | Peter Wolters Werkzeugmachinen Gmbh | Double-disk polishing machine, particularly for tooling semiconductor wafers |
US20010047978A1 (en) * | 2000-05-11 | 2001-12-06 | Wacker Siltronic Gesellschaft Fur Halbleitermaterialien Ag | Process for the double-side polishing of semiconductor wafers and carrier for carrying out the process |
US20020077039A1 (en) * | 2000-11-24 | 2002-06-20 | Wacker, Siltronic Gesellschaft Fur Halbleitermaterialien Ag | Process for the surface polishing of silicon wafers |
US20020115387A1 (en) * | 2000-12-07 | 2002-08-22 | Wacker Siltronic Gesellschaft Fur Halbleitermaterialien Ag | Double-side polishing process with reduced scratch rate and device for carrying out the process |
US6454635B1 (en) * | 2000-08-08 | 2002-09-24 | Memc Electronic Materials, Inc. | Method and apparatus for a wafer carrier having an insert |
US20020187639A1 (en) * | 1997-03-06 | 2002-12-12 | Heinrich Hennhofer | Process for treating a polished semiconductor water immediately after the semiconductor wafer has been polished |
US20030054650A1 (en) * | 2001-07-05 | 2003-03-20 | Wacker Siltronic Gesellschaft Fur Halbleitermaterialien Ag | Process for material-removing machining of both sides of semiconductor wafers |
DE10210023A1 (en) | 2002-03-07 | 2003-05-28 | Wacker Siltronic Halbleitermat | Silicon wafer used in the production of integrated electronic components has a haze-free polished front surface and a polished rear surface |
US20040235402A1 (en) | 2003-05-20 | 2004-11-25 | Memc Electronic Materials, Inc. | Wafer carrier |
DE10250823B4 (en) | 2002-10-31 | 2005-02-03 | Siltronic Ag | Carrier and method for simultaneous two-sided machining of workpieces |
US20050124264A1 (en) * | 2002-03-28 | 2005-06-09 | Shin-Etsu Handotai Co., Ltd | Double side polishing device for wafer and double side polishing method |
KR20050055531A (en) | 2003-12-08 | 2005-06-13 | 주식회사 실트론 | Method for polishing a silicon wafer |
US20080318493A1 (en) * | 2004-08-02 | 2008-12-25 | Showa Denko K.K. | Method of Manufacturing Polishing Carrier and Silicon Substrate for Magnetic Recording Medium, and Silicon Substrate for Magnetic Recording Medium |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS60249568A (en) * | 1984-05-21 | 1985-12-10 | Sumitomo Electric Ind Ltd | Polishing of semiconductor wafer |
JPH04360763A (en) * | 1991-06-06 | 1992-12-14 | Fujitsu Ltd | Double-side polishing device |
JPH06126614A (en) * | 1992-10-15 | 1994-05-10 | Sanko Hatsujo Kk | Carrier for lapping |
JP2004047801A (en) | 2002-07-12 | 2004-02-12 | Sumitomo Mitsubishi Silicon Corp | Polishing process of semiconductor wafer |
DE10322181B4 (en) * | 2003-05-16 | 2005-05-25 | The Gleason Works | Dressing tool for dressing a grinding worm |
-
2005
- 2005-07-21 DE DE102005034119A patent/DE102005034119B3/en active Active
-
2006
- 2006-07-13 JP JP2006193159A patent/JP4395495B2/en active Active
- 2006-07-17 SG SG200604776A patent/SG129396A1/en unknown
- 2006-07-17 US US11/487,652 patent/US7541287B2/en active Active
- 2006-07-19 TW TW095126442A patent/TWI330866B/en active
- 2006-07-20 CN CNB2006101061173A patent/CN100511598C/en active Active
- 2006-07-20 KR KR1020060067918A patent/KR100856516B1/en active IP Right Grant
Patent Citations (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
EP0197214A2 (en) | 1985-04-08 | 1986-10-15 | Rodel, Inc. | Carrier assembly for two-sided polishing operation |
JPH05177539A (en) | 1991-12-24 | 1993-07-20 | Sumitomo Electric Ind Ltd | Wafer polishing method with two-side polish device |
EP0776030A2 (en) | 1995-11-27 | 1997-05-28 | Shin-Etsu Handotai Company Limited | Apparatus and method for double-side polishing semiconductor wafers |
JPH09150366A (en) | 1995-11-27 | 1997-06-10 | Shin Etsu Handotai Co Ltd | Double face polishing device and method thereof |
US20020187639A1 (en) * | 1997-03-06 | 2002-12-12 | Heinrich Hennhofer | Process for treating a polished semiconductor water immediately after the semiconductor wafer has been polished |
EP0887152A2 (en) | 1997-06-25 | 1998-12-30 | Shin-Etsu Handotai Co., Ltd. | Carrier for double-side polishing |
US6080048A (en) * | 1998-03-06 | 2000-06-27 | Fujikoshi Kikai Kogyo Kabushiki | Polishing machine |
DE19905737A1 (en) | 1999-02-11 | 2000-08-31 | Wacker Siltronic Halbleitermat | New double-sided polished semiconductor wafer has extremely low front face site front surface-referenced least squares ratio planarity values varying insignificantly between the wafer edge and central regions |
US20030045089A1 (en) * | 1999-02-11 | 2003-03-06 | Wacker Siltronic Gesellschaft Fur Halbleitermaterialien Ag | Semiconductor wafer with improved flatness, and process for producing the semiconductor wafer |
US6458688B1 (en) | 1999-02-11 | 2002-10-01 | Wacker Siltronic Gesellschaft für Halbleiter-Materialien AG | Semiconductor wafer with improved flatness, and process for producing the semiconductor wafer |
US6299514B1 (en) | 1999-03-13 | 2001-10-09 | Peter Wolters Werkzeugmachinen Gmbh | Double-disk polishing machine, particularly for tooling semiconductor wafers |
DE10007390A1 (en) | 1999-03-13 | 2000-10-12 | Wolters Peter Werkzeugmasch | Dual disc polishing apparatus for semiconductor wafer, has support base which is connected with drive shaft and support disc, so that inclination of upper and lower grinding discs are equal |
US20010047978A1 (en) * | 2000-05-11 | 2001-12-06 | Wacker Siltronic Gesellschaft Fur Halbleitermaterialien Ag | Process for the double-side polishing of semiconductor wafers and carrier for carrying out the process |
US6454635B1 (en) * | 2000-08-08 | 2002-09-24 | Memc Electronic Materials, Inc. | Method and apparatus for a wafer carrier having an insert |
US20020077039A1 (en) * | 2000-11-24 | 2002-06-20 | Wacker, Siltronic Gesellschaft Fur Halbleitermaterialien Ag | Process for the surface polishing of silicon wafers |
US20020115387A1 (en) * | 2000-12-07 | 2002-08-22 | Wacker Siltronic Gesellschaft Fur Halbleitermaterialien Ag | Double-side polishing process with reduced scratch rate and device for carrying out the process |
US20030054650A1 (en) * | 2001-07-05 | 2003-03-20 | Wacker Siltronic Gesellschaft Fur Halbleitermaterialien Ag | Process for material-removing machining of both sides of semiconductor wafers |
US6793837B2 (en) * | 2001-07-05 | 2004-09-21 | Siltronic Ag | Process for material-removing machining of both sides of semiconductor wafers |
DE10210023A1 (en) | 2002-03-07 | 2003-05-28 | Wacker Siltronic Halbleitermat | Silicon wafer used in the production of integrated electronic components has a haze-free polished front surface and a polished rear surface |
US20050124264A1 (en) * | 2002-03-28 | 2005-06-09 | Shin-Etsu Handotai Co., Ltd | Double side polishing device for wafer and double side polishing method |
DE10250823B4 (en) | 2002-10-31 | 2005-02-03 | Siltronic Ag | Carrier and method for simultaneous two-sided machining of workpieces |
US20040235402A1 (en) | 2003-05-20 | 2004-11-25 | Memc Electronic Materials, Inc. | Wafer carrier |
KR20050055531A (en) | 2003-12-08 | 2005-06-13 | 주식회사 실트론 | Method for polishing a silicon wafer |
US20080318493A1 (en) * | 2004-08-02 | 2008-12-25 | Showa Denko K.K. | Method of Manufacturing Polishing Carrier and Silicon Substrate for Magnetic Recording Medium, and Silicon Substrate for Magnetic Recording Medium |
Non-Patent Citations (3)
Title |
---|
English Derwent Abstract AN 2003-459230 & DE 102 10 023 A1. |
English Derwent Abstract AN 2004-392663 & DE 102 50 823 B4. |
Patent Abstracts of Japan & JP 05177539 A. |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20090139077A1 (en) * | 2007-11-29 | 2009-06-04 | Chan-Yong Lee | Method of manufacturing wafer carrier |
US9987721B2 (en) | 2012-09-06 | 2018-06-05 | Shin-Etsu Handotai Co., Ltd. | Double-side polishing method |
US10354905B2 (en) * | 2015-03-11 | 2019-07-16 | Nv Bekaert Sa | Carrier for temporary bonded wafers |
Also Published As
Publication number | Publication date |
---|---|
US20070021042A1 (en) | 2007-01-25 |
JP2007036225A (en) | 2007-02-08 |
SG129396A1 (en) | 2007-02-26 |
KR100856516B1 (en) | 2008-09-04 |
KR20070012230A (en) | 2007-01-25 |
JP4395495B2 (en) | 2010-01-06 |
TWI330866B (en) | 2010-09-21 |
CN1901142A (en) | 2007-01-24 |
DE102005034119B3 (en) | 2006-12-07 |
TW200705562A (en) | 2007-02-01 |
CN100511598C (en) | 2009-07-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7541287B2 (en) | Method for machining a semiconductor wafer on both sides in a carrier, carrier, and a semiconductor wafer produced by the method | |
KR102624126B1 (en) | Retaining ring having inner surfaces with features | |
KR100387954B1 (en) | Conditioner for polishing pad and method of manufacturing the same | |
CN103889655B (en) | Double-side grinding method | |
KR101019447B1 (en) | Method for the simultaneous grinding of a plurality of semiconductor wafers | |
KR100394970B1 (en) | Semiconductor wafer with improved flatness, and process for producing the semiconductor wafer | |
KR101230112B1 (en) | Method for producing a semiconductor wafer | |
TWI336280B (en) | Verfahren zum polieren einer halbleiterscheibe und eine nach dem verfahren herstellbare polierte halbleiterscheibe | |
KR20090004521A (en) | Work carrier | |
JPWO2006001340A1 (en) | Double-side polishing carrier and method for producing the same | |
US20120156970A1 (en) | Method for the simultaneous material-removing processing of both sides of at least three semiconductor wafers | |
SG173290A1 (en) | Method for producing a semiconductor wafer | |
TW202200309A (en) | Retaining ring for cmp | |
WO2009048234A2 (en) | Retainer ring of cmp machine | |
JP6919579B2 (en) | Laminated wafer manufacturing method, bonded wafer | |
JP2003163192A (en) | Grooved polishing cloth and method and device for polishing work | |
JP5287982B2 (en) | Manufacturing method of silicon epitaxial wafer | |
KR20240004928A (en) | Manufacturing method of polishing head, polishing device and semiconductor wafer | |
KR20240097744A (en) | Polishing head, polishing apparatus and manufacturing method of semiconductor wafer | |
CN115816267A (en) | Bearing piece of silicon wafer double-side polishing device and silicon wafer double-side polishing device | |
KR101273157B1 (en) | Polishing member and the method of manufacturing the same | |
KR200188920Y1 (en) | Conditioner for polishing pad | |
KR20190018312A (en) | Carrier and double side polishing apparatus for wafer including the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SILTRONIC AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SCHMOLKE, RUEDIGER;BUSCHHARDT, THOMAS;HEIER, GERHARD;AND OTHERS;REEL/FRAME:018066/0520 Effective date: 20060619 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 12TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1553); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 12 |
|
AS | Assignment |
Owner name: SILTRONIC AG, GERMANY Free format text: CHANGE OF ADDRESS;ASSIGNOR:SILTRONIC AG;REEL/FRAME:056719/0881 Effective date: 20200312 |
|
AS | Assignment |
Owner name: SILTRONIC AG, GERMANY Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE DATE OF THE CHANGE OF ADDRESS FROM 03/12/2020 TO 12/03/2020 PREVIOUSLY RECORDED AT REEL: 056719 FRAME: 0881. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGNMENT;ASSIGNOR:SILTRONIC AG;REEL/FRAME:057561/0451 Effective date: 20201203 |