US3728688A - Line printer time shared electronics - Google Patents

Line printer time shared electronics Download PDF

Info

Publication number
US3728688A
US3728688A US00146215A US3728688DA US3728688A US 3728688 A US3728688 A US 3728688A US 00146215 A US00146215 A US 00146215A US 3728688D A US3728688D A US 3728688DA US 3728688 A US3728688 A US 3728688A
Authority
US
United States
Prior art keywords
print
flip
flop
drum
signal
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US00146215A
Other languages
English (en)
Inventor
D Davis
W Elmhurst
R Elmhurst
J Farina
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Bull HN Information Systems Italia SpA
Bull HN Information Systems Inc
Original Assignee
Honeywell Information Systems Italia SpA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Honeywell Information Systems Italia SpA filed Critical Honeywell Information Systems Italia SpA
Application granted granted Critical
Publication of US3728688A publication Critical patent/US3728688A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • BPERFORMING OPERATIONS; TRANSPORTING
    • B41PRINTING; LINING MACHINES; TYPEWRITERS; STAMPS
    • B41JTYPEWRITERS; SELECTIVE PRINTING MECHANISMS, i.e. MECHANISMS PRINTING OTHERWISE THAN FROM A FORME; CORRECTION OF TYPOGRAPHICAL ERRORS
    • B41J9/00Hammer-impression mechanisms
    • B41J9/44Control for hammer-impression mechanisms

Definitions

  • ABSTRACT A time-shared electronic control system for use with hammer-actuated continuously rotating-type drumprinters, for selectively driving print hammers to impact intermediate recording media upon the drum.
  • Information indicative of the position of the drum is serially compared with information available for printing during a print-cycle equivalent to the travel-time of the drum from one row of characters to an adjacent row, and upon attaining correspondence of information, emitting and storing an electronic signal indicative of the column for printing during that print-cycle.
  • This invention relates to rotary type rnulti-column impact printers, and more particularly to an improved electronic control system for actuating selected columns of print-hammers in response to data representing the characters of a row upon a rotating drum selected to be printed during a print-cycle interval.
  • Rotary type multi-column impact printers for printing a line of characters stored in a buffer memory, in binary or other computer compatible code, is well known in the art.
  • Printers of this type are comprised generally of a rotating drum having an assortment of type on its periphery, which is arranged in an array of columns and rows. Each row consists of that number of like characters required for printing out a complete line of type.
  • Print hammers are generally associated with each column of type and cooperate with the type to print, on a recording medium interposed between the hammers and the type, those characters in preselected columns of any row of type presented to the hammers in spaced printing position relationship. (See US. Pat. to F. V. Thiemann No. 3,128,693 and L. Rosen et al No. 2,805 ,620 for typical prior art devices.)
  • Typical control circuitry for prior art rotary impact printers comprise generally temporary storage devices for storing, in a binary or other code, a line of information to be printed out.
  • Information in temporary storage is printed out in response to control circuitry which identifies the column and row of the print wheel, and provides signals for actuating selected hammers in an appropriate sequence.
  • the selection process is effected by providing a plurality of storage means each one associated with one of the hammers for storing the coded information to be printed out.
  • Decoding means for decoding the stored information identifies the appropriate hammer to be actuated.
  • subscanning devices are utilized to read out buffer (temporary storage) characters in correspondence with the mechanical alignment of the moving rows of characters with print positions.
  • buffer temporary storage
  • each of the character code combinations stored in a memory must be examined by comparing it against the output of a code generator which provides a code combination corresponding to the print row character next moving into printing position.
  • an indication is stored in a buffer which has a storage position corresponding to each print hammer, i.e. to each space of the print line. After the entire memory has thus been examined for a given data character and the necessary information has been stored in the buffer, the latter is read out to energize the appropriate print hammers when the corresponding character row is in printing position.”
  • the invention herein disclosed comprises a timeshared electronic control system for selectively driving print hammers of a rotary type impact printer, causing the hammers to impinge upon intermediate recording media between the hammers and the rotating drum.
  • a print drum generates timing signals which reset and also increment the state of a drum line counter. Characters are engraved on the periphery of the drum with respect to an initial point in a manner such that the character binary-coded-decimal (BCD) code agrees with the alpha numeric code of the print data.
  • BCD binary-coded-decimal
  • a line of data to be printed out is temporarily stored in a first register and is shifted continuously for a period equal to one revolution of the drum, through a second shift register capable of storing one data character.
  • the relative columnar position of each character in its row is provided by a ring counter, which counts the number of characters in a line as the line is shifted through the second shift register.
  • FIG. I is an overall block diagram of a system employing the invention.
  • FIG. 2 is a schematic illustration of a prior art device utilized for generating timing pulses in synchronism with the print drum.
  • FIG. 3 is a detailed block-schematic diagram of a system employing the invention.
  • FIG. 4 is a timing diagram showing the timing of certain signals in the drum character counter, print sequence, and reset area.
  • FIG. 5 is a timing diagram showing the sequencing of the divide by 14 ring counter utilized in the invention.
  • FIG. 6 is a timing diagram showing the timing of certain signals in the data shift and compare areas.
  • FIG. 7 is a schematic illustration ofa logic block dia gram showing details of certain components of a preferred embodiment of the invention.
  • FIG. 8 is a schematic illustration of a logic block diagram showing details of further components of a preferred embodiment of the invention.
  • FIG. 9 is a schematic illustration of a logic block diagram showing details of still further components of a preferred embodiment of the invention.
  • FIG. I is a block diagram of an exemplary system utilizing the instant invention.
  • the system shown is a rotary type multi-column impact printer which may be typical of the type disclosed by Wasserman in U.S. Pat. No. 3,024,723.
  • a conventional rotary printer having a drum constantly rotating about its axis and having upon its periphery a font of characters I02 arranged in an array of columns and rows, has an intermediate medium 103 which may be impact sensitive paper. interposed between print hammers 104.
  • Each print hammer corresponds to a character column of a line in print-ready position.
  • the medium 103 moves intermittently between the rotating drum 101 driven by motor 105.
  • Print hammers 104 may be pivoted from a suitable support (not shown) and each print hammer can strike against the record medium when its appropriate coil 106 is energized.
  • This apparatus is well known in the art and is typically exemplified by U.S. Fat. to L. Rosen et al No. 2,805,620.
  • Timing signals are generated by the device of FIG. 2: one, a pair of timing signals from a detecting head 202. correspond to one rotation of a rachet shaft 203 mounted on detecting wheel 204; hence this signal corresponds to the time interval for one row of characters to pass under the hammer 104.
  • the other signal, the reset signal from detecting head 205 corresponds to one complete rotation of the print drum 101.
  • the signals are generated electromagnetically by magnetic flux from a magnetic material such as ferrite chips 207 buried in detecting wheels 204 and 206 respectively.
  • a computer I10 transfers a line or row of data which is to be printed-out on a record medium 103, to a data shift register llI.
  • Timing signals from a typical device shown on FIG. 2 are supplied through a drum character line counter 107.
  • Each timing signal supplied by detecting head 202 changes the stage of the drum character line counter 107 in relation to the reset signal supplied by detecting head 205
  • the reset signal is indicative of the position on the drum when the row of zero characters is in correspondence with the print hammers I04.
  • the state of the drum character line-counter 107 at any one given time period of a complete revolution of the drum ml is indicative of the row of characters which are in corresponding alignment with the print hammers 104.
  • a counter l 13 counts each character after it is shifted in four bit shift register 112; this count, therefore, is indicative of the relative columnar position of each character in the line which is to be printed on recording medium 103.
  • the character count in counter [13 is indicative of the column of a print hammer which corresponds to a similarly numbered column of that particular character contained in the four bit register 112, at that particular instant.
  • each character presented to data register 111 for print-out on record medium 103 has a one to one correspondence with each print hammer 104.
  • Receive Data Referring now to FIG. 3, input data is received synchronously with a master clock (not shown) by data register 111.
  • the data is shifted continuously through a four bit shift register "2 by clock pulses (E). (See also FIG. 6 for timing diagram.)
  • E clock pulses
  • a total of four shifts occur within an address time, prior to compare time. In this manner a four-bit character is completely shifted into the four bit shift register at compare time.
  • the contents of the four bit shift register 112 is compared with the contents of the drum character counter 107 in a comparator 114. if the contents of the shift register 112 matches the contents of the drum character counter 107, the comparator 114 generates an output signal (H).
  • the print drum receives two timing signals (k) for each row of characters on the print drum.
  • a total of 16 rows of characters are engraved on the print drum although more or less may be engraved.
  • the characters in the preferred embodiment of the invention are -9 plus other desired characters for a total of 16 different characters.
  • the print drum also generates a reset signal for each revolution of the print wheel. The reset signal occurs when the first row of characters, which consists of all zeros, is beneath the print hammer.
  • the reset signal (L) (see also FIG. 4) resets the character-counter 107 to a zero state which character-counter is then incremented once for every two timing signals (k).
  • a flip-flop 301 receives the timing signals (k) which have been shaped and amplified by capacitor C12 and amplifier 1, and produces one output pulse (N) for every two input pulses (K). Hence the flip-flop 301 is used to divide a total of 32 signals generated for every revolution of the print drum by 2, to produce l6 pulses (N) per drum revolution, and apply the signals (N) to the input of the drum character binary counter 107.
  • the shift register 107 which is the drum character-counter, contains a binary number corresponding to the position of the print wheel relative to the print hammers i.e. which row of type characters is beneath the print hammers. Characters are engraved on the wheel in a manner such that the character-counter code agrees with a code of the print data received from the computer; this minimizes control electronics and eliminates the necessity for a code generator to convert the data to a drum position code.
  • Table l shows the code arrangement.
  • the location of the character on the print drum is related to the BCD code of the input data.
  • the code for the input number 6 is Ol 10 and the character 6 is engraved on the sixth row on the print drum.
  • a reset signal (I) is generated for each complete revolution on the print drum and is shaped and amplified by capacitors C 11 and amplifier 2 respectively to produce a signal (L) which is used to reset the flip-flop 301 and the drum character counter 107.
  • the compare function is performed by the comparator 114 which consists of 8 NAND gates arranged in an exclusive OR configuration to be later more fully described.
  • the comparator compares the character stored in the drum charactercounter 107 with the character momentarily stored in the four-bit shift register 2, and when a match occurs, a signal output (h) is applied to AND gate A1.
  • a pulse signal (F) is also applied to AND gate A] which occurs when a full character has been shifted to four bit shift register 112 (see FIG. 6) and is a necessary coincident pulse together with pulse (h) and (Q) to enable AND GATE A 1.
  • the data signal (H) is applied to all input gates 901-912 of FIG. 9 in the column selector 305. Also connected to the input of NAND gates 901-912 are signals from a seven stage ring counter 113 which generates signals corresponding to the address of the input data.
  • the ring counter is synchronized to the address locations by signal (J) and sync pulse (F). As seen on FIG. 5 when these two signals are coincident the ring counter 113 is reset to a state.
  • the operational sequence of the ring counter 113 is pictorially described by the timing diagram of FIG. 5.
  • the ring counter 113 is delayed one bit from the input data.
  • Gate 902 is the only gate enabled due to the state of the column selector 113 which applies Q and Q signals both of which are logic one l to gate 902.
  • the coincidence of signals Q 6 and H causes only the output of NAND gate 902 to assume a logic 0 state.
  • the output of 902 is applied to NAND gate 923 which is arranged with NAND gate 922 in an RS flip-flop configuration required to hold" and store” the short compare command for a period of time sufficient for the print hammer to engage and print.
  • the logic 0 signal applied to gate 923 causes the output of gate 923 to assume a logic one state which causes the voltage and the junction of resistors 992 and 993 to change from 0 volts to approximately 4 volts.
  • Transistor 972 is connected to trigger magnet 961 in a common-emitter switch configuration. Current into the base of transistor 927 causes the collector junction to conduct current which flows through magnetic 961 which activates the magnet 961. The hammer magnet 961 activated will engage the print hammer 104 in column 2 which strikes against recording medium 103, causing a 5 to be printed.
  • the paper feed and takeup solenoid 319 are driven by a paper feed driver which is activated by a print complete signal (T).
  • a print cycle signal (T) is generated by the counter 309 which mere ly informs the logic that 16 characters have passes beneath the print hammers after the start of the print cycle which indicates that 1 full revolution of the print drum has occurred and is the signal which commands paper to be up-spaced and informs the computer that a line of printing has been completed.
  • a differentiator 310 comprised of capacitor C14 and an amplifier 3, differentiates the signal and applies it through the paper feed driver and start flip-flop 311 to stop the printing process.
  • the print cycle is initiated by an external signal (A) which is driven by an external computer device.
  • a print cycle is defined as the entire print sequence that occurs between start signal (A) and a print cycle complete signal (T).
  • Inverter 302 and capacitor C13 invert and differentiate the start signal (A).
  • the resulting signal (B) is applied to start flip-flop 311 which is deactivated causes signal (C) to change from a logic 0 to a logic l which in turn activates control flip flop 312.
  • the control flip-flop 312 prevents the starting of start sequence in a middle of a timing pulse.
  • the control flip-flop 312 thereto synchronizes the start signal which may occur at any random time with respect to the timing signals from drum 101.
  • gating signal C which is derived from an external source and is asynchronous to the print timing
  • signal (M) which is synchronously derived from the printer.
  • These signals are gated by NAND gate 313, the output of which activates the control flip-flop 312 when the output of NAND gate 313 changes to a logic zero state (low).
  • the gating of these two signals assures that control flip-flop 312 will be activated during the period when the signal (M) is a logic one and not when signal (M) is a logic 0 which is the period during which printing occurs.
  • This timing sequence of this synchronizing means is shown in FIG. 4. Control flipflop 312 being activated goes high, to generate a voltage signal P.
  • both the voltage signal P from control flip-flop 312 and a voltage signal M from timing flip-flop 301 are applied to AND gate A2 in order to generate a trigger signal 0; thus the print cycle cannot proceed until both the signals are coincident.
  • the trigger signal Q is applied to AND gate Al, the reset magnet flip-flops 920-943 of hammer magnet drivers 306, and to the divide by 16 counter 309. The trigger signal therefore synchronizes the magnet driver 306 with the position of the characters beneath the print hammer.
  • the trigger signal Q is also utilized to drive counter 309 which indicates when a complete revolution of the drum 101 was occurred, by the counting of each row of characters on the drum until a total of 16 counts, for this embodiment, have occurred.
  • the trigger signal Q from four-stage binary counter 309 is applied to differentiator 310 comprised of a capacitor C14 and an amplifier 3, to generate a print cycle complete signal T.
  • the print cycle complete signal T in turn drives a paper feed driver 308 which causes the paper to be advanced 1 full row. Furthermore, the print cycle complete signal T also feeds back to flip-flop 311 resetting the flip-flop thus signifying the entire print cycle is complete to this point.
  • timing signal (k) is derived from the print drum 101 and is a low amplitude signal which is applied to amplifier 1 which in turn amplifies it, generating an amplified signal (K) which is used to drive the logic.
  • (K) signal we have a (1) signal, shown in FIG. 3 but not shown on FIG. 4, which is the reset signal from the print drum.
  • the l signal is applied to capacitor C11 and to amplifier 2 to shape and amplify the signal and differentiate it to obtain signal (L) which is utilized to reset flip-flop 301 and drum counter 107.
  • the amplified reset signal L resets the drum character counter 107, which requires an initial setting of 0000 to correspond with the zero row of characters on the print drum 101.
  • the signal M and N are generated by flip-flop 301 in response to timing signals, as hereinbefore described; the print drum 101, with its associated logic, generates 32 pulse signals, in this embodiment, for each revolution of the drum; however since there are only 16 rows of characters for this particular embodiment, it is required that half the number of these timing signals be applied to the logic.
  • flip-flop 301 divides every two (K) signals into one M and N output signal respectively.
  • the (N) signal is the complement of the M signal.
  • the M and N signals are the primary timing signals.
  • the (N) signal increments the drum character counter 107 which keeps track of the location of the print drum and generates the trigger signal (Q) while the (M) signal is used to synchronize the activation of the control flip-flop 312.
  • Signal is a signal in the drum character counter shown on FIG. 3 as the first stage of the drum character counter 107.
  • Signal (0) changes stage for every input of the timing signal (N).
  • Other signals in the drum character counter 107, which are not shown, are simply binary countdown signals from the signal (0).
  • Signals (A,B,C,P,Q,R,S and T) on FIG. 4 pertain to the print cycle, and shown the sequence of signals that occur from the start print cycle to the completion of print.
  • Signal (A) is an externally generated signal that indicates that the print cycle is ready to begin by going from a logic 0 to a logic 1.
  • Signal (B) is the differential signal of signal (A) which is applied to flip-flop 311 to indicate that the system is ready to start printing.
  • Flipflop 311 in turn generates signal (C) which is the actual start of the print cycle signal.
  • signal (C) is high coincident with signal (M) control flip-flop 312 is activated by NAND gate 313 to generate the print signal (P).
  • Signal (T) is generated from signal (S) by the action of capacitor C14 and shaping amplifier 3 which are arranged as a differentiator.
  • Signal T drives the paper feed driver 308 in order to increment or upspace the record medium 103 by one line in order to print the next row.
  • timing signals which advance the count of the ring counter 113 which counts the address location.
  • the ring counter 113 is advanced in its state by clock pulses (D).
  • the outputs of the ring counter 113 are signals (0 through (Q)
  • the signals (Qflthrough (Q and their corresponding complements (0,) through (0 are the signals that are presented to the column selector 305.
  • the ring counter 113 is synchronized to the address location by signal (J) and sync pulse (F). Signals (J) and (F) are derived externally from a computer and is synchronized with the timing of the input data.
  • Four bit data shift register 112 comprises four J-K flip-flops 701-704 connected in series, although other store devices such as magnetic cores may be utilized in an appropriate connection to form a shift register (Typical RS and JK flip-flops, with their truth tables are to be found on page 37 ofa book entitled Introduction to Digital Computer Design" by Herbert S. Sobel published in 1970 by Addisson Wesley Publishing Company).
  • the character counter 107 is also com prised of 4 JK flip-flops. Each flip-flop represents a stage of the character with flip-flop 713 representing the first stage and so on to the 4th stage. Also the position of flip-fl0p is accorded a weight in accordance with a BCD code.
  • flip-flop 713 has a weight of 2 l
  • flip-flop 714 a weight of2 2
  • flip-flop 715 a weight of 2 4 and flip-flop 716 a weight of 2 8.
  • the comparator 114 is comprised generally of NAND gates 705 through 712.
  • the inputs of the NAND gates 705712 are operatively connected to the Q and 6 terminals of flip-flops 701-704 and also flip-flops 713-716 so that when high signals occur on the flip-flops of register 112 and high signals also occur on corresponding flip-flops of register 107, the corresponding NAND gates to which these flip-flops are coupled, are enabled.
  • the Q and 3 terminals of flip-flop 716 are coupled to the inputs of NAND gates 712 and 711 respectively.
  • the other set of input termi nals for gates 711 and 712 are coupled to the Q and Q terminals of flip-flop 701 respectively.
  • Data to the four bit shift register 116 is applied through inverters 725 and 726.
  • the clock pulse (E) is applied to the four bit shift register 112 or the toggle of each flip-flop 701-704 through inverter 727.
  • Divide by 14 ring counter 113 is also comprised o f .IK flip-flops 717 through 723 coupled in series.
  • the Q terminal of flip-flop 723 is then coupled into the Q terminal of flip-flop 717, whereas the Q terminal of 723 is coupled to the 6 terminal of flip-flop 717; thus completing the ring counter.
  • the (D) signal is applied to the toggle of each .IK flip-flop 717-723 through in verter 732, and inverters 733 and 734 coupled in parallel.
  • the (J) signal is applied to NAND gate 317 via inverters 730 and 731; whereas the (F) signal is applied to NAND gate 317 and to AND gate Al which is comprised of NAND gate 740, whose output is coupled to the input of an inverter 741.
  • the Q, Q, Q Q signals from the Q Q terminals of each flip-flop of ring counter 113 are applied to the inputs of NAND gates 901912 in pre-selected patterns. For example 62 is applied to the inputs of NAND gate 901; Q 3 is applied to the inputs of NAND gate 902 and so on.
  • Divide by 16 counter 309 is c omprised of four JK flip-flops 750 through 753.
  • the Q terminal of one flipflop is coupled to the toggle terminal of a succeeding flip-flop.
  • Q terminal of flip-flop 750 is coupled to the toggle terminal of flip-flop 751, and so on.
  • the output terminal of AND gate A2 is coupled to toggle terminal of flip-flop 750.
  • AND gate A2 is comprised of 2 NAND gates 754 and 755, wherein the output of NAND gate 754 is coupled to the input of NAND gate 755.
  • NAND gate 754 has also inputs from the Q terminal of flip-flop 301 and the output terminal of control flip-flop 312.
  • Control flip-flop 312 is comprised of 2 NAND gates 756 and 757 coupled so as to form an RS flip-flop i.e., the output terminal of NAND gate 757 is coupled to an input terminal of NAND gate 756 and the output terminal of NAND gate 756 is coupled to an input terminal of NAND gate 757. Furthermore another input terminal of NAND gate 757 is coupled to the output of NAND gate 313; still another input terminal of NAND gate 756 is coupled to an input terminal of NAND gate 313 and also to the terminal of flip-flop 31 l.
  • Flip-flop 301 has its toggle input coupled to the output of amplifier 1 and its Q termi nal coupled to an input of NAND gate 313 whereas its 0 terminal is coupled to an input of NAND gate 754.
  • outside signal (A) initiates the print cycle.
  • the signal (A) is differentiated through inverter 302 and capacitor C13 and applied to flip-flop 311; thus 0 terminal of flip-flop 311 assumes its high state and is not applied to an input of NAND gate 313.
  • NAND gate 313 When a coincident signal (M) is also applied to NAND gate 313, NAND gate 313 generates a low signal at its output which is then applied to the input of NAND gate 757 of control flip-flop 312.
  • the high signal from Q terminal of flip-flop 311 is also applied to the input of NAND gate 756 of control flip-flop 312.
  • control flipflop 312 If control flipflop 312 is in such a state so that NAND gate 756 generates a high output signal which is then applied to the input of NAND gate 757. the output state of NAND gate 757 is high.
  • This high output of NAND gate 757 is applied to an input terminal of NAND gate 754, and when there is a coincident high signal (N) also applied to NAND gate 754, it generates a low output signal which in turn is applied to NAND gate 755 which in turn generates a high output signal which is then applied to the input of NAND gate 920 943 of column selector 305, and also to the toggle of flip-flop 750, of divide by 16 counter 309.
  • the ring counter 113 is arranged to produce the set of pulses as described in FIG. 5.
  • the counter has a total of 14 difl'erent states and is self recycling. Pulses are shifted by the clock pulse D which is derived from the computer and is synchronized with the input data which is shifted into register 112.
  • the shifting sequence is best described by understanding the means to change from one state to the following state. Beginning with the address 1 state in which the Q output of flip-flop 717 is a logic one; all other Q outputs for flip-flops 718-723 are logic 0.
  • Flip-flop 718 changes state during the next negative excursion of signal D due to the fact that Q, of 717 is applied to the set input of 718 which conditions 718. Successive stages 719-723 operate similarly.
  • Q, of 717 is reset to zero during the next negative excursion of D signal following the condition in which Q, of 723 is positive. This is accomplished by connecting Q of 723 to the reset input of 717.
  • the l.) signal goes negative in the same manner.
  • Selection of the particular address is accomplished simply through a two line decoding means by NAND gates 901 to 912. For example, address 2 is decoded by applying Q from 718 and 6 from 719 to NAND gate 902. Hence, NAND gate 902 is enabled during address 2 time. If signal H is positive (logic l during address 2 time, then NAND gate 902 output becomes negative (logic 0). Printing in turn is effected by setting RS flip-flop consisting of gates 922 and 923 which drives transistor 972 and hammer solenoid 961.
  • amplifier 1 comprises a transistor 803 having its collector coupled with plus voltage +V through resistor 816 and having its emitter coupled to ground.
  • the base of transistor 803 is coupled to plus voltage +V through voltage dropping resistors 814 and 815 and also coupled to ground through diode 840.
  • a capacitor 841 by-passes unwanted RF energy commonly referred to as electrical noise to ground.
  • the small signal (It) to be amplified is applied to the base of transistor 803 at junction 842.
  • the amplified signal (K) is abstracted at the collector terminal of transistor 803 at junction 843.
  • Amplifier 2 is similar to amplifier 1 and operates in a similar manner with the exception that an additional stage has been added, which stage inverts the reset signal 1.
  • transistor 802 has its collector coupled to a plus voltage +V through resistor 813 and its emitter coupled to ground.
  • transistor 801 has its collector coupled to a plus voltage +V to transistor 812 and its emitter coupled to ground.
  • the collector of resistor 801 is coupled to base of transistor 802.
  • the base of transistor 801 is coupled through resistors 810 and 811 to a plus voltage +V and is also coupled to ground to a diode 829.
  • a capacitor coupled to the base and ground filters out any unwanted RF signals.
  • a reset signal (1) to be amplified is applied to the base of transistor 801 at junction 860.
  • This signal is amplified through transistor 801 and is abstracted by the collector circuit at junction 861 and is applied to the base of transistor 802 which is then amplified once again and abstracted at junction 862 of the collector circuit of transistor 802, which signal is then further amplified and inverted in inverters 827 and 828.
  • Inverters 827 and 828 not only invert the signal but also apply additional gain to the circuitry in order to drive the several flip-flops.
  • the differentiator 310 is comprised of an inverter amplifier 825 whose input is coupled to a capacitor 826 and a resistor 824; the output ofinverter 825 is coupled to flip-flop 311 (see FIG. 7) and also to the input of the paper feed driver 308.
  • Paper feed driver 308 comprises a transistor 807 whose base is coupled to the output of the differentiator 310 through resistor 823, and whose emitter is coupled to ground.
  • the collector of transistor 807 is coupled to another transistor, resistor, capacitor circuit comprised as follows:
  • a transistor 805 has its emitter coupled to ground through resistor 821, its collector coupled to a plus voltage +V through resistor 819, and its base coupled to the collector of transistor 804.
  • Transistor 804 also has its collector coupled to a plus voltage +V and to resistor 817, and its emitter coupled to ground.
  • the base of transistor 804 is coupled to a plus voltage +V through resistors 822 and 818.
  • the base of transistor 804 is also coupled to the collector of transistor 805 through resistor 822, capacitor 870 and diode 880.
  • the emitter of transistor 805 is further coupled to the base of transistor 806 whose emitter is coupled to ground and whose collector is coupled to the input circuit of paper feed solenoid 309.
  • the paper feed driver 308 receives an input print cycle complete signal (T), through the base of transistor 807 thus activating the circuitry consisting of transistors 804, 805 and 806.
  • the circuit once activated by transistor 807 drives a high current signal at the collector of transistor 806 which in turn activates the paper feed solenoid to up-space the paper.
  • the time period of this pulse is controlled by capacitor 870 and resistor 818.
  • transistor 804 When a capacitor 870 is fully charged transistor 804 turns on thus current flows in the collector of transistor 804. Since the collector 804 is coupled to the base of transistor 805, transistor 805 is turned off; hence transistor 806 is also turned off which will then remove the high current from the paper feed solenoid 308.
  • column selector 305 is comprised of a series of NAND gates 901 through 912 each gate having 3 input terminals. On one of the input terminals of each one of the gates the signal (H) is ap plied. The other 2 input terminals of each gate are coupled in pre-selected manner to the Q, Q. terminals of the flip-flop of divide by 14 ring counter 113.
  • NAND gate 902 has one of its input terminals coupled to the 0,, terminal of flip-flop 718 and another of its input terminals to the 6,. terminal of flip-flop 719.
  • the other NAND gates of the column selector 305 are coupled to flip-flops of divide by 14 ring counter 113.
  • each NAND gate 901 through 912 are coupled respectively to hammer magnet drivers 306 one hammer magnet driver for each NAND gate 901 through 912.
  • Hammer magnet drivers 306 are comprised of a series of NAND gates 920 through 943, each pair of NAND gates coupled to perform the functions of an RS flip-flop.
  • NAND gates 920 and 921 are coupled such that the output of NAND gate 920 is coupled to an input of NAND gate 921 and the output of NAND gate 921 is coupled to an input of NAND gate 920.
  • one input of NAND gate 920 is coupled to the output of AND gate A2.
  • the other input of NAND gate 921 is coupled to the output of NAND gate 901.
  • each pair of NAND gates are coupled to transistors 975 through 982.
  • NAND gates 920 and 921 which form RS flip-flop are coupled to transistor 975.
  • Transistor 975 has its base coupled to the output of the RS flipflop formed by NAND gate 920 and 921 through resistor 991.
  • the base of transistor 975 is also coupled to a plus voltage through resistor 990.
  • the emitter of transistor 975 is coupled to ground whereas the collector is coupled through a solenoid 960 of one hammer magnet.
  • the hammer magnet 960 is also coupled in parallel to a diode 945. This scheme is repeated through transistors 975 to 982 and through solenoids 960 through 971.
  • the hammer magnet drivers are activated at an instant in time depending on the state of the Q, signal; the signal Q, is normally a logic 0 and is applied to the input of each of the flip-flops comprised of NAND gates 920 through 943.
  • the reset signal (Q) is released and the selected low input signals are presented to each of the reset flip-flops, at the proper sequence as determined by the column selector 305.
  • any of the NAND gates 901 through 911 associated with a particular reset flip-flop comprised of pairs of NAND gates 920 through 943 is low at the output, that particular flip flop will generate a high signal at its output.
  • the associated transistor or transistors coupled to the selected NAND gates will become conductive, thus energizing the selected solenoid or solenoids causing the print hammers to be activated and impinge on the record medium 103.
  • a time shared electronic system for selectively driving a plurality of impact hammers of a rotary type multi column impact printer with the hammers operatively associated with a print-drum rotationally supported for rotation about its axis having a font of characters engraved on its periphery the characters arranged in an array of columns and rows, the plurality of print hammers disposed in spatial one to one correspondence with the characters of a row when passing a print-ready position, the print hammers also movably supported for selectively striking a recording medium when disposed between the print hammers and the corresponding engraved characters, said time-shared electronic system comprising:
  • a. data shift-register means for receiving a coded information to be printed on the recording medium
  • shift-register means coupled to said data shift-register means for receiving bit by bit and character by character the coded information shifted out of said data shift-register means and reapplying them bit by bit and character by character to said shiftregister means;
  • drum character line-counter means responsive to the rotating print drum as each row of characters thereon reaches print-ready position for identifying the row of characters on the print drum that is in print-ready position for printing on the recordin g medium;
  • comparator means coupled to said shift-register means and to said drum character linecounter means for comparing the coded information in said shift-register means with the coded information in said drum character line-counter means.
  • a time-shared electronics system as recited in claim 2 including column selector means coupled to said data register means and to said comparator means for selecting the column of a row in print-ready position when a match is found between the coded informa tion in said shift-register means and said drum character line-counter means.
  • a time-shared electronic system as recited in claim 3 including first storage means for storing the identity of the column selected by said column selector means.
  • a time-shared electronic system as recited in claim 6 including first magnetic signal generating means coupled to said drum character line-counter means for generating electronic timing signals each time that a row of characters passes by the print-ready position.
  • a time shared electronic system as recited in claim 7 including second magnetic signal generating means coupled to said drum character line counter means for producing an electronic reset signal to reset said drum character line counter means to zero each time a complete revolution of the print-drum occurs relative to the print-ready position and wherein the information in said drum character line counter means corresponds at any instant to the information engraved in the row of type on the print-drum in print-ready position during the same instant and wherein the corresponding information in said drum character line-counter means and the engraved row of type at any instant is in binary form in said drum character line-counter means and in decimal form in the engraved row of type on the print drum.
  • a rotary type multi-column impact printer comprising:
  • a plurality of print-hammers disposed in spatial one to one correspondence with the characters of a row when passing a print-ready position. said print-hammers movably supported for selectively striking a recording medium when disposed between said print-hammers and said corresponding engraved characters;
  • first flip-flop shift-register means for receiving a line of coded information for printing on the recording medium
  • second flip-flop shift-register means coupled to said first flip-flop shift-register means for serially receiving coded information from said first register means, serially shifting the coded information through said second shift-register means, and serially applying the coded information directly back into said first shift-register means;
  • first flip-flop character line-counter means responsive to the row position of the characters relative to said print-hammers position for identifying the row of characters on the print-drum that is in print-ready position for printing on the recording medium;
  • comparator means coupled to said second flip-flop shift-register means and to said first flip-flop character line-counter means for comparing the coded information on said second flip-flop shift-register means with the code information in said first flip-flop character line-counter means;
  • first flip-flop ring-counter means responsive to said first [lip-flop shift-register means for identifying the column of a row of characters in printready position. when a match is found between said second flip-flop shift-register means and said first flip-flop character line-counter means.
  • a rotary type multi-column impact printer as recited in claim 9 including first magnetic signal generating means coupled to said first flip-flop character line-counter means for generating electronic timing signals whenever a row of characters on the print-drum passes the print-ready position, second magnetic signal generating means coupled to said first flip-flop character line-counter means for producing an electronic reset signal to reset said first character linecounter means to an initial state whenever a complete revolution of the print-drum occurs relative to the print-ready position, and first reset flip-flop means responsive to said first magnetic signal generating means for dividing every two signals generated by said first magnetic signal generating means into one signal for incrementing said first flip-flop character linecounter means and another trigger signal which is the complement of said one signal.
  • a rotary type multi-column impact printer as recited in claim ll further including start flip-flop means coupled to said first reset flip-flop means and responsive to externally generated start signals for generating a start print cycle signal.
  • a rotary type multi-column impact printer as recited in claim 12 further including control flip-flop means coupled to said start flip-flop means and to said first reset flip-flop means for synchronizing the externally generated start signals to occur synchronously with a timing pulse.
  • a rotary type multi-column impact printer as recited in claim 12 further including AND gate means coupled to said control flip-flop means. to said first reset flip-flop means and to said comparator means for generating a signal when a match is obtained between the coded information in said second flip-flop shift-register means and the information in said first flip-flop character line-counter means, coincidentally with the application of said trigger signal and a sync signal to the input terminals of said AND gate means.
  • a rotary type multi-column impact printer as recited in claim 9 further including column selector means coupled to said first flip-flop ring-counter means and to said comparator means for selecting the column of a row of characters in print-ready position when a match is found between the coded information in said second flip-flop shift-register means and said first flipflop character line-counter means, hammer magnet means operatively associated with said plurality of print-hammers for causing said plurality of prinbhammers to selectively strike the recording medium when disposed between said print-hammers and said corresponding engraved characters, and hammer magnet driver means coupled to said column selector means and to said hammer magnet means for selectively energizi$said hammer magnet means.

Landscapes

  • Record Information Processing For Printing (AREA)
  • Character Spaces And Line Spaces In Printers (AREA)
US00146215A 1971-05-24 1971-05-24 Line printer time shared electronics Expired - Lifetime US3728688A (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14621571A 1971-05-24 1971-05-24

Publications (1)

Publication Number Publication Date
US3728688A true US3728688A (en) 1973-04-17

Family

ID=22516326

Family Applications (1)

Application Number Title Priority Date Filing Date
US00146215A Expired - Lifetime US3728688A (en) 1971-05-24 1971-05-24 Line printer time shared electronics

Country Status (6)

Country Link
US (1) US3728688A (OSRAM)
JP (1) JPS5429849B1 (OSRAM)
CA (1) CA955531A (OSRAM)
DE (1) DE2225214A1 (OSRAM)
FR (1) FR2143655B1 (OSRAM)
GB (1) GB1371405A (OSRAM)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3845710A (en) * 1973-10-02 1974-11-05 Teletype Corp Print control logic circuitry for on-the-fly printers
US3848527A (en) * 1972-05-04 1974-11-19 Citizen Watch Co Ltd Printer with rotary roll column selecting means
US3949367A (en) * 1973-12-28 1976-04-06 Texas Instruments Incorporated Drum printer control
US4254705A (en) * 1977-04-15 1981-03-10 Hitachi Koki Company Limited Printing magnet drive device
US6522420B1 (en) * 1998-10-20 2003-02-18 Hewlett-Packard Company Printer and method for alternately printing and compressing data using same processing unit

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2919967A (en) * 1957-06-06 1960-01-05 Haloid Xerox Inc High-speed electrostatic alphanumerical printer
US3406381A (en) * 1966-05-09 1968-10-15 Rca Corp Print hammer energizing arrangement
US3442206A (en) * 1966-05-19 1969-05-06 Fujitsu Ltd Apparatus for line printing

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2919967A (en) * 1957-06-06 1960-01-05 Haloid Xerox Inc High-speed electrostatic alphanumerical printer
US3406381A (en) * 1966-05-09 1968-10-15 Rca Corp Print hammer energizing arrangement
US3442206A (en) * 1966-05-19 1969-05-06 Fujitsu Ltd Apparatus for line printing

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3848527A (en) * 1972-05-04 1974-11-19 Citizen Watch Co Ltd Printer with rotary roll column selecting means
US3845710A (en) * 1973-10-02 1974-11-05 Teletype Corp Print control logic circuitry for on-the-fly printers
US3949367A (en) * 1973-12-28 1976-04-06 Texas Instruments Incorporated Drum printer control
US4254705A (en) * 1977-04-15 1981-03-10 Hitachi Koki Company Limited Printing magnet drive device
US6522420B1 (en) * 1998-10-20 2003-02-18 Hewlett-Packard Company Printer and method for alternately printing and compressing data using same processing unit
GB2343038B (en) * 1998-10-20 2003-10-01 Hewlett Packard Co Printer and method for alternately printing and compressing data using same processing unit

Also Published As

Publication number Publication date
FR2143655B1 (OSRAM) 1973-07-13
FR2143655A1 (OSRAM) 1973-02-09
GB1371405A (en) 1974-10-23
CA955531A (en) 1974-10-01
DE2225214A1 (de) 1972-12-07
JPS5429849B1 (OSRAM) 1979-09-26

Similar Documents

Publication Publication Date Title
US3001469A (en) Data registering apparatus
US3220343A (en) High speed printers with column spanning hammers
US2776618A (en) Printing cylinders for high-speed printing systems
US3066601A (en) Error checking devices
US2993437A (en) High speed printer apparatus
US3064561A (en) Device for controlling an electronically operated printing machine
US3303775A (en) Variable speed printer apparatus and type carrier device therefor
US3024723A (en) Logical system for a high speed printer
US3728688A (en) Line printer time shared electronics
US3007399A (en) High speed printer
US3283702A (en) High speed printing and graph plotting machine
US3193802A (en) Data handling apparatus
US4031992A (en) Printing device
US3192854A (en) Printer control system
US2909995A (en) Print checking circuit for accounting machines
US3282205A (en) Print control means for high speed printer with traveling print bar
US3602138A (en) Hammer driver timing from a print buffer ring
US3212435A (en) High speed printer with reciprocable type bar
US3681760A (en) Binary signal utilization and selective address detection system
JPS6133711B2 (OSRAM)
US3077158A (en) Printing device
US2991460A (en) Data handling and conversion
US4064800A (en) Printer device using time shared hammers
US3242469A (en) Line printer buffer
US3855923A (en) Print control system for high speed printers