US3293162A - Process for electropolishing both sides of a semiconductor simultaneously - Google Patents

Process for electropolishing both sides of a semiconductor simultaneously Download PDF

Info

Publication number
US3293162A
US3293162A US379163A US37916364A US3293162A US 3293162 A US3293162 A US 3293162A US 379163 A US379163 A US 379163A US 37916364 A US37916364 A US 37916364A US 3293162 A US3293162 A US 3293162A
Authority
US
United States
Prior art keywords
electrodes
electropolishing
semiconductor
gear
wafer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US379163A
Inventor
Miles V Sullivan
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
AT&T Corp
Original Assignee
Bell Telephone Laboratories Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Bell Telephone Laboratories Inc filed Critical Bell Telephone Laboratories Inc
Priority to US379163A priority Critical patent/US3293162A/en
Application granted granted Critical
Publication of US3293162A publication Critical patent/US3293162A/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/30625With simultaneous mechanical treatment, e.g. mechanico-chemical polishing
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25FPROCESSES FOR THE ELECTROLYTIC REMOVAL OF MATERIALS FROM OBJECTS; APPARATUS THEREFOR
    • C25F3/00Electrolytic etching or polishing
    • C25F3/16Polishing
    • C25F3/30Polishing of semiconducting materials
    • CCHEMISTRY; METALLURGY
    • C25ELECTROLYTIC OR ELECTROPHORETIC PROCESSES; APPARATUS THEREFOR
    • C25FPROCESSES FOR THE ELECTROLYTIC REMOVAL OF MATERIALS FROM OBJECTS; APPARATUS THEREFOR
    • C25F7/00Constructional parts, or assemblies thereof, of cells for electrolytic removal of material from objects; Servicing or operating

Definitions

  • This invention relates to a technique for electropolishing. More particularly, the present invention relates to a technique for electropolishing semiconductor surfaces.
  • this end is attained by suspending a semiconductor wafer in an electrolyte between two closely spaced flat electrodes, applying an alternating current across the electrodes and rotating the wafer in a plane substantially parallel to the electrodes.
  • the inventive procedure results in a stress free wafer which is free of dimpling and is economically attractive in that several operations normally performed are eliminated, for example, plating, waxing, deplating and dewaxing.
  • FIG. 1 is a front elevational view, partly in section, of an exemplary apparatus used in the practice of the present invention
  • FIG. 1A is an exploded schematic diagram of the apparatus shown in FIG. 1;
  • FIG. 2 is a profile pattern of a germanium wafer polished in accordance with the present invention.
  • FIG. 1 a front elevational view, partly in section, of a planetary lapping machine adapted for use in the practice of the present invention.
  • a cylindrical container 11 including a rotating mechanism 12, typically an electric motor, which transmits angular motion to gears 13 and 14 by means of shaft 15.
  • Gear 13 meshes with gear 16 which, in turn, is connected to gear 17 by means of shaft 18, gear 17 meshing with gear 19.
  • Electrodes 20 and 21 connected to a source of alternating current, not shown, are positioned upon platform Fee 22, the electrodes faces being covered by low pile cloths 23 and 24, respectively.
  • Sample nests 25 and 26 containing samples 27 and 28, respectively, are positioned intermediate electrodes 20 and 21, the sample nests being in the shape of a gear and meshing with gear 14.
  • a source of electrolyte 29 provides the electrolyte during the polishing process by means of conduit 30 controlled by valve 31.
  • low pile cloths or papers 23 and 24 are materials such as Pellon, Dextilose, nylon, etc., which are obtained from commercial sources.
  • the term low pile as employed herein refers to any cloth or paper having a pile of height of approximately 0.020 inch or less.
  • FIG. 1A An exploded schematic diagram of the apparatus of FIG. 1 is shown in FIG. 1A.
  • the electrolyte selected for use in accordance with the described technique is dependent upon the nature of the material being polished, such being well known to those skilled in the art.
  • a material found particularly useful in the polishing of germanium and silicon is 0.025 percent potassium hydroxide by weight in deionized water.
  • Voltage requirements in the operation of the process vary with the thickness of the polishing cloths or papers, cloths and papers found particularly useful being within the range of 4 to 8 mils in thickness. However, in general, it has been found advantageous to employ voltages ranging from 10 to 50 volts A.-C., the lower limit being occasioned by unsatisfactory polishing, whereas the upper limit is occasioned by undesirable heating beyond that point.
  • Currents selected for use in the described technique may range from 0.5 to 15 amperes. Frequencies selected may range up to several hundred cycles per second.
  • the rate of rotation of the sample nests effects the polishing action by influencing the rate of removal of the polishing products, such being necessary in order to prevent their being redeposited during the plating portion of the A.-C. cycle.
  • Example I 5 slices of 111) oriented p-type germanium, approximately 0.250 inch x 0.400 inch, lapped with 5 micron abrasive were inserted in 10 mil Mylar sample nests in the apparatus shown in FIG. 1.
  • the apparatus included two electrodes which were covered with finely woven nylon cloths threads per inch) of approximately 4 mils thickness.
  • the electrolyte comprising 0.025 percent KOH by Weight in deionized water was fed to the apparatus at a rate of cc./-min. and electropolisbing initiated at the rate of 0.1 mil per minute with a total current of 2 amperes by applying a potential of 25 volts A.-C.
  • FIG. 2 is a profile pattern of this surface, profilometer measurements being made on a Talysurf model 3.
  • Example 11 The procedure of Example I was repeated employing germanium slices which had been mechanically polished with Linde A (0.3 micon particle size). The slices, which were flat to within 0.1 mil before electropolishing, were brought to Within 0.02 mil after 2 mils of germanium had been removed. The resultant surfaces evidenced an average roughness of 0.1 microinch.
  • a process for the electropolishing of a semiconductor wafer which comprises the steps of suspending a 4 semiconductor wafer in an electrolyte between two closely spaced fiat electrodes having parallel juxtaposed working faces and having a cloth fixed thereon, said cloth having a pile less then about 0.020 inch, applying an alternating current across said electrodes and rotating the said wafer along a plane substantially parallel to said electrodes, thereby permitting the simultaneous polishing of both faces of said wafer.

Landscapes

  • Chemical & Material Sciences (AREA)
  • Engineering & Computer Science (AREA)
  • Chemical Kinetics & Catalysis (AREA)
  • Electrochemistry (AREA)
  • Materials Engineering (AREA)
  • Metallurgy (AREA)
  • Organic Chemistry (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Weting (AREA)
  • Mechanical Treatment Of Semiconductor (AREA)

Description

Dec. 20, 1966 M. v. SULLIVAN 3,293,152 PROCESS FOR ELECTROPOLISHING BOTH SIDES OF A SEMICONDUCTOR SIMULTANEOUSLY Filed June 30, 1964 2 Sheets-Sheet 1 E2 mu:
Omd
W 3 H O N S INVENTOR By M. l SULLIVAN fw/ kink ATTORNEY Dec. 20, 1966 M. v. SULLIVAN 3,293,162
PROCESS FOR ELECTROPQLISHING BOTH SIDES OF A SEMICONDUCTOR SIMULTANEOUSLY Filed June 50, 1964 2 Sheets-Sheet 2 United States Patent PROCESS FOR ELECTROPOLISHING BOTH SlDES OF A SEMICONDUCTOR SllVlULTANEOUSLY Miles V. Sullivan, Summit, N.J., assignor to Bell Telephone Laboratories, Incorporated, New York, N.Y., a
corporation of New York Filed June 30, 1964, Ser. No. 379,163 3 Claims. (Cl. 204-1405) This invention relates to a technique for electropolishing. More particularly, the present invention relates to a technique for electropolishing semiconductor surfaces.
Recently, a technique for electropolishing semiconductor surfaces was described in US. Patent 3,073,764, issued January 15, 1963, wherein such surfaces were attained Within very exacting tolerances in flatness, smoothness and damage. The inventive procedure described therein involved mounting a plated and waxed material to be polished on a rotatable disk such that the surface of interest is exposed, a second rotatable disk covered by a suitable low pile cloth being positioned proximate the surface of interest such that the pile of the cloth is barely in contact with such surface. Thereafter, a selected electrolyte is provided to a level above the pile of the cloth for contacting the surface of interest and the second disk is rotated about an axis of rotation parallel to but displaced laterally from that about which the first disk is rotated. Surfaces treated in accordance with this technique evidence smoothness of at least 0.2 microinch, flatness of at least 0.0001 inch and are free of mechanical damage.
Although the described technique has been entirely satisfactory, the trend toward the use of thinner-semiconductor sections in device technology has necessitated the development of a technique for applying the same type of intensive stirring (as described above) to both faces of a semiconductor slice simultaneously, thereby reducing internal stresses which are commonly present when one face is lapped with a moderately coarse abrasive and the other is highly polished,
In accordance with the present invention, this end is attained by suspending a semiconductor wafer in an electrolyte between two closely spaced flat electrodes, applying an alternating current across the electrodes and rotating the wafer in a plane substantially parallel to the electrodes. The inventive procedure results in a stress free wafer which is free of dimpling and is economically attractive in that several operations normally performed are eliminated, for example, plating, waxing, deplating and dewaxing.
The invention will be more fully understood from the following detailed description taken in conjunction with the accompanying drawing wherein:
FIG. 1 is a front elevational view, partly in section, of an exemplary apparatus used in the practice of the present invention;
FIG. 1A is an exploded schematic diagram of the apparatus shown in FIG. 1; and
FIG. 2 is a profile pattern of a germanium wafer polished in accordance with the present invention.
With reference now more particularly to FIG. 1, there is shown a front elevational view, partly in section, of a planetary lapping machine adapted for use in the practice of the present invention. Shown in the figure is a cylindrical container 11, including a rotating mechanism 12, typically an electric motor, which transmits angular motion to gears 13 and 14 by means of shaft 15. Gear 13 meshes with gear 16 which, in turn, is connected to gear 17 by means of shaft 18, gear 17 meshing with gear 19. Electrodes 20 and 21 connected to a source of alternating current, not shown, are positioned upon platform Fee 22, the electrodes faces being covered by low pile cloths 23 and 24, respectively. Sample nests 25 and 26 containing samples 27 and 28, respectively, are positioned intermediate electrodes 20 and 21, the sample nests being in the shape of a gear and meshing with gear 14. A source of electrolyte 29 provides the electrolyte during the polishing process by means of conduit 30 controlled by valve 31.
In the operation of the polishing process at least one semiconductor slice is inserted in sample nest 25 or 26 such that the surfaces thereof are in contact with the pile of low pile cloths or papers 23 and 24. Typically, low pile cloths or papers 23 and 24 are materials such as Pellon, Dextilose, nylon, etc., which are obtained from commercial sources. The term low pile as employed herein refers to any cloth or paper having a pile of height of approximately 0.020 inch or less. The next step in the processing procedure involves admitting a suitable electrolyte in a continuous supply into the apparatus, the level thereof being maintained sufliciently high as to Wet the surfaces of interest.
Finally, an alternating potential is applied between electrodes 20 and 21 and motor 12 started, thereby causing the angular movement of gears 13 and 14, gear 13, in turn, actuating gear 16, which transmits angular motion to gear 17 by means of shaft 18, and gear 19. The sample nests are actuated by means of gear 14 and electrolyte which is being fed to the upper electrode 20 is carried by the nests 25 and 26 around and between the lapping blocks (electrodes 20 and 21). An exploded schematic diagram of the apparatus of FIG. 1 is shown in FIG. 1A.
The electrolyte selected for use in accordance with the described technique is dependent upon the nature of the material being polished, such being well known to those skilled in the art. For example, a material found particularly useful in the polishing of germanium and silicon is 0.025 percent potassium hydroxide by weight in deionized water.
Voltage requirements in the operation of the process vary with the thickness of the polishing cloths or papers, cloths and papers found particularly useful being within the range of 4 to 8 mils in thickness. However, in general, it has been found advantageous to employ voltages ranging from 10 to 50 volts A.-C., the lower limit being occasioned by unsatisfactory polishing, whereas the upper limit is occasioned by undesirable heating beyond that point. Currents selected for use in the described technique may range from 0.5 to 15 amperes. Frequencies selected may range up to several hundred cycles per second.
The rate of rotation of the sample nests effects the polishing action by influencing the rate of removal of the polishing products, such being necessary in order to prevent their being redeposited during the plating portion of the A.-C. cycle. For the purposes of the present invention, it has been found advantageous to drive the sample nests at speeds ranging from 20 to 900 rpm.
Examples of the present invention are described in detail below. These examples are included merely to aid in the understanding of the invention, and variations may be made by one skilled in the art without departing from the spirit and scope of the invention.
Example I 5 slices of 111) oriented p-type germanium, approximately 0.250 inch x 0.400 inch, lapped with 5 micron abrasive were inserted in 10 mil Mylar sample nests in the apparatus shown in FIG. 1. The apparatus included two electrodes which were covered with finely woven nylon cloths threads per inch) of approximately 4 mils thickness. The electrolyte comprising 0.025 percent KOH by Weight in deionized water was fed to the apparatus at a rate of cc./-min. and electropolisbing initiated at the rate of 0.1 mil per minute with a total current of 2 amperes by applying a potential of 25 volts A.-C. having a frequency of 10 cycles per second across the electrodes (in the form of a square Wave) obtained by reversing the output of a simple D.-C. source through a mechanical relay at a frequency of approximately /2 second, the sample nests being rotated at 500 r.p.m. After removing 3.6 mils of germanium from the total thickness of each slice, the surfaces were fiat Within 0.1 mil and manifested an average surface roughness, as measured on a Brush Surface Analyzer, of 0.2-0.4 microinch. FIG. 2 is a profile pattern of this surface, profilometer measurements being made on a Talysurf model 3.
Example 11 The procedure of Example I was repeated employing germanium slices which had been mechanically polished with Linde A (0.3 micon particle size). The slices, which were flat to within 0.1 mil before electropolishing, were brought to Within 0.02 mil after 2 mils of germanium had been removed. The resultant surfaces evidenced an average roughness of 0.1 microinch.
While the invention has been described in detail in the foregoing specification, and thedrawing similarly illustrates the same, it will be appreciated by those skilled in the art that various modifications may be made Without departing from the spirit and scope of the invention, reference being bad to the appended claims.
What is claimed is:
1. A process for the electropolishing of a semiconductor wafer which comprises the steps of suspending a 4 semiconductor wafer in an electrolyte between two closely spaced fiat electrodes having parallel juxtaposed working faces and having a cloth fixed thereon, said cloth having a pile less then about 0.020 inch, applying an alternating current across said electrodes and rotating the said wafer along a plane substantially parallel to said electrodes, thereby permitting the simultaneous polishing of both faces of said wafer..
2.. A process in accordance With the procedure of claim 1 wherein said semiconductor wafer is rotated at a rate within the range of 20 to 900 rpm.
3. A process in accordance with the procedure of claim 1 wherein said semi-conductor wafer is p-type germanium, said electrolyte is 0.025 percent KOH by weight in deionized water and the total current is 2 amperes.
References Cited by the Examiner UNITED STATES PATENTS 2,294,227 8/ 1942 De Laplace 204140.5 2,539,455 1/1951 Mazia 204-224 2,590,927 4/ 1952 Brandt 204212 2,939,825 4/1960 Faust 204-l42 2,9 65,5 5 6 12/ 1960 Damgaard 204-4405 2,983,65 5 5/ 1961 Sullivan 204143 3,073,764 l/1963 Sullivan 204-140.5
FOREIGN PATENTS 576,351 5/1959 Canada.
JOHN H. MACK, Primary Examiner.
R. MIHALEK, Assistant Examiner,

Claims (1)

1. A PROCESS FOR THE ELECTROPOLISHING OF A SEMICONDUCTOR WAFER WHICH COMPRISES THE STEPS OF SUSPENDING A SEMICONDUCTOR WAFER IN AN ELECTRLYTE BETWEEN TWO CLOSELY SPACED FLAT ELECTRODES HAVING PARALLEL JUXTAPOSED WORKING FACES AND HAVING A CLOTH FIXED THEREON, SAID CLOTH HAVING A PILE LESS THAN ABOUT 0.020 INCH, APPLYING AN ALTERNATING CURRENT ACROSS SAID ELECTRODES AND ROTATING THE SAID WAFER ALONG A PLANE SUBSTANTIALLY PARALLEL TO SAID ELECTRODES, THEREBY PERMITTING THE SIMULTANEOUS POLISHING OF BOTH FACES OF SAID WATER.
US379163A 1964-06-30 1964-06-30 Process for electropolishing both sides of a semiconductor simultaneously Expired - Lifetime US3293162A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US379163A US3293162A (en) 1964-06-30 1964-06-30 Process for electropolishing both sides of a semiconductor simultaneously

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US379163A US3293162A (en) 1964-06-30 1964-06-30 Process for electropolishing both sides of a semiconductor simultaneously

Publications (1)

Publication Number Publication Date
US3293162A true US3293162A (en) 1966-12-20

Family

ID=23496078

Family Applications (1)

Application Number Title Priority Date Filing Date
US379163A Expired - Lifetime US3293162A (en) 1964-06-30 1964-06-30 Process for electropolishing both sides of a semiconductor simultaneously

Country Status (1)

Country Link
US (1) US3293162A (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3434956A (en) * 1965-06-09 1969-03-25 Glenn Electronic & Mechanical Apparatus for the electrolytic thinning of metallic specimens for transmission electron microscopy
US3445372A (en) * 1965-12-13 1969-05-20 Westinghouse Electric Corp Apparatus for electrochemically removing the surface layer from a workpiece
US3657083A (en) * 1970-09-30 1972-04-18 Jay Michael Larson Disc jet electropolishing apparatus and method
US3669867A (en) * 1968-04-15 1972-06-13 Itek Corp Optical surface generating apparatus
US4220504A (en) * 1979-04-16 1980-09-02 Burton Silverplating Company Selective electroplating
DE4023730A1 (en) * 1989-07-26 1991-02-07 Olympus Optical Co METHOD AND DEVICE FOR MACHINING OPTICAL COMPONENTS
US5032238A (en) * 1989-10-04 1991-07-16 Asahi Glass Co., Ltd. Method of and apparatus for electropolishing and grinding
US5110428A (en) * 1989-09-05 1992-05-05 Wacker-Chemitronic Gesellschaft Fur Elektronik-Grundstoffe Mbh Process and apparatus for double-sided chemomechanical polishing of semiconductor wafers and semiconductor wafers obtainable thereby

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2294227A (en) * 1938-02-10 1942-08-25 Brev Aero Mecaniques S A Soc Method of electrolytically polishing steel
US2539455A (en) * 1944-01-27 1951-01-30 Mazia Joseph Electrolytic polishing of metals
US2590927A (en) * 1948-07-17 1952-04-01 Westinghouse Electric Corp Electrolytic method of removing burrs
CA576351A (en) * 1959-05-26 F. Keeleric George Electric cutting, shaping and grinding
US2939825A (en) * 1956-04-09 1960-06-07 Cleveland Twist Drill Co Sharpening, shaping and finishing of electrically conductive materials
US2965556A (en) * 1959-04-15 1960-12-20 Struers Chemiske Lab H Apparatus for the electro-mechanical polishing of surfaces
US2983655A (en) * 1957-12-18 1961-05-09 Bell Telephone Labor Inc Treatment of semiconductive bodies
US3073764A (en) * 1960-04-13 1963-01-15 Bell Telephone Labor Inc Process for electropolishing semiconductor surfaces

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CA576351A (en) * 1959-05-26 F. Keeleric George Electric cutting, shaping and grinding
US2294227A (en) * 1938-02-10 1942-08-25 Brev Aero Mecaniques S A Soc Method of electrolytically polishing steel
US2539455A (en) * 1944-01-27 1951-01-30 Mazia Joseph Electrolytic polishing of metals
US2590927A (en) * 1948-07-17 1952-04-01 Westinghouse Electric Corp Electrolytic method of removing burrs
US2939825A (en) * 1956-04-09 1960-06-07 Cleveland Twist Drill Co Sharpening, shaping and finishing of electrically conductive materials
US2983655A (en) * 1957-12-18 1961-05-09 Bell Telephone Labor Inc Treatment of semiconductive bodies
US2965556A (en) * 1959-04-15 1960-12-20 Struers Chemiske Lab H Apparatus for the electro-mechanical polishing of surfaces
US3073764A (en) * 1960-04-13 1963-01-15 Bell Telephone Labor Inc Process for electropolishing semiconductor surfaces

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3434956A (en) * 1965-06-09 1969-03-25 Glenn Electronic & Mechanical Apparatus for the electrolytic thinning of metallic specimens for transmission electron microscopy
US3445372A (en) * 1965-12-13 1969-05-20 Westinghouse Electric Corp Apparatus for electrochemically removing the surface layer from a workpiece
US3669867A (en) * 1968-04-15 1972-06-13 Itek Corp Optical surface generating apparatus
US3657083A (en) * 1970-09-30 1972-04-18 Jay Michael Larson Disc jet electropolishing apparatus and method
US4220504A (en) * 1979-04-16 1980-09-02 Burton Silverplating Company Selective electroplating
DE4023730A1 (en) * 1989-07-26 1991-02-07 Olympus Optical Co METHOD AND DEVICE FOR MACHINING OPTICAL COMPONENTS
US5091067A (en) * 1989-07-26 1992-02-25 Olympus Optical Company Limited Method and an apparatus for machining optical components
US5110428A (en) * 1989-09-05 1992-05-05 Wacker-Chemitronic Gesellschaft Fur Elektronik-Grundstoffe Mbh Process and apparatus for double-sided chemomechanical polishing of semiconductor wafers and semiconductor wafers obtainable thereby
US5032238A (en) * 1989-10-04 1991-07-16 Asahi Glass Co., Ltd. Method of and apparatus for electropolishing and grinding

Similar Documents

Publication Publication Date Title
KR100780071B1 (en) Method and apparatus for electrochemical mechanical deposition
US3293162A (en) Process for electropolishing both sides of a semiconductor simultaneously
JP4043234B2 (en) Electrolytic processing apparatus and substrate processing apparatus
US5032238A (en) Method of and apparatus for electropolishing and grinding
TWI702312B (en) Semiconductor device manufacturing device and manufacturing method
CN109877657B (en) Electrochemical thickening and polishing method
US4417945A (en) Apparatus for chemical etching of a wafer material
US3922207A (en) Method for plating articles with particles in a metal matrix
KR20010006964A (en) Polishing method and apparatus
JP2000512919A (en) Chemical mechanical planarization equipment with linear polishing rollers
US3161576A (en) Electroetch process for semiconductors
KR20000053300A (en) Abrading method for semiconductor device
US3073764A (en) Process for electropolishing semiconductor surfaces
CN116214277A (en) Electrochemical mechanical thinning processing method and equipment for large-caliber semiconductor wafer
JP2004343126A (en) Method for simultaneous polishing of front surface and back surface of semiconductor wafer
CN108406017A (en) A kind of plasma micro-arc electric discharge cutter device and cutting method
US3293163A (en) Method of maintaining spacing in electric-discharge and electro-chemical machining
US3547796A (en) Apparatus for electropolishing spherical surfaces
US2782160A (en) Electropolishing apparatus
CN118219070B (en) Polishing process for metal workpiece and metal workpiece
US2437915A (en) Quartz oscillator plate
US3589996A (en) Optical surface generating apparatus
CN209754801U (en) Electrochemical thickening and polishing processing device
JPS61228630A (en) Method for etching semiconductor wafer
SU1407713A1 (en) Apparatus for anode-abrasion polishing and deburring