US20230047166A1 - Packaging methods of semiconductor devices - Google Patents

Packaging methods of semiconductor devices Download PDF

Info

Publication number
US20230047166A1
US20230047166A1 US17/980,639 US202217980639A US2023047166A1 US 20230047166 A1 US20230047166 A1 US 20230047166A1 US 202217980639 A US202217980639 A US 202217980639A US 2023047166 A1 US2023047166 A1 US 2023047166A1
Authority
US
United States
Prior art keywords
substrate
voltage
semiconductor
controller
conductive layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
US17/980,639
Inventor
Peiyan CAO
Yurun LIU
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Shenzhen Xpectvision Technology Co Ltd
Original Assignee
Shenzhen Xpectvision Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Shenzhen Xpectvision Technology Co Ltd filed Critical Shenzhen Xpectvision Technology Co Ltd
Priority to US17/980,639 priority Critical patent/US20230047166A1/en
Assigned to SHENZHEN XPECTVISION TECHNOLOGY CO., LTD. reassignment SHENZHEN XPECTVISION TECHNOLOGY CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CAO, Peiyan, LIU, Yurun
Publication of US20230047166A1 publication Critical patent/US20230047166A1/en
Pending legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14683Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
    • H01L27/1469Assemblies, i.e. hybrid integration
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01TMEASUREMENT OF NUCLEAR OR X-RADIATION
    • G01T1/00Measuring X-radiation, gamma radiation, corpuscular radiation, or cosmic radiation
    • G01T1/16Measuring radiation intensity
    • G01T1/24Measuring radiation intensity with semiconductor detectors
    • G01T1/242Stacked detectors, e.g. for depth information
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01TMEASUREMENT OF NUCLEAR OR X-RADIATION
    • G01T1/00Measuring X-radiation, gamma radiation, corpuscular radiation, or cosmic radiation
    • G01T1/16Measuring radiation intensity
    • G01T1/24Measuring radiation intensity with semiconductor detectors
    • G01T1/247Detector read-out circuitry
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14618Containers
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14634Assemblies, i.e. Hybrid structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14636Interconnect structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14643Photodiode arrays; MOS imagers
    • H01L27/14658X-ray, gamma-ray or corpuscular radiation imagers
    • H01L27/14659Direct radiation imagers structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14643Photodiode arrays; MOS imagers
    • H01L27/14658X-ray, gamma-ray or corpuscular radiation imagers
    • H01L27/14661X-ray, gamma-ray or corpuscular radiation imagers of the hybrid type
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68327Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/03Manufacturing methods
    • H01L2224/03001Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate
    • H01L2224/03002Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate for supporting the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05573Single external layer
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05617Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05624Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05644Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05664Palladium [Pd] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05669Platinum [Pt] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/0601Structure
    • H01L2224/0603Bonding areas having different sizes, e.g. different heights or widths
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • H01L2224/061Disposition
    • H01L2224/0618Disposition being disposed on at least two different sides of the body, e.g. dual array
    • H01L2224/06181On opposite sides of the body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/07Structure, shape, material or disposition of the bonding areas after the connecting process
    • H01L2224/08Structure, shape, material or disposition of the bonding areas after the connecting process of an individual bonding area
    • H01L2224/081Disposition
    • H01L2224/0812Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
    • H01L2224/08135Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/08145Disposition the bonding area connecting directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding the bonding area connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/80001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding
    • H01L2224/80003Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding involving a temporary auxiliary member not forming part of the bonding apparatus
    • H01L2224/80006Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by connecting a bonding area directly to another bonding area, i.e. connectorless bonding, e.g. bumpless bonding involving a temporary auxiliary member not forming part of the bonding apparatus being a temporary or sacrificial substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/81001Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector involving a temporary auxiliary member not forming part of the bonding apparatus
    • H01L2224/81005Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector involving a temporary auxiliary member not forming part of the bonding apparatus being a temporary or sacrificial substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/93Batch processes
    • H01L2224/95Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
    • H01L2224/96Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being encapsulated in a common layer, e.g. neo-wafer or pseudo-wafer, said common layer being separable into individual assemblies after connecting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/06Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • H01L2924/1815Shape
    • H01L2924/1816Exposing the passive side of the semiconductor or solid-state body
    • H01L2924/18161Exposing the passive side of the semiconductor or solid-state body of a flip chip

Definitions

  • the disclosure herein relates to methods of packaging of semiconductor devices.
  • a method comprising: forming a first electrically conductive layer on a first surface of a substrate of semiconductor, wherein the first electrically conductive layer is in electrical contact with the semiconductor; bonding, at the first electrically conductive layer, a support wafer to the substrate of semiconductor; thinning the substrate of semiconductor.
  • the method further comprises forming electric contacts on a second surface of the substrate of semiconductor opposite the first surface.
  • the method further comprises obtaining a chip with circuitry therein; electrically connecting the circuitry to the electric contacts by bonding the chip to the substrate of semiconductor at the second surface.
  • the method further comprises encapsulating the chip and the substrate of semiconductor.
  • the method further comprises exposing at least a portion of first electrically conductive layer by removing the support wafer.
  • the method further comprises forming p-n junctions or p-i-n junctions in the substrate of semiconductor.
  • the first surface is polished.
  • the first electrically conductive layer comprises a metal
  • the metal comprises Al, Au, or a combination thereof.
  • the support wafer comprises a layer of silicon oxide.
  • the support wafer comprises a second electrically conductive layer in contact with the first electrically conductive layer after bonding.
  • the method further comprises laser annealing the substrate of semiconductor.
  • the method further comprises thinning the substrate of semiconductor comprises performing chemical-mechanical planarization on the substrate of semiconductor, etching the substrate of semiconductor, or both.
  • the method further comprises electrically grounding the first electrically conductive layer.
  • the circuity comprises an electronic system configured to process or analyze electrical signals generated from the substrate of semiconductor.
  • the electronic system comprises a contact pad.
  • the electronic system comprises: a first voltage comparator configured to compare a voltage of the contact pad to a first threshold; a second voltage comparator configured to compare the voltage to a second threshold; a counter configured to register a number of particles of radiation absorbed by the substrate; a controller; wherein the controller is configured to start a time delay from a time at which the first voltage comparator determines that an absolute value of the voltage equals or exceeds an absolute value of the first threshold; wherein the controller is configured to activate the second voltage comparator during the time delay; wherein the controller is configured to cause the number registered by the counter to increase by one, if the second voltage comparator determines that an absolute value of the voltage equals or exceeds an absolute value of the second threshold.
  • the electronic system further comprises an integrator electrically connected to the contact pad, wherein the integrator is configured to collect charge carriers from the contact pad.
  • the controller is configured to activate the second voltage comparator at a beginning or expiration of the time delay.
  • the electronic system further comprises a voltmeter, wherein the controller is configured to cause the voltmeter to measure the voltage upon expiration of the time delay.
  • the controller is configured to determine energy a particle of radiation based on a value of the voltage measured upon expiration of the time delay.
  • the controller is configured to connect the contact pad to an electrical ground.
  • a rate of change of the voltage is substantially zero at expiration of the time delay.
  • a rate of change of the voltage is substantially non-zero at expiration of the time delay.
  • FIG. 1 schematically shows an exemplary cross-sectional view of a substrate of semiconductor.
  • FIG. 2 A - FIG. 2 G schematically show a method, according to an embodiment.
  • FIG. 3 A and FIG. 3 B each show a component diagram of an electronic system.
  • FIG. 4 schematically shows a temporal change of the electric current flowing through an electric contact (upper curve) of the substrate of semiconductor, the electric current caused by charge carriers generated by a particle of radiation incident on the substrate of semiconductor, and a corresponding temporal change of the voltage of the electric contact (lower curve).
  • FIG. 1 schematically shows a cross-sectional view of a substrate 110 of semiconductor.
  • the substrate 110 has a first surface 110 A and a second surface 110 B.
  • the second surface 110 B is opposite to the first surface 110 A.
  • the first surface 110 A, the second surface 110 B, or both, may be polished.
  • the semiconductor of the substrate 110 may be silicon, germanium, GaAs, CdTe, CdZnTe, or a combination thereof.
  • the semiconductor of the substrate 110 may be other suitable semiconductor materials.
  • the substrate may include a first doped region 111 and an intrinsic region 112 .
  • the first doped region 111 may be less than 10 microns thick.
  • the total thickness of the substrate 110 may be several hundred microns.
  • FIG. 2 A - FIG. 2 G schematically show a method, according to an embodiment.
  • FIG. 2 A schematically shows a first electrically conductive layer 130 is formed on the first surface 110 A of the substrate 110 .
  • the first electrically conductive layer 130 is in electrical contact with the substrate 110 . If the first doped region 111 is present, the first electrically conductive layer 130 may be in electrical contact with the first doped region 111 .
  • the first electrically conductive layer 130 may comprise a metal like Al, Au, or a combination thereof.
  • the first electrically conductive layer 130 may comprise other suitable materials.
  • the thickness of the first electrically conductive layer 130 may be less than 1 micron.
  • FIG. 2 B schematically shows that a support wafer 140 is bonded to the substrate 110 , at the first electrically conductive layer 130 .
  • the support wafer 140 may include a layer of insulator 142 .
  • the insulator may be an oxide such as silicon oxide, a nitride such as silicon nitride, an oxynitride such as silicon oxynitride, or other suitable materials.
  • the support wafer 140 may include a layer of semiconductor 141 .
  • the support wafer 140 may include a second electrically conductive layer 143 in contact with the first electrically conductive layer 130 after bonding.
  • the second electrically conductive layer 143 include a metal like Al, Au, or a combination thereof.
  • FIG. 2 C schematically shows that the substrate 110 may be thinned. Thinning the substrate 110 may be by performing chemical-mechanical planarization, wet etching, or a combination thereof, on the second surface 1106 of the substrate 110 .
  • the substrate 110 after thinning may have at thickness of 200 microns or less, 100 microns or less, 50 microns or less, 20 microns or less, or 5 microns or less.
  • the first electrically conductive layer 130 may be electrically grounded.
  • FIG. 2 D schematically shows that electric contacts 119 may be formed on the second surface 110 B of the substrate 110 .
  • FIG. 2 D also schematically shows that p-n junctions or p-i-n junctions may be formed in the substrate 110 .
  • a second doped region 113 having discrete portions 114 may be formed in the substrate 110 .
  • the second doped region 113 may be separated from the first doped region 111 by the intrinsic region 112 if the intrinsic region 112 is present.
  • the discrete portions 114 may be separated from one another by the first doped region 111 or the intrinsic region 112 if the intrinsic region 112 is present.
  • the first doped region 111 and the second doped region 113 have opposite types of doping (e.g., region 111 is p-type and region 113 is n-type, or region 111 is n-type and region 113 is p-type).
  • Each of the discrete portions 114 of the second doped region 113 forms a p-n junction with the first doped region 111 , or forms a p-i-n junction with the first doped region 111 and the intrinsic region 112 .
  • the first doped region 111 may also have discrete portions.
  • the electric contacts 119 may be gold, copper, platinum, palladium, doped silicon, or other suitable materials. The electric contacts 119 may be respectively in electrical contact with the discrete portions 114 .
  • laser annealing is performed on the substrate 110 , e.g., after forming the second doped region 113 .
  • FIG. 2 E and FIG. 2 F schematically shows a chip 120 comprising circuitry therein may be obtained, and the circuitry may be electrically connected to the electric contacts 119 , for example, by bonding the chip 120 to the substrate 110 at the second surface 110 B. Bonding the chip 120 to the substrate 110 may be by a suitable technique such as direct bonding or flip chip bonding.
  • the circuitry may include an electronic system 121 configured to process or analyze electrical signals generated from the substrate 110 .
  • the electronic system 121 may include a contact pad 125 .
  • the contact pad 125 may be configured to be electrically connected to one of the electric contacts 119 of the substrate 110 .
  • the contact pad 125 may be a layer of metal or doped semiconductor.
  • the contact pad 125 may be gold, copper, platinum, palladium, doped silicon, etc.
  • FIG. 2 G schematically shows that at least a portion of first electrically conductive layer 130 may be exposed by removing the support wafer 140 .
  • the support wafer 140 may be ground away, etched away, or separated from the substrate 110 .
  • FIG. 2 G also schematically shows that the chip 120 and the substrate 110 may be encapsulated, for example, in a matrix 925 .
  • the matrix 925 may be a polymer, glass or other suitable material.
  • FIG. 3 A and FIG. 3 B each show a component diagram of the electronic system 121 , according to an embodiment.
  • the electronic system 121 may include a first voltage comparator 301 , a second voltage comparator 302 , a counter 320 , a switch 305 , a voltmeter 306 and a controller 310 .
  • the first voltage comparator 301 is configured to compare the voltage of the contact pad 125 to a first threshold.
  • the first voltage comparator 301 may be configured to monitor the voltage directly, or calculate the voltage by integrating an electric current flowing through the contact pad 125 over a period of time.
  • the first voltage comparator 301 may be controllably activated or deactivated by the controller 310 .
  • the first voltage comparator 301 may be a continuous comparator. Namely, the first voltage comparator 301 may be configured to be activated continuously, and monitor the voltage continuously.
  • the first threshold may be 5-10%, 10%-20%, 20-30%, 30-40% or 40-50% of the maximum voltage one incident particle of radiation may generate in the substrate 110 .
  • the maximum voltage may depend on the energy of the particle of radiation, the material of the substrate 110 , and other factors.
  • the first threshold may be 50 mV, 100 mV, 150 mV, or 200 mV.
  • the second voltage comparator 302 is configured to compare the voltage to a second threshold.
  • the second voltage comparator 302 may be configured to monitor the voltage directly, or calculate the voltage by integrating an electric current flowing through the contact pad 125 over a period of time.
  • the second voltage comparator 302 may be controllably activate or deactivated by the controller 310 .
  • the power consumption of the second voltage comparator 302 may be less than 1%, less than 5%, less than 10% or less than 20% of the power consumption when the second voltage comparator 302 is activated.
  • the absolute value of the second threshold is greater than the absolute value of the first threshold.
  • of a real number x is the non-negative value of x without regard to its sign. Namely,
  • the second threshold may be 200%-300% of the first threshold.
  • the second threshold may be at least 50% of the maximum voltage one incident particle of radiation may generate in the substrate 110 .
  • the second threshold may be 100 mV, 150 mV, 200 mV, 250 mV or 300 mV.
  • the second voltage comparator 302 and the first voltage comparator 310 may be the same component. Namely, the system 121 may have one voltage comparator that can compare a voltage with two different thresholds at different times.
  • the first voltage comparator 301 or the second voltage comparator 302 may include one or more op-amps or any other suitable circuitry.
  • the first voltage comparator 301 or the second voltage comparator 302 may have a high speed to allow the electronic system 121 to operate under a high flux of incident radiation.
  • the counter 320 is configured to register a number of particles of radiation reaching the substrate 110 .
  • the counter 320 may be a software component (e.g., a number stored in a computer memory) or a hardware component (e.g., a 4017 IC and a 7490 IC).
  • the controller 310 may be a hardware component such as a microcontroller and a microprocessor.
  • the controller 310 is configured to start a time delay from a time at which the first voltage comparator 301 determines that the absolute value of the voltage equals or exceeds the absolute value of the first threshold (e.g., the absolute value of the voltage increases from below the absolute value of the first threshold to a value equal to or above the absolute value of the first threshold).
  • the absolute value is used here because the voltage may be negative or positive.
  • the controller 310 may be configured to keep deactivated the second voltage comparator 302 , the counter 320 and any other circuits the operation of the first voltage comparator 301 does not require, before the time at which the first voltage comparator 301 determines that the absolute value of the voltage equals or exceeds the absolute value of the first threshold.
  • the time delay may expire before or after the voltage becomes stable, i.e., the rate of change of the voltage is substantially zero.
  • the phase “the rate of change of the voltage is substantially zero” means that temporal change of the voltage is less than 0.1%/ns.
  • the phase “the rate of change of the voltage is substantially non-zero” means that temporal change of the voltage is at least 0.1%/ns.
  • the controller 310 may be configured to activate the second voltage comparator 302 during (including the beginning and the expiration) the time delay. In an embodiment, the controller 310 is configured to activate the second voltage comparator 302 at the beginning of the time delay.
  • the term “activate” means causing the component to enter an operational state (e.g., by sending a signal such as a voltage pulse or a logic level, by providing power, etc.).
  • the term “deactivate” means causing the component to enter a non-operational state (e.g., by sending a signal such as a voltage pulse or a logic level, by cut off power, etc.).
  • the operational state may have higher power consumption (e.g., 10 times higher, 100 times higher, 1000 times higher) than the non-operational state.
  • the controller 310 itself may be deactivated until the output of the first voltage comparator 301 activates the controller 310 when the absolute value of the voltage equals or exceeds the absolute value of the first threshold.
  • the controller 310 may be configured to cause the number registered by the counter 320 to increase by one, if, during the time delay, the second voltage comparator 302 determines that the absolute value of the voltage equals or exceeds the absolute value of the second threshold.
  • the controller 310 may be configured to cause the voltmeter 306 to measure the voltage upon expiration of the time delay.
  • the controller 310 may be configured to connect the contact pad 125 to an electrical ground, so as to reset the voltage and discharge any charge carriers accumulated on the contact pad 125 .
  • the contact pad 125 are connected to an electrical ground after the expiration of the time delay.
  • the contact pad 125 are connected to an electrical ground for a finite reset time period.
  • the controller 310 may connect the contact pad 125 to the electrical ground by controlling the switch 305 .
  • the switch may be a transistor such as a field-effect transistor (FET).
  • the system 121 has no analog filter network (e.g., a RC network). In an embodiment, the system 121 has no analog circuitry.
  • analog filter network e.g., a RC network. In an embodiment, the system 121 has no analog circuitry.
  • the voltmeter 306 may feed the voltage it measures to the controller 310 as an analog or digital signal.
  • the electronic system 121 may include an integrator 309 electrically connected to the contact pad 125 , wherein the integrator 309 is configured to collect charge carriers from the contact pad 125 .
  • the integrator can include a capacitor in the feedback path of an amplifier.
  • the amplifier configured as such is called a capacitive transimpedance amplifier (CTIA).
  • CTIA has high dynamic range by keeping the amplifier from saturating and improves the signal-to-noise ratio by limiting the bandwidth in the signal path.
  • Charge carriers from the contact pad 125 accumulate on the capacitor over a period of time (“integration period”) (e.g., as shown in FIG. 4 , between t 0 to t 1 , or t 1 -t 2 ). After the integration period has expired, the capacitor voltage is sampled and then reset by a reset switch.
  • the integrator 309 can include a capacitor directly connected to the contact pad 125 .
  • FIG. 4 schematically shows a temporal change of the electric current flowing through the contact pad 125 (upper curve) caused by charge carriers generated by a particle of radiation incident on the substrate 110 , and a corresponding temporal change of the voltage of the contact pad 125 (lower curve).
  • the voltage may be an integral of the electric current with respect to time.
  • the particle of radiation hits the substrate 110 , charge carriers start being generated in the substrate 110 , electric current starts to flow through the contact pad 125 , and the absolute value of the voltage of the contact pad 125 starts to increase.
  • the first voltage comparator 301 determines that the absolute value of the voltage equals or exceeds the absolute value of the first threshold V1, and the controller 310 starts the time delay TD1 and the controller 310 may deactivate the first voltage comparator 301 at the beginning of TD1. If the controller 310 is deactivated before ti, the controller 310 is activated at t 1 . During TD1, the controller 310 activates the second voltage comparator 302 .
  • the term “during” a time delay as used here means the beginning and the expiration (i.e., the end) and any time in between. For example, the controller 310 may activate the second voltage comparator 302 at the expiration of TD1.
  • the controller 310 causes the number registered by the counter 320 to increase by one.
  • time t e all charge carriers generated by the particle of radiation drift out of the substrate 110 .
  • time delay TD1 expires.
  • time t s is after time t e ; namely TD1 expires after all charge carriers generated by the particle of radiation drift out of the substrate 110 .
  • the rate of change of the voltage is thus substantially zero at t s .
  • the controller 310 may be configured to deactivate the second voltage comparator 302 at expiration of TD1 or at t 2 , or any time in between.
  • the controller 310 may be configured to cause the voltmeter 306 to measure the voltage upon expiration of the time delay TD1. In an embodiment, the controller 310 causes the voltmeter 306 to measure the voltage after the rate of change of the voltage becomes substantially zero after the expiration of the time delay TD1. The voltage at this moment is proportional to the amount of charge carriers generated by a particle of radiation, which relates to the energy of the particle of radiation. The controller 310 may be configured to determine the energy of the particle of radiation based on voltage the voltmeter 306 measures. One way to determine the energy is by binning the voltage. The counter 320 may have a sub-counter for each bin.
  • the controller 310 may cause the number registered in the sub-counter for that bin to increase by one. Therefore, the electronic system 121 may be able to detect an image of radiation and may be able to resolve energies of each particle of radiation.
  • the controller 310 After TD1 expires, the controller 310 connects the contact pad 125 to an electric ground for a reset period RST to allow charge carriers accumulated on the contact pad 125 to flow to the ground and reset the voltage. After RST, the electronic system 121 is ready to detect another incident particle of radiation. If the first voltage comparator 301 has been deactivated, the controller 310 can activate it at any time before RST expires. If the controller 310 has been deactivated, it may be activated before RST expires.

Abstract

Disclosed herein is a method comprising: forming a first electrically conductive layer on a first surface of a substrate of semiconductor, wherein the first electrically conductive layer is in electrical contact with the semiconductor; bonding, at the first electrically conductive layer, a support wafer to the substrate of semiconductor; thinning the substrate of semiconductor.

Description

    TECHNICAL FIELD
  • The disclosure herein relates to methods of packaging of semiconductor devices.
  • BACKGROUND
  • As electronics applications shrink in size, integrated circuit (IC) packaged devices are reduced both in footprint and thickness. The drive for the development of smaller packages is the demand for portable communications devices, such as memory cards, smart cards, cellular telephones and portable computing.
  • SUMMARY
  • Disclosed herein is a method comprising: forming a first electrically conductive layer on a first surface of a substrate of semiconductor, wherein the first electrically conductive layer is in electrical contact with the semiconductor; bonding, at the first electrically conductive layer, a support wafer to the substrate of semiconductor; thinning the substrate of semiconductor.
  • According to an embodiment, the method further comprises forming electric contacts on a second surface of the substrate of semiconductor opposite the first surface.
  • According to an embodiment, the method further comprises obtaining a chip with circuitry therein; electrically connecting the circuitry to the electric contacts by bonding the chip to the substrate of semiconductor at the second surface.
  • According to an embodiment, the method further comprises encapsulating the chip and the substrate of semiconductor.
  • According to an embodiment, the method further comprises exposing at least a portion of first electrically conductive layer by removing the support wafer.
  • According to an embodiment, the method further comprises forming p-n junctions or p-i-n junctions in the substrate of semiconductor.
  • According to an embodiment, the first surface is polished.
  • According to an embodiment, the first electrically conductive layer comprises a metal.
  • According to an embodiment, the metal comprises Al, Au, or a combination thereof.
  • According to an embodiment, the support wafer comprises a layer of silicon oxide.
  • According to an embodiment, the support wafer comprises a second electrically conductive layer in contact with the first electrically conductive layer after bonding.
  • According to an embodiment, the method further comprises laser annealing the substrate of semiconductor.
  • According to an embodiment, the method further comprises thinning the substrate of semiconductor comprises performing chemical-mechanical planarization on the substrate of semiconductor, etching the substrate of semiconductor, or both.
  • According to an embodiment, the method further comprises electrically grounding the first electrically conductive layer.
  • According to an embodiment, the circuity comprises an electronic system configured to process or analyze electrical signals generated from the substrate of semiconductor.
  • According to an embodiment, the electronic system comprises a contact pad.
  • According to an embodiment, the electronic system comprises: a first voltage comparator configured to compare a voltage of the contact pad to a first threshold; a second voltage comparator configured to compare the voltage to a second threshold; a counter configured to register a number of particles of radiation absorbed by the substrate; a controller; wherein the controller is configured to start a time delay from a time at which the first voltage comparator determines that an absolute value of the voltage equals or exceeds an absolute value of the first threshold; wherein the controller is configured to activate the second voltage comparator during the time delay; wherein the controller is configured to cause the number registered by the counter to increase by one, if the second voltage comparator determines that an absolute value of the voltage equals or exceeds an absolute value of the second threshold.
  • According to an embodiment, the electronic system further comprises an integrator electrically connected to the contact pad, wherein the integrator is configured to collect charge carriers from the contact pad.
  • According to an embodiment, the controller is configured to activate the second voltage comparator at a beginning or expiration of the time delay.
  • According to an embodiment, the electronic system further comprises a voltmeter, wherein the controller is configured to cause the voltmeter to measure the voltage upon expiration of the time delay.
  • According to an embodiment, the controller is configured to determine energy a particle of radiation based on a value of the voltage measured upon expiration of the time delay.
  • According to an embodiment, the controller is configured to connect the contact pad to an electrical ground.
  • According to an embodiment, a rate of change of the voltage is substantially zero at expiration of the time delay.
  • According to an embodiment, a rate of change of the voltage is substantially non-zero at expiration of the time delay.
  • BRIEF DESCRIPTION OF FIGURES
  • FIG. 1 schematically shows an exemplary cross-sectional view of a substrate of semiconductor.
  • FIG. 2A-FIG. 2G schematically show a method, according to an embodiment.
  • FIG. 3A and FIG. 3B each show a component diagram of an electronic system.
  • FIG. 4 schematically shows a temporal change of the electric current flowing through an electric contact (upper curve) of the substrate of semiconductor, the electric current caused by charge carriers generated by a particle of radiation incident on the substrate of semiconductor, and a corresponding temporal change of the voltage of the electric contact (lower curve).
  • DETAILED DESCRIPTION
  • FIG. 1 schematically shows a cross-sectional view of a substrate 110 of semiconductor. The substrate 110 has a first surface 110A and a second surface 110B. The second surface 110B is opposite to the first surface 110A. The first surface 110A, the second surface 110B, or both, may be polished. The semiconductor of the substrate 110 may be silicon, germanium, GaAs, CdTe, CdZnTe, or a combination thereof. The semiconductor of the substrate 110 may be other suitable semiconductor materials. The substrate may include a first doped region 111 and an intrinsic region 112. The first doped region 111 may be less than 10 microns thick. The total thickness of the substrate 110 may be several hundred microns.
  • FIG. 2A-FIG. 2G schematically show a method, according to an embodiment.
  • FIG. 2A schematically shows a first electrically conductive layer 130 is formed on the first surface 110A of the substrate 110. The first electrically conductive layer 130 is in electrical contact with the substrate 110. If the first doped region 111 is present, the first electrically conductive layer 130 may be in electrical contact with the first doped region 111. The first electrically conductive layer 130 may comprise a metal like Al, Au, or a combination thereof. The first electrically conductive layer 130 may comprise other suitable materials. The thickness of the first electrically conductive layer 130 may be less than 1 micron.
  • FIG. 2B schematically shows that a support wafer 140 is bonded to the substrate 110, at the first electrically conductive layer 130. The support wafer 140 may include a layer of insulator 142. The insulator may be an oxide such as silicon oxide, a nitride such as silicon nitride, an oxynitride such as silicon oxynitride, or other suitable materials. The support wafer 140 may include a layer of semiconductor 141. The support wafer 140 may include a second electrically conductive layer 143 in contact with the first electrically conductive layer 130 after bonding. The second electrically conductive layer 143 include a metal like Al, Au, or a combination thereof. The second electrically conductive layer 143 may comprise other suitable materials. Bonding the support wafer 140 and the substrate 110 may be by direct bonding. Direct bonding may be at an elevated temperature but not necessarily so.
  • FIG. 2C schematically shows that the substrate 110 may be thinned. Thinning the substrate 110 may be by performing chemical-mechanical planarization, wet etching, or a combination thereof, on the second surface 1106 of the substrate 110. For example, the substrate 110 after thinning may have at thickness of 200 microns or less, 100 microns or less, 50 microns or less, 20 microns or less, or 5 microns or less. The first electrically conductive layer 130 may be electrically grounded.
  • FIG. 2D schematically shows that electric contacts 119 may be formed on the second surface 110B of the substrate 110. FIG. 2D also schematically shows that p-n junctions or p-i-n junctions may be formed in the substrate 110. In an example where the first doped region 111 is present in the substrate, a second doped region 113 having discrete portions 114 may be formed in the substrate 110. The second doped region 113 may be separated from the first doped region 111 by the intrinsic region 112 if the intrinsic region 112 is present. The discrete portions 114 may be separated from one another by the first doped region 111 or the intrinsic region 112 if the intrinsic region 112 is present. The first doped region 111 and the second doped region 113 have opposite types of doping (e.g., region 111 is p-type and region 113 is n-type, or region 111 is n-type and region 113 is p-type). Each of the discrete portions 114 of the second doped region 113 forms a p-n junction with the first doped region 111, or forms a p-i-n junction with the first doped region 111 and the intrinsic region 112. The first doped region 111 may also have discrete portions. The electric contacts 119 may be gold, copper, platinum, palladium, doped silicon, or other suitable materials. The electric contacts 119 may be respectively in electrical contact with the discrete portions 114. In one embodiment, laser annealing is performed on the substrate 110, e.g., after forming the second doped region 113.
  • FIG. 2E and FIG. 2F schematically shows a chip 120 comprising circuitry therein may be obtained, and the circuitry may be electrically connected to the electric contacts 119, for example, by bonding the chip 120 to the substrate 110 at the second surface 110B. Bonding the chip 120 to the substrate 110 may be by a suitable technique such as direct bonding or flip chip bonding. The circuitry may include an electronic system 121 configured to process or analyze electrical signals generated from the substrate 110. The electronic system 121 may include a contact pad 125. The contact pad 125 may be configured to be electrically connected to one of the electric contacts 119 of the substrate 110. The contact pad 125 may be a layer of metal or doped semiconductor. For example, the contact pad 125 may be gold, copper, platinum, palladium, doped silicon, etc.
  • FIG. 2G schematically shows that at least a portion of first electrically conductive layer 130 may be exposed by removing the support wafer 140. For example, the support wafer 140 may be ground away, etched away, or separated from the substrate 110. FIG. 2G also schematically shows that the chip 120 and the substrate 110 may be encapsulated, for example, in a matrix 925. The matrix 925 may be a polymer, glass or other suitable material.
  • FIG. 3A and FIG. 3B each show a component diagram of the electronic system 121, according to an embodiment. The electronic system 121 may include a first voltage comparator 301, a second voltage comparator 302, a counter 320, a switch 305, a voltmeter 306 and a controller 310.
  • The first voltage comparator 301 is configured to compare the voltage of the contact pad 125 to a first threshold. The first voltage comparator 301 may be configured to monitor the voltage directly, or calculate the voltage by integrating an electric current flowing through the contact pad 125 over a period of time. The first voltage comparator 301 may be controllably activated or deactivated by the controller 310. The first voltage comparator 301 may be a continuous comparator. Namely, the first voltage comparator 301 may be configured to be activated continuously, and monitor the voltage continuously. The first threshold may be 5-10%, 10%-20%, 20-30%, 30-40% or 40-50% of the maximum voltage one incident particle of radiation may generate in the substrate 110. The maximum voltage may depend on the energy of the particle of radiation, the material of the substrate 110, and other factors. For example, the first threshold may be 50 mV, 100 mV, 150 mV, or 200 mV.
  • The second voltage comparator 302 is configured to compare the voltage to a second threshold. The second voltage comparator 302 may be configured to monitor the voltage directly, or calculate the voltage by integrating an electric current flowing through the contact pad 125 over a period of time. The second voltage comparator 302 may be controllably activate or deactivated by the controller 310. When the second voltage comparator 302 is deactivated, the power consumption of the second voltage comparator 302 may be less than 1%, less than 5%, less than 10% or less than 20% of the power consumption when the second voltage comparator 302 is activated. The absolute value of the second threshold is greater than the absolute value of the first threshold. As used herein, the term “absolute value” or “modulus” |x| of a real number x is the non-negative value of x without regard to its sign. Namely,
  • "\[LeftBracketingBar]" x "\[RightBracketingBar]" = { x , if x 0 - x , if x 0 .
  • The second threshold may be 200%-300% of the first threshold. The second threshold may be at least 50% of the maximum voltage one incident particle of radiation may generate in the substrate 110. For example, the second threshold may be 100 mV, 150 mV, 200 mV, 250 mV or 300 mV. The second voltage comparator 302 and the first voltage comparator 310 may be the same component. Namely, the system 121 may have one voltage comparator that can compare a voltage with two different thresholds at different times.
  • The first voltage comparator 301 or the second voltage comparator 302 may include one or more op-amps or any other suitable circuitry. The first voltage comparator 301 or the second voltage comparator 302 may have a high speed to allow the electronic system 121 to operate under a high flux of incident radiation.
  • The counter 320 is configured to register a number of particles of radiation reaching the substrate 110. The counter 320 may be a software component (e.g., a number stored in a computer memory) or a hardware component (e.g., a 4017 IC and a 7490 IC).
  • The controller 310 may be a hardware component such as a microcontroller and a microprocessor. The controller 310 is configured to start a time delay from a time at which the first voltage comparator 301 determines that the absolute value of the voltage equals or exceeds the absolute value of the first threshold (e.g., the absolute value of the voltage increases from below the absolute value of the first threshold to a value equal to or above the absolute value of the first threshold). The absolute value is used here because the voltage may be negative or positive. The controller 310 may be configured to keep deactivated the second voltage comparator 302, the counter 320 and any other circuits the operation of the first voltage comparator 301 does not require, before the time at which the first voltage comparator 301 determines that the absolute value of the voltage equals or exceeds the absolute value of the first threshold. The time delay may expire before or after the voltage becomes stable, i.e., the rate of change of the voltage is substantially zero. The phase “the rate of change of the voltage is substantially zero” means that temporal change of the voltage is less than 0.1%/ns. The phase “the rate of change of the voltage is substantially non-zero” means that temporal change of the voltage is at least 0.1%/ns.
  • The controller 310 may be configured to activate the second voltage comparator 302 during (including the beginning and the expiration) the time delay. In an embodiment, the controller 310 is configured to activate the second voltage comparator 302 at the beginning of the time delay. The term “activate” means causing the component to enter an operational state (e.g., by sending a signal such as a voltage pulse or a logic level, by providing power, etc.). The term “deactivate” means causing the component to enter a non-operational state (e.g., by sending a signal such as a voltage pulse or a logic level, by cut off power, etc.). The operational state may have higher power consumption (e.g., 10 times higher, 100 times higher, 1000 times higher) than the non-operational state. The controller 310 itself may be deactivated until the output of the first voltage comparator 301 activates the controller 310 when the absolute value of the voltage equals or exceeds the absolute value of the first threshold.
  • The controller 310 may be configured to cause the number registered by the counter 320 to increase by one, if, during the time delay, the second voltage comparator 302 determines that the absolute value of the voltage equals or exceeds the absolute value of the second threshold.
  • The controller 310 may be configured to cause the voltmeter 306 to measure the voltage upon expiration of the time delay. The controller 310 may be configured to connect the contact pad 125 to an electrical ground, so as to reset the voltage and discharge any charge carriers accumulated on the contact pad 125. In an embodiment, the contact pad 125 are connected to an electrical ground after the expiration of the time delay. In an embodiment, the contact pad 125 are connected to an electrical ground for a finite reset time period. The controller 310 may connect the contact pad 125 to the electrical ground by controlling the switch 305. The switch may be a transistor such as a field-effect transistor (FET).
  • In an embodiment, the system 121 has no analog filter network (e.g., a RC network). In an embodiment, the system 121 has no analog circuitry.
  • The voltmeter 306 may feed the voltage it measures to the controller 310 as an analog or digital signal.
  • The electronic system 121 may include an integrator 309 electrically connected to the contact pad 125, wherein the integrator 309 is configured to collect charge carriers from the contact pad 125. The integrator can include a capacitor in the feedback path of an amplifier. The amplifier configured as such is called a capacitive transimpedance amplifier (CTIA). CTIA has high dynamic range by keeping the amplifier from saturating and improves the signal-to-noise ratio by limiting the bandwidth in the signal path. Charge carriers from the contact pad 125 accumulate on the capacitor over a period of time (“integration period”) (e.g., as shown in FIG. 4 , between t0 to t1, or t1-t2). After the integration period has expired, the capacitor voltage is sampled and then reset by a reset switch. The integrator 309 can include a capacitor directly connected to the contact pad 125.
  • FIG. 4 schematically shows a temporal change of the electric current flowing through the contact pad 125 (upper curve) caused by charge carriers generated by a particle of radiation incident on the substrate 110, and a corresponding temporal change of the voltage of the contact pad 125 (lower curve). The voltage may be an integral of the electric current with respect to time. At time to, the particle of radiation hits the substrate 110, charge carriers start being generated in the substrate 110, electric current starts to flow through the contact pad 125, and the absolute value of the voltage of the contact pad 125 starts to increase. At time t1, the first voltage comparator 301 determines that the absolute value of the voltage equals or exceeds the absolute value of the first threshold V1, and the controller 310 starts the time delay TD1 and the controller 310 may deactivate the first voltage comparator 301 at the beginning of TD1. If the controller 310 is deactivated before ti, the controller 310 is activated at t1. During TD1, the controller 310 activates the second voltage comparator 302. The term “during” a time delay as used here means the beginning and the expiration (i.e., the end) and any time in between. For example, the controller 310 may activate the second voltage comparator 302 at the expiration of TD1. If during TD1, the second voltage comparator 302 determines that the absolute value of the voltage equals or exceeds the absolute value of the second threshold at time t2, the controller 310 causes the number registered by the counter 320 to increase by one. At time te, all charge carriers generated by the particle of radiation drift out of the substrate 110. At time ts, the time delay TD1 expires. In the example of FIG. 4 , time ts is after time te; namely TD1 expires after all charge carriers generated by the particle of radiation drift out of the substrate 110. The rate of change of the voltage is thus substantially zero at ts. The controller 310 may be configured to deactivate the second voltage comparator 302 at expiration of TD1 or at t2, or any time in between.
  • The controller 310 may be configured to cause the voltmeter 306 to measure the voltage upon expiration of the time delay TD1. In an embodiment, the controller 310 causes the voltmeter 306 to measure the voltage after the rate of change of the voltage becomes substantially zero after the expiration of the time delay TD1. The voltage at this moment is proportional to the amount of charge carriers generated by a particle of radiation, which relates to the energy of the particle of radiation. The controller 310 may be configured to determine the energy of the particle of radiation based on voltage the voltmeter 306 measures. One way to determine the energy is by binning the voltage. The counter 320 may have a sub-counter for each bin. When the controller 310 determines that the energy of the particle of radiation falls in a bin, the controller 310 may cause the number registered in the sub-counter for that bin to increase by one. Therefore, the electronic system 121 may be able to detect an image of radiation and may be able to resolve energies of each particle of radiation.
  • After TD1 expires, the controller 310 connects the contact pad 125 to an electric ground for a reset period RST to allow charge carriers accumulated on the contact pad 125 to flow to the ground and reset the voltage. After RST, the electronic system 121 is ready to detect another incident particle of radiation. If the first voltage comparator 301 has been deactivated, the controller 310 can activate it at any time before RST expires. If the controller 310 has been deactivated, it may be activated before RST expires.
  • While various aspects and embodiments have been disclosed herein, other aspects and embodiments will be apparent to those skilled in the art. The various aspects and embodiments disclosed herein are for purposes of illustration and are not intended to be limiting, with the true scope and spirit being indicated by the following claims.

Claims (24)

1. A method comprising:
forming a first electrically conductive layer on a first surface of a substrate of semiconductor, wherein the first electrically conductive layer is in electrical contact with the semiconductor;
bonding a support wafer to the substrate of semiconductor such that the support wafer directly contacts the first electrically conductive layer;
thinning the substrate of semiconductor.
2. The method of claim 1, further comprising forming electric contacts on a second surface of the substrate of semiconductor opposite the first surface.
3. The method of claim 2, further comprising:
obtaining a chip with circuitry therein;
electrically connecting the circuitry to the electric contacts by bonding the chip to the substrate of semiconductor at the second surface.
4. The method of claim 3, further comprising encapsulating the chip and the substrate of semiconductor.
5. The method of claim 3, further comprising exposing at least a portion of first electrically conductive layer by removing the support wafer.
6. The method of claim 1, further comprising forming p-n junctions or p-i-n junctions in the substrate of semiconductor.
7. The method of claim 1, wherein the first surface is polished.
8. The method of claim 1, wherein the first electrically conductive layer comprises a metal.
9. The method of claim 8, wherein the metal comprises Al, Au, or a combination thereof.
10. The method of claim 1, wherein the support wafer comprises a layer of silicon oxide.
11. The method of claim 1, wherein the support wafer comprises a second electrically conductive layer in contact with the first electrically conductive layer after bonding.
12. The method of claim 1, further comprising laser annealing the substrate of semiconductor.
13. The method of claim 1, wherein thinning the substrate of semiconductor comprises performing chemical-mechanical planarization on the substrate of semiconductor, etching the substrate of semiconductor, or both.
14. The method of claim 1, further comprising electrically grounding the first electrically conductive layer.
15. The method of claim 3, wherein the circuitry comprises an electronic system configured to process or analyze electrical signals generated from the substrate of semiconductor.
16. The method of claim 15, wherein the electronic system comprises a contact pad.
17. The method of claim 16, wherein the electronic system comprises:
a first voltage comparator configured to compare a voltage of the contact pad to a first threshold;
a second voltage comparator configured to compare the voltage to a second threshold;
a counter configured to register a number of particles of radiation absorbed by the substrate;
a controller;
wherein the controller is configured to start a time delay from a time at which the first voltage comparator determines that an absolute value of the voltage equals or exceeds an absolute value of the first threshold;
wherein the controller is configured to activate the second voltage comparator during the time delay;
wherein the controller is configured to cause the number registered by the counter to increase by one, if the second voltage comparator determines that an absolute value of the voltage equals or exceeds an absolute value of the second threshold.
18. The method of claim 17, wherein the electronic system further comprises an integrator electrically connected to the contact pad, wherein the integrator is configured to collect charge carriers from the contact pad.
19. The method of claim 17, wherein the controller is configured to activate the second voltage comparator at a beginning or expiration of the time delay.
20. The method of claim 17, wherein the electronic system further comprises a voltmeter, wherein the controller is configured to cause the voltmeter to measure the voltage upon expiration of the time delay.
21. The method of claim 20, wherein the controller is configured to determine energy of a particle of radiation based on a value of the voltage measured upon expiration of the time delay.
22. The method of claim 17, wherein the controller is configured to connect the contact pad to an electrical ground.
23. The method of claim 17, wherein a rate of change of the voltage is substantially zero at expiration of the time delay.
24. The method of claim 17, wherein a rate of change of the voltage is substantially non-zero at expiration of the time delay.
US17/980,639 2018-11-06 2022-11-04 Packaging methods of semiconductor devices Pending US20230047166A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US17/980,639 US20230047166A1 (en) 2018-11-06 2022-11-04 Packaging methods of semiconductor devices

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
PCT/CN2018/114107 WO2020093228A1 (en) 2018-11-06 2018-11-06 Packaging methods of semiconductor devices
US17/236,508 US11581361B2 (en) 2018-11-06 2021-04-21 Packaging methods of semiconductor devices
US17/980,639 US20230047166A1 (en) 2018-11-06 2022-11-04 Packaging methods of semiconductor devices

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US17/236,508 Continuation US11581361B2 (en) 2018-11-06 2021-04-21 Packaging methods of semiconductor devices

Publications (1)

Publication Number Publication Date
US20230047166A1 true US20230047166A1 (en) 2023-02-16

Family

ID=70610746

Family Applications (2)

Application Number Title Priority Date Filing Date
US17/236,508 Active US11581361B2 (en) 2018-11-06 2021-04-21 Packaging methods of semiconductor devices
US17/980,639 Pending US20230047166A1 (en) 2018-11-06 2022-11-04 Packaging methods of semiconductor devices

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US17/236,508 Active US11581361B2 (en) 2018-11-06 2021-04-21 Packaging methods of semiconductor devices

Country Status (5)

Country Link
US (2) US11581361B2 (en)
EP (1) EP3878004A4 (en)
CN (1) CN112889130A (en)
TW (1) TWI827688B (en)
WO (1) WO2020093228A1 (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2023130198A1 (en) * 2022-01-04 2023-07-13 Shenzhen Xpectvision Technology Co., Ltd. Radiation detectors and methods of fabrication

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010010391A1 (en) * 2000-01-28 2001-08-02 Setsuo Nakajima Semiconductor device and its manufacturing method
US20020041039A1 (en) * 2000-10-11 2002-04-11 United Test Center, Inc Semiconductor device without use of chip carrier and method for making the same
US20090032893A1 (en) * 2007-08-01 2009-02-05 Visera Technologies Company Limited Image sensor package and fabrication method thereof

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5610425A (en) * 1995-02-06 1997-03-11 Motorola, Inc. Input/output electrostatic discharge protection circuit for an integrated circuit
CN100483662C (en) * 2007-06-12 2009-04-29 清华大学 Implementation method for 3D integrated circuit
DE102009024225A1 (en) * 2009-06-08 2010-12-16 Siemens Aktiengesellschaft X-ray detector
TWI394240B (en) * 2009-11-02 2013-04-21 Powertech Technology Inc Flip chip package eliminating bump and its interposer
CN102486992A (en) * 2010-12-01 2012-06-06 比亚迪股份有限公司 Manufacturing method of semiconductor device
JP5665599B2 (en) * 2011-02-24 2015-02-04 株式会社東芝 Semiconductor device and manufacturing method of semiconductor device
KR101761817B1 (en) * 2011-03-04 2017-07-26 삼성전자주식회사 Large-scale x-ray detector
WO2012120653A1 (en) * 2011-03-08 2012-09-13 ユニサンティス エレクトロニクス シンガポール プライベート リミテッド Production method for semiconductor device and semiconductor device
JP5579931B2 (en) * 2011-06-02 2014-08-27 富士フイルム株式会社 Solid-state imaging device
CN102683524A (en) * 2012-05-25 2012-09-19 杭州士兰明芯科技有限公司 Inversed LED (Light Emitting Diode) chip structure and preparation method of inversed LED chip
US9354186B2 (en) * 2013-03-13 2016-05-31 Texas Instruments Incorporated X-ray sensor and signal processing assembly for an X-ray computed tomography machine
SG11201707510RA (en) * 2015-04-07 2017-10-30 Shenzhen Xpectvision Tech Co Ltd Methods of making semiconductor x-ray detector
KR20170001060A (en) 2015-06-25 2017-01-04 에스케이하이닉스 주식회사 Semiconductor package including interposer and manufacturing method for the same
US10090357B2 (en) * 2015-12-29 2018-10-02 Taiwan Semiconductor Manufacturing Co., Ltd. Method of using a surfactant-containing shrinkage material to prevent photoresist pattern collapse caused by capillary forces
US10114129B2 (en) * 2016-01-28 2018-10-30 The Research Foundation For The State University Of New York Semiconductor detector for x-ray single-photon detection
JP6843570B2 (en) * 2016-09-28 2021-03-17 キヤノン株式会社 Manufacturing method of semiconductor devices

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20010010391A1 (en) * 2000-01-28 2001-08-02 Setsuo Nakajima Semiconductor device and its manufacturing method
US20020041039A1 (en) * 2000-10-11 2002-04-11 United Test Center, Inc Semiconductor device without use of chip carrier and method for making the same
US20090032893A1 (en) * 2007-08-01 2009-02-05 Visera Technologies Company Limited Image sensor package and fabrication method thereof

Also Published As

Publication number Publication date
US20210265400A1 (en) 2021-08-26
TW202018878A (en) 2020-05-16
CN112889130A (en) 2021-06-01
TWI827688B (en) 2024-01-01
WO2020093228A1 (en) 2020-05-14
US11581361B2 (en) 2023-02-14
EP3878004A1 (en) 2021-09-15
EP3878004A4 (en) 2022-10-19

Similar Documents

Publication Publication Date Title
Andricek et al. Processing of ultra-thin silicon sensors for future e/sup+/e/sup-/linear collider experiments
KR102435672B1 (en) Electrostatic discharge (ESD) protection circuit and integrated circuit including the same
US10020795B2 (en) Method of manufacturing a common mode filter
US20230047166A1 (en) Packaging methods of semiconductor devices
US20110298115A1 (en) Semiconductor component and method of manufacture
WO1981002793A1 (en) Photon detector system
US11916059B2 (en) Electronic device
US20240036220A1 (en) Apparatuses for radiation detection and methods of making them
US11906677B2 (en) Methods of recovering radiation detector
US9658279B2 (en) Contactless damage inspection of perimeter region of semiconductor device
FR3072481B1 (en) DEVICE FOR GENERATING A RANDOM SIGNAL
US20170170823A1 (en) Current Measurement in a Power Semiconductor Device
JP2008117962A (en) Semiconductor relay
US7858425B2 (en) Monolithic nuclear event detector and method of manufacture
US11688732B2 (en) Short circuit protection structure in MOS-gated power devices
US3868718A (en) Field effect transistor having a pair of gate regions
KR20070113607A (en) Cmos image sensor pixel and method for sensing signal thereof
US20230238403A1 (en) Normal-incident photodiode structure with dark current self-compensation function
Sun et al. Robust PIN photodiode with a guard ring protection structure
CN110890880A (en) Circuit for changing voltage of back electrode of transistor based on error condition
Moustakas et al. The metal-insulator (tunnel)-silicon-thyristor thresholding transducer in optical systems
Kalibjian et al. Sub‐nanosecond metal‐oxide‐semiconductor pressure switch for the terapascal range
JPS62297762A (en) Inspecting method for semiconductor device
JPS63169820A (en) Optoelectronic integrated circuit
GB2066568A (en) Semiconductor device for limiting high frequency electric power

Legal Events

Date Code Title Description
AS Assignment

Owner name: SHENZHEN XPECTVISION TECHNOLOGY CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CAO, PEIYAN;LIU, YURUN;REEL/FRAME:061654/0171

Effective date: 20221104

STPP Information on status: patent application and granting procedure in general

Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED