US20200003865A1 - Pulse generator - Google Patents

Pulse generator Download PDF

Info

Publication number
US20200003865A1
US20200003865A1 US16/483,167 US201816483167A US2020003865A1 US 20200003865 A1 US20200003865 A1 US 20200003865A1 US 201816483167 A US201816483167 A US 201816483167A US 2020003865 A1 US2020003865 A1 US 2020003865A1
Authority
US
United States
Prior art keywords
pulse generator
signal generating
inductor
switching elements
pulse
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US16/483,167
Other languages
English (en)
Inventor
Nikolaj ANDERSEN
Kristian Granhaug
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Novelda AS
Original Assignee
Novelda AS
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Novelda AS filed Critical Novelda AS
Assigned to NOVELDA AS reassignment NOVELDA AS ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: GRANHAUG, KRISTIAN, ANDERSEN, Nikolaj
Publication of US20200003865A1 publication Critical patent/US20200003865A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01SRADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
    • G01S7/00Details of systems according to groups G01S13/00, G01S15/00, G01S17/00
    • G01S7/02Details of systems according to groups G01S13/00, G01S15/00, G01S17/00 of systems according to group G01S13/00
    • G01S7/28Details of pulse systems
    • G01S7/282Transmitters
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/01Details
    • H03K3/013Modifications of generator to prevent operation by noise or interference
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/02Generators characterised by the type of circuit or by the means used for producing pulses
    • H03K3/353Generators characterised by the type of circuit or by the means used for producing pulses by the use, as active elements, of field-effect transistors with internal or external positive feedback
    • H03K3/354Astable circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K4/00Generating pulses having essentially a finite slope or stepped portions
    • H03K4/92Generating pulses having essentially a finite slope or stepped portions having a waveform comprising a portion of a sinusoid
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/13Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
    • H03K5/135Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/159Applications of delay lines not covered by the preceding subgroups
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/69Spread spectrum techniques
    • H04B1/7163Spread spectrum techniques using impulse radio
    • H04B1/717Pulse-related aspects
    • H04B1/7174Pulse generation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/18Phase-modulated carrier systems, i.e. using phase-shift keying
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01SRADIO DIRECTION-FINDING; RADIO NAVIGATION; DETERMINING DISTANCE OR VELOCITY BY USE OF RADIO WAVES; LOCATING OR PRESENCE-DETECTING BY USE OF THE REFLECTION OR RERADIATION OF RADIO WAVES; ANALOGOUS ARRANGEMENTS USING OTHER WAVES
    • G01S13/00Systems using the reflection or reradiation of radio waves, e.g. radar systems; Analogous systems using reflection or reradiation of waves whose nature or wavelength is irrelevant or unspecified
    • G01S13/02Systems using reflection of radio waves, e.g. primary radar systems; Analogous systems
    • G01S13/0209Systems with very large relative bandwidth, i.e. larger than 10 %, e.g. baseband, pulse, carrier-free, ultrawideband
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B2201/00Indexing scheme relating to details of transmission systems not covered by a single group of H04B3/00 - H04B13/00
    • H04B2201/69Orthogonal indexing scheme relating to spread spectrum techniques in general
    • H04B2201/7163Orthogonal indexing scheme relating to impulse radio
    • H04B2201/71634Applied to ranging

Definitions

  • the invention relates to an RF pulse generator, especially for use in impulse radar applications such as ultra-wideband (UWB) radar.
  • UWB ultra-wideband
  • FIGS. 1 a and 1 b Two commonly used conventional transmitter architectures are shown in FIGS. 1 a and 1 b.
  • FIG. 1 a shows a direct conversion transmitter in which a baseband signal is split, typically into in-phase (I) and quadrature (Q) signals which are then processed in separate transmitter arms.
  • the data (or “modulating”) signal I or Q
  • the DAC low pass filtered to remove unwanted harmonics.
  • a phase locked loop (PLL) generates a carrier wave and a 90 degree phase-shifter splits this into two orthogonal carrier waves, one for each transmitter arm.
  • the carrier waves are mixed with the data signal, producing the “modulated” output signal, and then the two arms are combined (added) before amplification by the power amplifier (PA) and transmission (e.g., via antenna).
  • PA power amplifier
  • FIG. 1 b shows a similar approach, but instead of decomposing the data into in-phase and quadrature data streams, one data stream is used for phase modulation (via PLL), while the other is then used for a subsequent amplitude modulation by adjusting the gain on the amplifier (PA).
  • PLL phase modulation
  • PA gain on the amplifier
  • a key difference between these two transmitter architectures is that the direct conversion transmitter operates in a Cartesian coordinate system, while the polar transmitter operates in a polar coordinate system.
  • FIG. 2 A basic switched-mode power amplifier is shown in FIG. 2 . This is a non-linear power amplifier.
  • the switch is used to modulate the current through the inductor.
  • the bias inductor (L) By appropriate scaling of the bias inductor (L), the ac-coupling capacitor (C) and the output load (Z L ) a desired output waveform across 4 can be generated.
  • the aforementioned transmitter circuits are designed for general data transmission by generating a waveform based on an incoming data stream that can later be demodulated and recovered.
  • specific waveform generation can also be useful in generating shaped pulses such as may be used in impulse radar applications.
  • a Gaussian-derivative pulse shape is generally preferred to maximise the power that can be transmitted within the permitted frequency mask (although any pulse with adequate mask utilization may be used).
  • the transmit power can be adjusted to fill as much as possible of the permitted spectrum within the regulatory power limits.
  • Power consumption is an important consideration in many impulse radar applications, particularly for example in relation to portable devices, such as may be used in portable or battery-powered detectors.
  • wearable devices need to have a small form factor, and thus be able to operate on limited battery power. It is therefore desirable to maximise battery life by minimizing power consumption.
  • the pulse generator of WO2012/038732 employs an open loop delay line to generate the output pulse. As a trigger signal passes along the delay line it fires alternately pull-up transistors and pull-down transistors which alternately connect the output node to high and low voltages to create the output pulse waveform. The sizes of the transistors are tuned accordingly to shape the envelope of the output pulse.
  • the common output node is biased at V DD /2 via a pair of resistors with the pull-up and pull-down transistors pulling the output voltage towards either V DD or ground.
  • the invention provides a pulse generator comprising: a first signal generating arm comprising a first inductor and a plurality of switching elements, each arranged to draw current through the first inductor; and a controller arranged to activate the plurality of switching elements in a predetermined sequence so as to generate a predetermined pulse waveform at a pulse generator output.
  • the switching elements of the signal generating arm and the inductor together form a pulse synthesizer that takes the signal from the controller and uses it to synthesize an output pulse.
  • a pulse synthesizer that takes the signal from the controller and uses it to synthesize an output pulse.
  • the functions of the upconversion mixer, the DAC, and the power amplifier are all performed by a single simplified circuit. This is both area efficient and power efficient.
  • an inductor to bias the amplifier provides a power saving compared with the earlier design in which the central node was biased around V DD /2 by a pair of resistors. In the earlier design, these resistors dissipated a small amount of DC power proportional to their resistance. The inductor does not dissipate any DC power and therefore this arrangement is more power efficient. There are other benefits as well, such as improved noise handling capability (better Power Supply Rejection Ratio), and the potential for exploiting the resonance for harmonic attenuation (although this may be better handled in subsequent stages).
  • a further advantage of the inductor is that it can be sized so as to form a resonator with a capacitance.
  • the capacitance may be a component added to the circuit, a parasitic capacitance that is already present or a combination of the two.
  • the inductor size can be selected so as to set the resonant frequency close to the switching frequency so that the switching sequence of the switching elements causes resonance that drives the output voltage above V DD , thus further amplifying the signal and providing more output power without drawing further power from the power supply.
  • the inductor is preferably an on-chip component, i.e. manufactured as part of the chip fabrication process rather than as a separate off-chip component. It should be noted that inductors are generally physically large components compared with other CMOS devices, and they usually require a separate fabrication technique to deposit a thick metal layer from which to form the inductor. However the advantages listed above outweigh these potential disadvantages.
  • the pulse generator further comprises: a second signal generating arm comprising a second inductor and a plurality of switching elements, each arranged to draw current through the second inductor; and wherein the controller is arranged to activate the plurality of switching elements of the first and second signal generating arms in a predetermined sequence so as to generate a predetermined pulse waveform as a differential signal between a first pulse generator output on the first signal generating arm and a second pulse generator output on the second signal generating arm.
  • the plurality of switching elements in the first signal generating arm are arranged to draw different amounts of current.
  • the plurality of switching elements in the second signal generating arm are preferably arranged to draw different amounts of current.
  • the pulse generator can generate peaks and troughs in the output pulse of different amplitude.
  • the envelope of the output pulse can be tuned/adjusted with greater flexibility.
  • the different current drawing abilities of the switching elements may be achieved in any suitable way, but in preferred embodiments the switching elements are transistors and the current drawing ability is defined by appropriate sizing of the transistors. For example the dimensions (width and length) of the transistor structure define its operating characteristics. In other examples, the different current drawing ability could be achieved through biasing the gate or bulk differently, loading the drain or degenerating the source. One could also exploit 2nd-order effects like LOD (length of diffusion) or distance to well.
  • the different switching elements of the two signal generating arms may be triggered in any order.
  • two switching elements of different current drawing capability may be triggered on the first signal generating arm to produce two positive output levels before any switching elements on the second arm are triggered to produce negative output levels.
  • the pulse generator is arranged to generate an oscillating output waveform by alternating between the two arms.
  • the controller is arranged to activate switching elements of the first signal generating arm and the second signal generating arm alternately so as to produce an oscillating output.
  • the sizing and ordering of the switching elements defines the envelope of the output pulse as described above.
  • an oscillating waveform with a decaying exponential envelope may be achieved by triggering switching elements with higher current draw first and then triggering switching elements with lower current draw, etc.
  • the controller is arranged to activate the switching elements in an order such that current drawn through successive switching elements of each signal arm increases then decreases. This forms an output pulse with an envelope amplitude that rises to a maximum and then decreases again (with an oscillating waveform inside the envelope).
  • One example of such a waveform could be with a linear rise in amplitude so as to form a triangular waveform (or rather two triangular waveforms back-to-back).
  • one particularly preferred arrangement is to approximate a Gaussian envelope.
  • the switching order (i.e. the predetermined sequence) of the switching elements is preferably arranged to create an approximate Gaussian derivative pulse shape.
  • the number of oscillations that occurs within the overall Gaussian envelope determines the derivative-order of the Gaussian derivative pulse. It will be appreciated that at high frequencies such approximations can be quite coarse and the resulting signal amplitudes may not be precisely of Gaussian envelope amplitude. However, the closer the approximation can be, the closer the spectrum of the output pulse will be to the desired spectrum.
  • Such Gaussian derivative pulses are of particular interest in UWB applications for maximising power transmission within the regulation permitted spectrum mask.
  • the or each switching element is connected through the respective inductors to a high voltage rail of the circuit that encompasses it, e.g. V DD .
  • the inductor is preferably connected between the high voltage rail and the output of its respective signal generating arm. This arrangement is preferred for n-type devices (e.g. NMOS devices). However, it will be appreciated that for an equivalent circuit with p-type devices (e.g. PMOS devices) the inductor would be positioned between the switching element and ground.
  • the switching elements of the signal generating arm could be employed as a source-follower instead of common-source. This would mean that the drains of the transistors would be connected to V DD , while the source would provide the output, and the inductor would be connected between the source and ground.
  • a filter is provided on the output to remove unwanted harmonics. Higher order harmonics may be generated by the switching elements. It is normally desirable to smooth these out of the output signal.
  • a differential filter may be used for the outputs of the two signal generating arms.
  • two single-ended filters could be used in its place.
  • the pulse generator preferably has some form of timing controller to generate signals to activate and deactivate (switch on and switch off) the switching elements.
  • signals may be generated by an open-loop delay line.
  • the controller comprises a multiphase clock that generates a clock signal at a plurality of different phases, and wherein the different phases are arranged to drive the switching elements.
  • a multiphase clock generator is particularly convenient as it allows several clock phases to be generated from a single lower frequency clock, each clock phase being separated from the others by a short time period, thus the frequency of rising edges (or falling edges) output by the multiphase clock generator is a multiple of the base clock frequency. Keeping the base clock frequency as low as possible is desirable from a power consumption perspective, while the use of multiple phases allows high frequency operation as devices (in this case switching elements) can be triggered at a triggering rate which is a multiple of the clock frequency.
  • the multiphase clock generator may for example be a phase locked loop (PLL) or delay locked loop (DLL) to take an input clock signal and divide it into a number of equally spaced phases.
  • PLL phase locked loop
  • DLL delay locked loop
  • each switching element is provided with enable logic that determines its activation and deactivation based on one or more clock phase signals.
  • the enable logic may combine one or more clock phases with each other and/or with other inputs. For example, an overall enable signal may be provided that ensures pulses are only generated when desired rather than being generated with every clock cycle. This essentially allows pulse transmission to be turned off when not in use, thus saving power.
  • the enable logic comprises a one-shot device driven by two phase signals of the clock.
  • a one-shot device can be formed from an AND gate with one of the inputs negated. The two inputs are taken from two adjacent clock phases and the output as a pulse that lasts only for the phase lag between the input phases. Longer pulses may of course be generated by combining non-adjacent clock phases.
  • the enable logic may comprise a multiplexer which takes a plurality of clock phases as inputs, and outputs one or more clock phases selected from among said inputs.
  • the use of a multiplexer allows the activation of the associated switching element to be adjusted in time by selecting the corresponding clock phase inputs.
  • the multiplexer may have a single clock phase output, but in other examples, particularly those employing one shots as described above, the multiplexer may output two outputs, preferably two adjacent outputs (although non-adjacent outputs may be used for longer one-shots as described above).
  • the multiplexer may take three adjacent clock phases as inputs and output two adjacent clock phase inputs selected from those three.
  • At least one (preferably each) phase of the multiphase clock generator is used more than once (in some embodiments each phase is used twice).
  • each phase is used in pulse generation on both a positive signal generating arm and a negative signal generating arm. This means that each phase is potentially used as part of the trigger for two different switching elements, one in the positive arm and one in the negative arm. This makes particularly efficient use of the clock phases, allowing a smaller and less complex multiphase clock generator to be used for a given number of pulses.
  • the enable logic comprises a polarity input arranged to select between two opposite pulse polarities.
  • the ability to generate opposite polarity pulses is particularly beneficial for implementing certain spectrum smoothing techniques, such as pseudo-random bi-phase coding.
  • a pseudo-random bit stream is generated and the phase of each pulse in a pulse stream is determined by the value of the corresponding bit in the bit stream.
  • a corresponding detector which is also provided with the bit stream knows what phase of pulse to look for in the return signal.
  • the two signal generating arms can essentially be swapped so as to reverse the polarity of the differential output. For certain complex pulse shapes, this may require a significant amount of logic to implement.
  • the alternating pattern can be switched (and thus the polarity of the pulse changed) simply by starting the sequence with the opposite signal generating arm.
  • the enable logic is arranged to trigger switching elements of the first signal generating arm and second signal generating arm alternately and wherein the polarity input is arranged to swap the alternation pattern.
  • the switching sequence starts with the negative signal generating arm instead of the positive signal generating arm, or vice versa.
  • Each pair of switches in the sequence are simply swapped in order.
  • one pulse polarity may start with P1, N1, P2, N2, P4, N4, . . . (P and N denoting positive and negative signal generating arms, and the numbers indicating a current drawing power).
  • the corresponding opposite polarity pulse would start with N1, P1, N2, P2, N4, P4, . . . and is achieved by swapping the order of the 1 st and 2 nd pulses, swapping the order of the 3 rd and 4 th pulses, swapping the order of the 5 th and 6 th pulses, etc.
  • the enable logic comprises a multiplexer which takes a plurality of clock phases as inputs and outputs one or more clock phases selected from among said inputs, and wherein the polarity input provides the select input to the multiplexers so as to switch the timing of the switching elements.
  • the polarity input selects between a first option and a second option, the first option being the first and second adjacent phases of the multiplexer inputs and the second option being the second and third adjacent phases of the multiplexer inputs.
  • the two adjacent phase outputs may be used to fire a one-shot device as described above. It will be appreciated that these two options vary the timing of the trigger for the switching element by one clock phase.
  • the same arrangement (with the same input clock phases) is used for a corresponding switching element on the opposite signal generating arm, but with the first and second options being selected differently so that when the first option is selected on the first signal generating arm, the second option is selected on the second signal generating arm and vice versa.
  • this can be achieved by the polarity input being provided directly to one of the first and second signal generating arms and being inverted before being applied to the other of the first and second signal generating arms.
  • the polarity can still be swapped by essentially the same mechanism, i.e. by time-shifting the triggers for each switching element by half a switching frequency cycle. This has the effect of moving the output pulse peaks to where there would otherwise have been a trough and vice versa. Although this is not an exact pulse inversion, it is typically close enough and provides the desired effect such that these two polarities can be used for bi-phase coding.
  • the above arrangements do not require particularly complicated enable logic, i.e. using only a few logic gates per switch. For more complicated pulse shapes more logic will be required at the expense of chip area, although this will likely be minor compared to the area required for the inductors. With only a small extension of the logic, the enable logic may be arranged to define a single pulse shape that spans more than a single clock cycle of the multiphase clock.
  • different derivative orders of a Gaussian derivative pulse may be selected.
  • the derivative order is determined by the number of peaks/troughs and thus the number of switching elements employed to create the pulse.
  • the derivative order affects the frequency bandwidth and can be changed to make best use of different spectral masks that apply in different countries. Further the centre frequency of the pulse can be changed by adjusting the base clock frequency of the multiphase clock generator, again allowing best filling of the available spectrum.
  • the overall output power may also be varied to make best use of the available spectrum.
  • the output power of the transmitter depends in part on the pulse repetition frequency (PRF) (output power scales linearly with PRF) which in turn depends on the operating conditions.
  • PRF pulse repetition frequency
  • the pulse repetition frequency may vary depending on the range that is to be investigated.
  • each of the first signal generating arm and the second signal generating arm comprises: a plurality of signal generating arms in parallel, all arranged to draw current through the shared inductor, wherein at least one of the parallel arms may be enabled or disabled to alter the output power of the pulse generator.
  • the total output power of the pulse generator can be varied. For example, by operating two or more parallel arms together (fully synchronised by use of the same clock signals), both arms draw current in synchrony and add to the total power output.
  • the different parallel arms may be identical in power. However, this need not be the case. For example, in the case of two parallel arms where one arm has twice the current draw of the other, three possible output powers are achievable using either arm individually or both together.
  • the output signal may be provided to a differential antenna
  • the first inductor and the second inductor may be separate windings of a transformer or the first inductor and the second inductor may be formed from a single centre-tapped inductor.
  • the invention provides a method of generating a pulse comprising: activating a plurality of switching elements of a first signal generating arm in a predetermined sequence so as to draw current through a first inductor of the first signal generating arm and thereby generating a predetermined pulse waveform at a pulse generator output.
  • the plurality of switching elements in the first signal generating arm may have different current drawing abilities such that upon activation they draw different amounts of current.
  • the method may further comprise: activating a plurality of switching elements of a second signal generating arm in a predetermined sequence so as to draw current through a second inductor of the second signal generating arm, the first and second signal generating arms together generating a predetermined pulse waveform at a pulse generator output.
  • the switching elements of the first signal generating arm and the second signal generating arm may be activated alternately so as to produce an oscillating output.
  • the switching elements may be activated in an order such that current drawn through successive switching elements of each signal arm increases then decreases.
  • the predetermined sequence may be arranged to create an approximate Gaussian derivative pulse shape.
  • the method may comprise generating a clock signal at a plurality of different phases, and driving the switching elements from the different phases.
  • Each switching element may be provided with enable logic that determines its activation and deactivation based on one or more clock phase signals.
  • the enable logic may comprise a one-shot device driven by two phase signals of the clock.
  • the enable logic may comprise a multiplexer which takes a plurality of clock phases as inputs and outputs one or more clock phases selected from among said inputs.
  • the method may comprise selecting a pulse polarity via a polarity input of the enable logic.
  • a second signal generating arm may be provided and the enable logic may be arranged to trigger switching elements of the first signal generating arm and second signal generating arm alternately and wherein the polarity input is arranged to swap the alternation pattern.
  • the polarity input may be provided directly to one of the first and second signal generating arms and may be inverted before being applied to the other of the first and second signal generating arms.
  • the enable logic may define a single pulse shape that spans more than a single clock cycle of the multiphase clock.
  • the or each signal generating arm may comprises: a plurality of signal generating arms in parallel, all arranged to draw current through the shared inductor, wherein the method comprises enabling or disabling at least one of the parallel arms to alter the output power of the pulse generator.
  • FIG. 1 a shows a conventional direct conversion transmitter architecture
  • FIG. 1 b shows a conventional polar transmitter architecture
  • FIG. 2 shows a basic switched-mode power amplifier circuit
  • FIG. 3 schematically shows an overview of various circuit components
  • FIG. 4 shows a simple single-ended pulse generator
  • FIG. 5 shows a simple differential pulse generator
  • FIG. 6 shows details of a clock circuit
  • FIG. 7 shows more detail of a single-ended pulse generator
  • FIG. 8 shows more detail of a differential pulse generator
  • FIG. 9 shows signals at various points in the circuit of FIG. 8 ;
  • FIG. 10 shows two example Gaussian derivative pulses of opposite polarities
  • FIG. 11 shows a single-ended pulse generator capable of generating different powers.
  • FIG. 3 schematically shows the various elements of the circuit.
  • a trigger signal 2 is received which is the used to trigger pulse generation.
  • the trigger signal 2 is synchronised with a reference clock 4 by clock domain synchroniser 6 .
  • the reference clock signal 4 is also used to drive a multiphase clock generator 8 which may be a multiphase PLL or similar.
  • the multiphase clock generator 8 outputs twelve clock phases (although the number of phases may of course be different for different implementations).
  • a clock gating and buffering circuit 10 receives the synchronised trigger signal and the multiple clock phases.
  • the output signals from the clock gating and buffering circuit 10 are fed to waveform generator 12 which is the main circuit for generating and shaping the output pulse waveform from the clock/trigger inputs.
  • the waveform generator 12 is supplied with a power control input 14 and also may in some embodiments receive a polarity input 16 which can be used to alter the polarity of the output pulse.
  • This output of the waveform generator is fed to a bias and matching circuit 18 and then to an output filter 20 .
  • the output 22 from filter 20 may be passed to an antenna for transmission.
  • the waveform generator 12 , bias and matching circuit 18 and output filter 20 may be either single-ended or differential.
  • FIG. 4 shows a simple single-ended pulse generator 30 .
  • the waveform generator 12 and the bias and matching circuit 18 are shown by dashed lines.
  • the waveform generator 12 comprises a single signal generating arm 32 which comprises M transistors (switching elements) 34 .
  • the transistors 34 are NMOS devices with their sources all connected to ground and their drains all connected together. The drains are all connected to V DD through inductor 36 .
  • inductor 36 provides the amplifier load. Inductor 36 does not dissipate any DC power which contributes to the power efficiency of the circuit (as does the non-linear operation, i.e. rail-to-rail switching of the inputs to the switching elements).
  • the capacitor 38 may be a dedicated component, or it may simply represent parasitic capacitance (e.g. device and routing parasitics) that is experienced at that point in the circuit. Either way, the capacitor 38 and inductor 36 together form a resonant circuit that is tuned to the switching frequency so that as the switching elements 34 are triggered, the resonant circuit causes the output voltage between the inductor 36 and the transistor drains to maximally swing between ground and 2 ⁇ V DD .
  • the resistor 39 is provided for impedance matching purposes only.
  • the output pulse waveform is passed through single-ended filter 37 for transmission.
  • the switching elements 34 have different sizes or weights W 1 , W 2 , . . . W M such that they have different current drawing capabilities. Thus some switching elements 34 will draw more current than others when activated. This shapes the envelope of the waveform. This shaping is hard coded into the waveform generator (although as discussed below, some variation or programmability may be possible via additional logic that can vary the triggering timing and/or sequence) and thus essentially both the carrier wave and the modulation are carried out by the same switching circuit 12 .
  • FIG. 5 is similar to FIG. 4 , but shows a differential pulse generator 40 .
  • the differential pulse generator 40 also has a second signal generating arm 42 comprising a plurality of switching elements 44 in a similar arrangement to those of the first signal generating arm 32 .
  • the two signal generating arms 32 , 42 together make up the waveform generator 12 .
  • the second signal generating arm 42 has its own inductor 46 which acts in the same way as the first inductor 36 to amplify the signal from the second signal generating arm.
  • the current in the first signal generating arm 32 is shown here as i rf-pos and the current in the second signal generating arm 42 is shown as i rf-neg .
  • the outputs of the two signal generating arms 32 , 42 form a differential output that is fed to differential filter 47 which in turn produces a differential output which may be transmitted for example by a differential antenna.
  • the bias and matching circuit 18 is also similar to that of FIG. 3 , although the capacitance 48 and matching resistor 49 are shared between the two signal generating arms 32 , 42 .
  • differential filter 47 could be replaced by two single-ended filters.
  • FIG. 6 shows the generation of the timing signals that are used to activate the switching elements 34 , 44 .
  • the multiphase clock generator 8 has a clock frequency F which is locked to a clock source such as a crystal oscillator, a MEMS resonator, an LC-oscillator, a relaxation oscillator, or the like.
  • the multiphase clock generator 8 typically employs a DLL or PLL to divide the clock cycle into a number of equal phases, generating individual clock phase signals for each phase.
  • Each clock phase signal has the same clock frequency F, but is phase shifted from the base clock signal.
  • the M phase signals ⁇ 1>, ⁇ 2>, ⁇ 3>, . . .
  • ⁇ M> are ANDed with an enable signal provided by the clock domain synchronizer 6 that gates the output clock phases of the multiphase clock generator 8 such that they are distributed to the waveform generator only upon receiving the trigger signal.
  • the enable signal is coherent with, and high, only for a single period of the output clock phase. When the enable signal is off (or low), no pulses will be generated for activation of the switching elements.
  • the enabled phase signals are identical to the original clock phase outputs, but are labelled with a prime to distinguish them: ⁇ ′ ⁇ 1>, ⁇ ′ ⁇ 2>, ⁇ ′ ⁇ 3>, . . . , ⁇ ′ ⁇ M>. It is these enabled outputs that are fed to the waveform generator 12 .
  • the centre frequency of the waveform generated by the pulse generator is determined by the frequency of switching elements 34 , 44 which is higher than the base clock frequency F by a factor M/2, M being the number of clock phases and the number of switching elements in each signal generating arm 32 , 34 .
  • M being the number of clock phases and the number of switching elements in each signal generating arm 32 , 34 .
  • FIG. 7 shows a single-ended pulse generator like that of FIG. 4 , but showing the triggering mechanisms for the switching elements 34 .
  • FIG. 8 similarly shows the differential version of FIG. 7 .
  • FIG. 8 will be described in detail with the minor differences of FIG. 7 indicated where necessary.
  • FIG. 8 shows a circuit diagram of a pulse generator 100 .
  • the pulse generator 100 comprises two signal generating arms; a first (positive) signal generating arm 32 and a second (negative) signal generating arm 42 ( FIG. 7 only has the first arm 32 as it is single-ended).
  • the first signal generating arm 32 is connected to V DD through a first inductor 36 .
  • the second signal generating arm 42 is connected to V DD through a second inductor 46 (these being part of the bias and matching circuit 18 and shown in FIGS. 4 and 5 ).
  • the first signal generating arm 32 has M switching elements 34 (with weights W 1 to WM) in the form of NMOS FETs, each with its drain connected to the inductor 36 and its source connected to ground (as shown in FIGS. 4 and 5 ).
  • the switching elements 34 have different strengths (weights) so that they have different current drawing capabilities. This is achieved through appropriate sizing of the NMOS devices at fabrication time.
  • Each switching element 34 is driven by a one-shot device 52 which in this example is formed from an AND gate with one of its inputs negated.
  • the inputs of the one-shot device 52 are provided by adjacent clock phase signals, with the earlier phase being provided to the non-negated input and the later phase being provided to the negated input so that the AND gate activates the switching element 34 only between the rising edge of the earlier clock phase input and the rising edge of the later clock phase input.
  • the clock phases that are provided to the one-shot device 52 are not hard-coded into the circuit in this example (although they could be in other examples), but rather are selectable by way of multiplexers 54 .
  • Each multiplexer 54 in this example has three selectable inputs and outputs two of those inputs as its outputs.
  • the three inputs of each multiplexer 54 are adjacent clock phase inputs (although each multiplexer 54 in the first signal generating arm 32 has a different set of three clock phases as inputs).
  • the multiplexer 54 for the first switching element on the positive signal generating arm takes inputs from the first three clock phases in the cycle: ⁇ ′ ⁇ 1>, ⁇ ′ ⁇ 2> and ⁇ ′ ⁇ 3> and the multiplexer 54 can output either the first two phases ⁇ ′ ⁇ 1>, ⁇ ′ ⁇ 2> or the second two phases ⁇ ′ ⁇ 2>, ⁇ ′ ⁇ 3> depending on its selector input. (As described above, these clock phases are actually the enabled clock phase signals).
  • the next multiplexer 54 on the first signal generating arm 32 takes inputs from the third to fifth clock phases in the cycle: ⁇ ′ ⁇ 3>, ⁇ ′ ⁇ 4> and ⁇ ′ ⁇ 5> and the multiplexer 54 can output either the first two phases ⁇ ′ ⁇ 3>, ⁇ ′ ⁇ 4> or the second two phases ⁇ ′ ⁇ 4>, ⁇ ′ ⁇ 5> depending on its selector input.
  • the second switching element is thus fired at a later time step than the first switching element.
  • a similar arrangement is provided for each of the switching elements in the first (positive) signal generating arm 32 , all equally spaced in time from one another and with a time gap between the firing of adjacent positive switching elements 34 .
  • a similar arrangement is also provided for all of the switching elements 44 on the second (negative) signal generating arm 42 .
  • the selector input for all multiplexers 54 of the first (positive) signal generating arm 32 is taken from a common input, namely the polarity input 16 .
  • the multiplexers 54 When the polarity input 16 is low (indicating a first polarity of the output pulse), the multiplexers 54 all select the earliest two phases from their three inputs.
  • the polarity input 16 When the polarity input 16 is high (indicating a second, opposite polarity of the output pulse), the multiplexers 54 all select the later two phases from their three inputs.
  • the polarity input 16 changes from low to high, all the switching elements 34 of the first (positive) signal generating arm 32 move one slot later in phase in the clock cycle.
  • the second (negative) signal generating arm 42 is identical to the first (positive) signal generating arm 32 , although it is arranged here in mirror image.
  • the polarity input 16 is passed through an inverter 56 so that the opposite selecting signal is provided to the multiplexers 64 in the second signal generating arm 42 as compared with the signal provided to the multiplexers 54 in the first signal generating arm 32 .
  • the corresponding (mirror image) multiplexers 64 of the second signal generating arm 42 are firing their respective switching elements 44 in the later of the two possible time slots.
  • the polarity signal 16 reverses, this situation reverses so that the first signal generating arm 32 generates pulses later and the second signal generating arm 42 generates pulses earlier.
  • each phase of the multiphase clock generator 8 is used twice (i.e. the phases are re-used), once in the positive arm, generating a positive pulse and once in the negative arm, generating a negative pulse.
  • ⁇ 2> is used both in generating the falling edge of Vp 1 and the rising edge of Vn 1 .
  • the switching elements 34 , 44 of the first and second signal generating arms 32 , 42 activate alternately so as to produce an oscillating output waveform.
  • the polarity input 16 determines whether the signals of the two arms 32 , 42 are interleaved starting with the positive arm 32 or starting with the negative arm 42 and thus allows the pulse generator 100 to generate identical pulses of opposite polarity simply by setting the polarity input 16 .
  • the strengths of the switching elements 34 , 44 are set in this example to produce a Gaussian derivative waveform, i.e. the strengths (weights) of the switching elements 34 , 44 form a Gaussian envelope defining the amplitude of the oscillating waveform.
  • the weights W 1 and W M are low relative to the other weights (designed to create a low amplitude oscillation when these switching elements 34 , 44 are fired)
  • the weights W 2 and W M-1 are higher than W 1 and W M and so on, with a maximum amplitude in the middle of the sequence and with the amplitudes approximating the Gaussian curve.
  • An example of two opposite pulse polarities is shown in FIG. 10 with the two opposite polarities overlaid on one another such that the peaks of one waveform align with the troughs of the other waveform.
  • FIG. 9 shows a timing diagram for the signals at various points in a differential pulse generator circuit. Reference will be made to FIG. 6 and FIG. 8 .
  • the TRIGGER signal 2 has a rising edge that triggers the pulse generation sequence. Two such rising edges are shown in FIG. 9 .
  • the REFCLK signal 4 is not initially aligned with the TRIGGER signal 2 , but the clock domain synchroniser 6 ensures that after the rising edge of the TRIGGER signal 2 , the processing begins in line with the REFCLK signal 4 .
  • An Enable signal is generated with the same phase as one of the clock phases ⁇ 1> of the multiphase clock generator 8 and with twice the period (i.e.
  • the High half-cycle spans both a high and a low cycle of ⁇ 1>.
  • the Enable signal may in principle have any duration, as long as both the rising and falling edges are synchronous to one of the ⁇ n>.
  • the POLARITY signal defines the polarity of pulse that is to be output. The POLARITY signal changes from low to high for the second TRIGGER signal in FIG. 9 so that the left hand side of FIG. 9 generates one polarity while the right hand side of FIG. 9 generates the opposite polarity.
  • Clock phases ⁇ 1> to ⁇ M> are shown, each with the same clock frequency, but with their phases shifted progressively in time.
  • the one shots 52 output a short trigger pulse based on two adjacent clock phase signals as described above.
  • the voltage waveforms for the one shot pulses for some of the switching elements 34 , 44 namely Vp 1 , Vn 1 , Vp 2 , Vn 2 , VpM and VnM are shown in FIG. 9
  • the effect of the POLARITY signal can be seen here; on the left hand side of FIG. 9 the pulse sequence starts with positive arm, Vp 1 , then negative arm Vn 1 , then positive arm Vp 2 , etc., while on the right hand side of FIG.
  • the pulse sequence starts with negative arm Vn 1 , then positive arm Vp 1 , then negative arm Vn 2 , etc.
  • the effect of these triggering sequences, combined with the differing weights of the switching elements 34 , 44 can be seen in the i pos and i neg waveforms. Again it can be seen clearly that on the left hand side i pos leads i neg , while on the right hand side i neg leads i pos .
  • the final output from the differential signal is shown as RFOUT_P ⁇ RFOUT_N which clearly shows two approximate Gaussian derivative pulses, with different polarities on the left and right hand sides of the figure.
  • FIG. 11 shows a single-ended pulse generator 100 similar to that of FIGS. 4 and 7 .
  • the pulse generator 100 has a programmable output power by providing two parallel signal generating arms 32 and 70 .
  • the local one shot 52 now drives another AND gate 72 .
  • the other input to the AND gate 72 is the POWER_CONTROL ⁇ x> signal, which in this embodiment is either POWER_CONTROL ⁇ 0> (for signal generating arm 32 ) or POWER_CONTROL ⁇ 1> (for signal generating arm 70 ). It will be appreciated that this can readily be extended to include further options.
  • the width (size) of the output transistors are scaled such that the second set of transistors 74 driven from the same set of clock phases have a width of twice the first set of transistors 34 . It will be appreciated that other ratios of transistor sizing could also be used.
  • POWER_CONTROL ⁇ 0> only results in an output pulse of relative power 1
  • enabling POWER_CONTROL ⁇ 1> only results in an output pulse of relative power 2
  • Disabling both signals generates no output pulse. Note that all transistor outputs (drains) are connected to the same node and thus draw current through the same inductor 36 .

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Nonlinear Science (AREA)
  • Signal Processing (AREA)
  • General Physics & Mathematics (AREA)
  • Radar, Positioning & Navigation (AREA)
  • Remote Sensing (AREA)
  • Electronic Switches (AREA)
  • Inverter Devices (AREA)
US16/483,167 2017-02-03 2018-02-01 Pulse generator Abandoned US20200003865A1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
GB1701849.0 2017-02-03
GBGB1701849.0A GB201701849D0 (en) 2017-02-03 2017-02-03 Pulse generator
PCT/EP2018/052580 WO2018141878A1 (en) 2017-02-03 2018-02-01 Pulse generator

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
PCT/EP2018/052580 A-371-Of-International WO2018141878A1 (en) 2017-02-03 2018-02-01 Pulse generator

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US17/721,197 Continuation US11874393B2 (en) 2017-02-03 2022-04-14 Pulse generator

Publications (1)

Publication Number Publication Date
US20200003865A1 true US20200003865A1 (en) 2020-01-02

Family

ID=58462478

Family Applications (3)

Application Number Title Priority Date Filing Date
US16/483,167 Abandoned US20200003865A1 (en) 2017-02-03 2018-02-01 Pulse generator
US17/721,197 Active US11874393B2 (en) 2017-02-03 2022-04-14 Pulse generator
US18/531,325 Pending US20240125895A1 (en) 2017-02-03 2023-12-06 Pulse generator

Family Applications After (2)

Application Number Title Priority Date Filing Date
US17/721,197 Active US11874393B2 (en) 2017-02-03 2022-04-14 Pulse generator
US18/531,325 Pending US20240125895A1 (en) 2017-02-03 2023-12-06 Pulse generator

Country Status (6)

Country Link
US (3) US20200003865A1 (zh)
EP (1) EP3577760A1 (zh)
CN (1) CN110402541B (zh)
GB (1) GB201701849D0 (zh)
TW (1) TWI759415B (zh)
WO (1) WO2018141878A1 (zh)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11276280B2 (en) * 2019-01-22 2022-03-15 Alpine Electronics, Inc. In-vehicle apparatus, data processing method, and recording medium

Families Citing this family (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10560074B1 (en) * 2018-11-20 2020-02-11 Realtek Semiconductor Corp. Switched capacitor circuit and method thereof
CN110752751A (zh) * 2019-10-25 2020-02-04 中国科学院电工研究所 一种直流光伏宽范围输入高变比升压装置的控制方法
CN111934655B (zh) * 2020-07-28 2023-03-28 新华三半导体技术有限公司 一种脉冲时钟产生电路、集成电路和相关方法

Family Cites Families (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6748022B1 (en) * 1999-07-06 2004-06-08 Harold R. Walker Single sideband suppressed carrier digital communications method and system
US6300830B1 (en) * 2000-12-29 2001-10-09 Ericsson Inc Multiplexed input envelope restoration scheme for linear high-efficiency power amplification
US6737973B2 (en) * 2001-10-15 2004-05-18 3M Innovative Properties Company Amplifier modulation
EP1458090A1 (en) * 2003-03-10 2004-09-15 Alcatel Electronic integrated circuit comprising a differential amplifier with digital compensation of the DC offset voltage
US7460612B2 (en) * 2004-08-12 2008-12-02 Texas Instruments Incorporated Method and apparatus for a fully digital quadrature modulator
WO2006071197A1 (en) * 2004-12-30 2006-07-06 Agency For Science, Technology And Research Fully integrated ultra wideband transmitter circuits and systems
US7265598B2 (en) * 2005-05-25 2007-09-04 Camero-Tech Ltd. Narrow ultra wideband pulse generator
US9271097B2 (en) * 2013-05-31 2016-02-23 Ronald Quan Method and apparatus to evaluate audio equipment via filter banks
US9729987B2 (en) * 2005-09-27 2017-08-08 Ronald Quan Method and apparatus to evaluate audio equipment via at least one filter for dynamic distortions and or differential phase and or frequency modulation effects
US7439817B2 (en) * 2006-02-16 2008-10-21 Texas Instruments Incorporated Frequency tuning range extension and modulation resolution enhancement of a digitally controlled oscillator
JP4257346B2 (ja) * 2006-06-27 2009-04-22 株式会社東芝 電力増幅器
US7612612B2 (en) * 2007-06-22 2009-11-03 Texas Instruments Incorporated Calibration circuitry and delay cells in rectilinear RF power amplifier
US20100188148A1 (en) * 2009-01-26 2010-07-29 Texas Instruments Incorporated Predistortion mechanism for compensation of transistor size mismatch in a digital power amplifier
US8675725B2 (en) * 2010-04-29 2014-03-18 Mediatek Singapore Pte. Ltd. Integrated circuit, communication unit and method for improved amplitude resolution of an RF-DAC
US8497738B2 (en) * 2010-08-11 2013-07-30 Yaohui Guo Broadband power combining method and high power amplifier using same
GB201015730D0 (en) * 2010-09-20 2010-10-27 Novelda As Continuous time cross-correlator
US8964881B2 (en) * 2012-08-16 2015-02-24 Massachusetts Institute Of Technology Method and apparatus for high efficiency, high dynamic range digital RF power amplification
US9071204B2 (en) * 2012-10-31 2015-06-30 The Regents Of The University Of California Digital polar and ZVS contour based hybrid power amplifier
TWI495974B (zh) * 2013-09-17 2015-08-11 Upi Semiconductor Corp 斜波信號產生方法與其產生器、以及脈寬調變信號產生器
FR3015152B1 (fr) * 2013-12-18 2016-01-01 Commissariat Energie Atomique Generateur d'impulsions uwb modulees en phase
FR3015153B1 (fr) * 2013-12-18 2016-01-01 Commissariat Energie Atomique Generateur d'impulsions uwb a commutateur aval rapide
US9660599B2 (en) * 2014-05-07 2017-05-23 Nvidia Corporation Radio frequency power amplifier including a pulse generator and matching network circuit
US9450798B2 (en) * 2014-10-29 2016-09-20 Mediatek, Inc. Transmitter circuit, communication unit and method for amplifying a complex quadrature signal
TW201618453A (zh) * 2014-11-03 2016-05-16 聯詠科技股份有限公司 振盪器、時脈產生器以及時脈訊號的產生方法
US10361688B2 (en) * 2016-03-07 2019-07-23 The United States Of America, As Represented By The Secretary Of The Navy Ultrashort high power pulse generator
IT202000016396A1 (it) * 2020-07-07 2022-01-07 St Microelectronics Srl Circuito generatore di impulsi, sistema e procedimento corrispondenti

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11276280B2 (en) * 2019-01-22 2022-03-15 Alpine Electronics, Inc. In-vehicle apparatus, data processing method, and recording medium

Also Published As

Publication number Publication date
US11874393B2 (en) 2024-01-16
US20240125895A1 (en) 2024-04-18
EP3577760A1 (en) 2019-12-11
US20220236371A1 (en) 2022-07-28
GB201701849D0 (en) 2017-03-22
TWI759415B (zh) 2022-04-01
CN110402541B (zh) 2023-12-22
WO2018141878A1 (en) 2018-08-09
TW201841469A (zh) 2018-11-16
CN110402541A (zh) 2019-11-01

Similar Documents

Publication Publication Date Title
US11874393B2 (en) Pulse generator
Marsden et al. Low power CMOS re-programmable pulse generator for UWB systems
JP4365795B2 (ja) パルス発生器及びそれを用いた送信機
TW200915725A (en) Signal generator with adjustable frequency
CN111033274B (zh) 低功率低占空比开关电容器分压器
JP4862436B2 (ja) インパルス波形生成装置および高周波パルス波形生成装置
US20060232346A1 (en) Integrated circuit including a ring oscillator circuit
JP5217351B2 (ja) パルス発生回路およびuwb通信装置
US9030243B2 (en) Pulse generator
JP5718997B2 (ja) アンテナ設備を有するデータ及び/又はコマンド信号伝送デバイス
US7804347B2 (en) Pulse generator circuit and communication apparatus
KR20190002634A (ko) 전압 파형 형성 오실레이터
US3710276A (en) Digital variable quadrature sine wave voltage controlled oscillator
JP2017055363A (ja) クロック生成回路及び無線受信機
US7321270B2 (en) Current-controlled CMOS ring oscillator circuit
US10756710B2 (en) Integrated ring oscillator clock generator
JP2009071822A (ja) 位相クロック発生器
KR101646226B1 (ko) 초광대역 임펄스 발생기
JP2009017528A (ja) パルス発生回路及びuwb通信装置
TWI517586B (zh) 非重疊時脈產生器
JP2009239894A (ja) パルス発生回路及び通信装置
US8933756B2 (en) IR-UWB transmitter
JP3764484B2 (ja) 同調制御方式
US4551682A (en) Digital sine-cosine generator
JP2010178253A (ja) パルス発生装置

Legal Events

Date Code Title Description
AS Assignment

Owner name: NOVELDA AS, NORWAY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ANDERSEN, NIKOLAJ;GRANHAUG, KRISTIAN;SIGNING DATES FROM 20190819 TO 20190830;REEL/FRAME:050490/0053

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: ADVISORY ACTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION