US20160372084A1 - Driving circuit, driving method thereof and display device - Google Patents

Driving circuit, driving method thereof and display device Download PDF

Info

Publication number
US20160372084A1
US20160372084A1 US14/908,327 US201514908327A US2016372084A1 US 20160372084 A1 US20160372084 A1 US 20160372084A1 US 201514908327 A US201514908327 A US 201514908327A US 2016372084 A1 US2016372084 A1 US 2016372084A1
Authority
US
United States
Prior art keywords
clock signal
data signal
driver
timing
driving circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/908,327
Inventor
Jieqiong WANG
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
BOE Technology Group Co Ltd
Beijing BOE Display Technology Co Ltd
Original Assignee
BOE Technology Group Co Ltd
Beijing BOE Display Technology Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by BOE Technology Group Co Ltd, Beijing BOE Display Technology Co Ltd filed Critical BOE Technology Group Co Ltd
Assigned to BOE TECHNOLOGY GROUP CO., LTD., BEIJING BOE DISPLAY TECHNOLOGY CO., LTD. reassignment BOE TECHNOLOGY GROUP CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: WANG, JIEQIONG
Publication of US20160372084A1 publication Critical patent/US20160372084A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/2092Details of a display terminals using a flat panel, the details relating to the control arrangement of the display terminal and to the interfaces thereto
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G5/00Control arrangements or circuits for visual indicators common to cathode-ray tube indicators and other visual indicators
    • G09G5/18Timing circuits for raster scan displays
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/08Details of timing specific for flat panels, other than clock recovery
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2370/00Aspects of data communication
    • G09G2370/08Details of image data interface between the display device controller and the data line driver circuit

Definitions

  • the present invention relates to the field of display technology, and particularly, to a driving circuit, a driving method thereof and a display device.
  • a driver of the display panel receives a data signal and a clock signal output by a timing controller, and performs logic operations based on the data signal and the clock signal, thereby generating a driving signal used for driving the display panel.
  • a phase difference between the data signal and the clock signal is a predetermined value, i.e., the data signal and the clock signal are corresponding to each other.
  • the data signal and the clock signal will be subjected to different delays due to factors such as variety of sizes of display panels and circuit layouts, such that a data signal and a clock signal received by the driver cannot match with a data signal and a clock signal required by the driver, thereby affecting display quality of a display device.
  • embodiments of the present invention provide a driving circuit, a driving method thereof and a display device, each of which is used for solving the problem that a data signal and a clock signal received by a driver cannot match with a data signal and a clock signal required by the driver, thereby affecting display quality of a display device.
  • An embodiment of the present invention provides a driving circuit including a timing controller, a timing adjustor and a driver, the timing adjustor being connected with an output of the timing controller and an output of the timing adjustor being connected with the driver.
  • the timing controller is configured to output a first data signal and a first clock signal.
  • the timing adjustor is configured to adjust phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other.
  • the driver is configured to generate a driving signal based on the second data signal and the second clock signal.
  • the timing adjustor may include a conversion unit and a synchronization unit, an input of the conversion unit being connected with the timing controller, a first output of the conversion unit being connected with a first input of the synchronization unit, a second output of the conversion unit being connected with the driver, a second input of the synchronization unit being connected with the timing controller, and an output of the synchronization unit being connected with the driver.
  • the conversion unit is configured to adjust the phase of the first clock signal, so as to generate the second clock signal.
  • the synchronization unit is configured to adjust the phase of the first data signal based on the second clock signal, so as to generate the second data signal, the second data signal and the second clock signal having a predetermined phase difference therebetween.
  • the conversion unit may include a plurality of delay circuits.
  • the delay circuit may include an inverter.
  • the inverter may be selected from a NMOS-type inverter, a PMOS-type inverter and a CMOS-type inverter.
  • the synchronization unit may include a D flip-flop.
  • the driver may include a source driver.
  • the driver and the timing adjustor may be provided integrally.
  • An embodiment of the present invention further provides a display device, including a display panel and any one of above driving circuits.
  • An embodiment of the present invention further provides a driving method for a driving circuit including a timing controller, a timing adjustor and a driver, the timing adjustor being connected with an output of the timing controller and an output of the timing adjustor being connected with the driver, and the method includes:
  • the timing adjustor may include a conversion unit and a synchronization unit, an input of the conversion unit being connected with the timing controller, a first output of the conversion unit being connected with a first input of the synchronization unit, a second output of the conversion unit being connected with the driver, a second input of the synchronization unit being connected with the timing controller and an output of the synchronization unit being connected with the driver, wherein the step of adjusting phases of the first data signal and the first clock signal by the timing adjustor, so as to generate a second data signal and a second clock signal corresponding to each other includes:
  • the conversion unit may include a plurality of delay circuits.
  • the delay circuit may include an inverter.
  • the inverter may be selected from a NMOS-type inverter, a PMOS-type inverter and a CMOS-type inverter.
  • the synchronization unit may include a D flip-flop.
  • the driver may include a source driver.
  • the driver and the timing adjustor may be provided integrally.
  • the present invention has beneficial effects as below.
  • the driving circuit includes a timing controller, a timing adjustor and a driver, wherein the timing controller outputs a first data signal and a first clock signal, the timing adjustor adjusts phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other, and the driver generates a driving signal based on the second data signal and the second clock signal.
  • the timing adjustor actively adjusts the first data signal and the first clock signal output from the timing controller, so as to generate the second data signal and the second clock signal corresponding to each other and actually needed by the driver, thereby realizing a perfect match with a display panel, which in turn improves display quality of a display device.
  • FIG. 1 is a block diagram schematically illustrating a driving circuit provided by Embodiment 1 of the present invention
  • FIG. 2 is a block diagram schematically illustrating a timing adjustor shown in FIG. 1 ;
  • FIG. 3 is a flow chart of a driving method for a driving circuit provided by Embodiment 3 of the present invention.
  • FIG. 1 is a block diagram schematically illustrating a driving circuit provided by Embodiment 1 of the present invention.
  • the driving circuit may include a timing controller 101 , a timing adjustor 102 and a driver 103 , wherein the timing adjustor 102 is connected with an output of the timing controller 101 , and an output of the timing adjustor 102 is connected with the driver 103 .
  • the timing controller 101 is configured to output a first data signal and a first clock signal.
  • the timing adjustor 102 is configured to adjust phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other.
  • the driver 103 is configured to generate a driving signal based on the second data signal and the second clock signal.
  • the timing controller 101 generates the first data signal and the first clock signal, and then transmits the first data signal and the first clock to the timing adjustor 102 .
  • a phase difference between the first data signal and the first clock signal is a predetermined value.
  • the first data signal and the first clock signal may be subjected to different delays due to factors such as circuit layouts, such that the phase difference between the first data signal and the first clock signal may be deviated from the predetermined value.
  • the timing adjustor 102 adjusts the phases of the first data signal and the first clock signal after receiving the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal with adjusted phases, the second data signal and the second clock signal being corresponding to each other.
  • the driver 103 receives the second data signal and the second clock signal, and then generates a driving signal needed by a display panel based on the second data signal and the second clock signal, so as to realize a perfect match with the display panel, which in turn improves display quality of a display device.
  • FIG. 2 is a block diagram schematically illustrating the timing adjustor 102 shown in FIG. 1 .
  • the timing adjustor 102 is connected with outputs of the timing controller 101 , and outputs of the timing adjustor 102 are connected with the driver 103 .
  • the timing adjustor 102 may include a conversion unit 104 and a synchronization unit 105 , wherein an input of the conversion unit 104 is connected with the timing controller 101 ; a first output of the conversion unit 104 is connected with a first input of the synchronization unit 105 ; a second output of the conversion unit 104 is connected with the driver 103 ; a second input of the synchronization unit 105 is connected with the timing controller 101 ; and an output of the synchronization unit 105 is connected with the driver 103 .
  • the conversion unit 104 receives a first clock signal output by the timing controller 101 , then adjusts a phase of the first clock signal to generate a second clock signal, and transmits the second clock signal to the synchronization unit 105 and the driver 103 , respectively.
  • the synchronization unit 105 receives a first data signal output by the timing controller 101 and the second clock signal output by the conversion unit 104 , and then adjusts the phase of the first data signal based on a predetermined phase difference to generate a second data signal corresponding to the second clock signal.
  • the predetermined phase difference means the phase difference between a clock signal and a data signal that are actually needed by a driver of a display panel.
  • one or more predetermined phase differences can be pre-stored in a storage unit (not shown in figures) based on parameters such as size of the display panel, and the predetermined phase difference can be set based on actual needs, so that the phase of the first data signal can be adjusted based on the predetermined phase difference upon receipt of the second clock signal by the synchronization unit, thereby generating the second data signal corresponding to the second clock signal and actually needed by the driver that drives the display panel.
  • the conversion unit 104 may include a plurality of delay circuits.
  • the delay circuits provide different delays for the first clock signal, so as to adjust the phase of the first clock signal to generate the second clock signal.
  • any known delay circuit may be used to delay the phase of the first clock signal, and it is not limited herein.
  • the delay circuit generally includes an inverter.
  • the inverter is a NMOS-type inverter or a PMOS-type inverter.
  • the NMOS-type inverter or the PMOS-type inverter requires only one type of transistor, the manufacturing cost of the driving circuit can be reduced.
  • the inverter is a CMOS-type inverter, The resistance of the CMOS-type inverter is relatively lower, so that power consumption of the circuit can be lowered.
  • the CMOS-type inverter has an advantage of high processing efficiency, and it is more suitable for the driving circuit provided by the present invention.
  • the synchronization unit 105 includes a D flip-flop.
  • the D flip-flop includes a first input, a second input and an output, wherein the first input is used to receive the second clock signal, the second input is used to receive the first data signal, and the output is used to transmit the second data signal to the driver 103 .
  • the driver 103 includes a source driver.
  • the source driver receives the second clock signal generated by the conversion unit 104 and the second data signal generated by the synchronization unit 105 , and then generates a driving signal based on the second clock signal and the second data signal.
  • the second clock signal and the second data signal are corresponding to each other and are the clock signal and the data signal actually needed by the driver, a perfect match with a display panel can be realized, which in turn improves display quality of a display device.
  • the timing adjustor 102 and the driver 103 are provided integrally, and as such, impacts on signals due to factors such as circuit layouts can be further reduced. In this case, it is more advantageous to obtain the data signal and the clock signal that are actually needed by the driver 103 , and it is more advantageous to improve display quality of the display device.
  • the driving circuit includes a timing controller, a timing adjustor and a driver, wherein the timing controller outputs a first data signal and a first clock signal, the timing adjustor adjusts phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other, and the driver generates a driving signal based on the second data signal and the second clock signal.
  • the timing adjustor actively adjusts the first data signal and the first clock signal output from the timing controller, so as to generate the second data signal and the second clock signal corresponding to each other and actually needed by the driver, thereby realizing a perfect match with a display panel, which in turn improves display quality of a display device.
  • the present embodiment provides a display device, which includes a display panel and the driving circuit provided by Embodiment 1, details of which may refer to the description in Embodiment 1 and will not be redundantly described herein.
  • the driving circuit includes a timing controller, a timing adjustor and a driver, wherein the timing controller outputs a first data signal and a first clock signal, the timing adjustor adjusts phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other, and the driver generates a driving signal based on the second data signal and the second clock signal.
  • the timing adjustor actively adjusts the first data signal and the first clock signal output from the timing controller, so as to generate the second data signal and the second clock signal corresponding to each other and actually needed by the driver, thereby realizing a perfect match with the display panel, which in turn improves display quality of the display device.
  • FIG. 3 is a flow chart of a driving method for a driving circuit provided by Embodiment 3 of the present invention.
  • the driving circuit may includes a timing controller, a timing adjustor and a driver, wherein the timing adjustor is connected with an output of the timing controller, and an output of the timing adjustor is connected with the driver.
  • the driving method may include the following steps 3001 to 3003 .
  • a first data signal and a first clock signal are output by the timing controller.
  • the timing controller generates the first data signal and the first clock signal, and then transmits the first data signal and the first clock to the timing adjustor.
  • a phase difference between the first data signal and the first clock signal is a predetermined value
  • the first data signal and the first clock signal may be subjected to different delays due to factors such as circuit layouts, such that the phase difference between the first data signal and the first clock signal may be deviated from the predetermined value.
  • phases of the first data signal and the first clock signal are adjusted by the timing adjustor, so as to generate a second data signal and a second clock signal corresponding to each other.
  • the timing adjustor adjusts the phases of the first data signal and the first clock signal after receiving the first data signal and the first clock signal, so as to generate the second data signal and the second clock signal with adjusted phases, the second data signal and the second clock signal being corresponding to each other.
  • the timing adjustor may include a conversion unit and a synchronization unit, wherein an input of the conversion unit is connected with the timing controller; a first output of the conversion unit is connected with a first input of the synchronization unit; a second output of the conversion unit is connected with the driver; a second input of the synchronization unit is connected with the timing controller; and an output of the synchronization unit is connected with the driver.
  • the conversion unit receives the first clock signal output by the timing controller, then adjusts the phase of the first clock signal to generate the second clock signal, and transmits the second clock signal to the synchronization unit and the driver, respectively.
  • the synchronization unit receives the first data signal output by the timing controller and the second clock signal output by the conversion unit, and then adjusts the phase of the first data signal based on a predetermined phase difference to generate the second data signal corresponding to the second clock signal.
  • the conversion unit may include a plurality of delay circuits.
  • the delay circuits provide different delays for the first clock signal, so as to adjust the phase of the first clock signal to generate the second clock signal.
  • any known delay circuit may be used to delay the phase of the first clock signal, and it is not limited herein.
  • the delay circuit generally includes an inverter.
  • the inverter is a NMOS-type inverter or a PMOS-type inverter.
  • the NMOS-type inverter or the PMOS-type inverter requires only one type of transistor, the manufacturing cost of the driving circuit can be reduced.
  • the inverter is a CMOS-type inverter.
  • the resistance of the CMOS-type inverter is relatively lower, so that power consumption of the circuit can be lowered.
  • the CMOS-type inverter has an advantage of high processing efficiency, and it is more suitable for the driving circuit provided by the present invention.
  • the synchronization unit includes a D flip-flop.
  • the D flip-flop includes a first input, a second input and an output, wherein the first input is used to receive the second clock signal, the second input is used to receive the first data signal, and the output is used to output the second data signal to the driver.
  • a driving signal is generated by the driver based on the second data signal and the second clock signal.
  • the driver receives the second data signal and the second clock signal, and then generates the driving signal needed by the display panel based on the second data signal and the second clock signal, thereby realizing a perfect match with a display panel, which in turn improves display quality of a display device.
  • the driver includes a source driver.
  • the source driver receives the second clock signal generated by the conversion unit and the second data signal generated by the synchronization unit, and then generates the driving signal based on the second clock signal and the second data signal.
  • the second clock signal and the second data signal are corresponding to each other and are the clock signal and the data signal actually needed by the driver, a perfect match with the display panel can be realized, which in turn improves display quality of the display device.
  • the timing adjustor and the driver are provided integrally, and as such, impacts on signals due to factors such as circuit layouts can be further reduced. In this case, it is more advantageous to obtain the data signal and the clock signal that are actually needed by the driver, and it is more advantageous to improve display quality of the display device.
  • the driving circuit includes a timing controller, a timing adjustor and a driver, wherein the timing controller outputs a first data signal and a first clock signal, the timing adjustor adjusts phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other, and the driver generates a driving signal based on the second data signal and the second clock signal.
  • the timing adjustor actively adjusts the first data signal and the first clock signal output from the timing controller, so as to generate the second data signal and the second clock signal corresponding to each other and actually needed by the driver, thereby realizing a perfect match with the display panel, which in turn improves display quality of the display device.

Abstract

Embodiments of the present invention provide a driving circuit, a driving method thereof and a display device. The driving circuit includes a timing controller, a timing adjustor and a driver, wherein the timing controller outputs first data signal and first clock signal, the timing adjustor adjusts phases of first data signal and first clock signal, so as to generate second data signal and second clock signal corresponding to each other, and the driver generates driving signal based on second data signal and second clock signal. The timing adjustor actively adjusts first data signal and first clock signal output from the timing controller, so as to generate second data signal and second clock signal corresponding to each other and actually needed by the driver, thereby realizing a perfect match with a display panel, which in turn improves display quality of a display device.

Description

    FIELD OF THE INVENTION
  • The present invention relates to the field of display technology, and particularly, to a driving circuit, a driving method thereof and a display device.
  • BACKGROUND OF THE INVENTION
  • In a driving process of an existing display panel, a driver of the display panel receives a data signal and a clock signal output by a timing controller, and performs logic operations based on the data signal and the clock signal, thereby generating a driving signal used for driving the display panel. In this case, a phase difference between the data signal and the clock signal is a predetermined value, i.e., the data signal and the clock signal are corresponding to each other. However, in practical applications, the data signal and the clock signal will be subjected to different delays due to factors such as variety of sizes of display panels and circuit layouts, such that a data signal and a clock signal received by the driver cannot match with a data signal and a clock signal required by the driver, thereby affecting display quality of a display device.
  • SUMMARY OF THE INVENTION
  • To solve the above problems, embodiments of the present invention provide a driving circuit, a driving method thereof and a display device, each of which is used for solving the problem that a data signal and a clock signal received by a driver cannot match with a data signal and a clock signal required by the driver, thereby affecting display quality of a display device.
  • An embodiment of the present invention provides a driving circuit including a timing controller, a timing adjustor and a driver, the timing adjustor being connected with an output of the timing controller and an output of the timing adjustor being connected with the driver. The timing controller is configured to output a first data signal and a first clock signal. The timing adjustor is configured to adjust phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other. The driver is configured to generate a driving signal based on the second data signal and the second clock signal.
  • The timing adjustor may include a conversion unit and a synchronization unit, an input of the conversion unit being connected with the timing controller, a first output of the conversion unit being connected with a first input of the synchronization unit, a second output of the conversion unit being connected with the driver, a second input of the synchronization unit being connected with the timing controller, and an output of the synchronization unit being connected with the driver. The conversion unit is configured to adjust the phase of the first clock signal, so as to generate the second clock signal. The synchronization unit is configured to adjust the phase of the first data signal based on the second clock signal, so as to generate the second data signal, the second data signal and the second clock signal having a predetermined phase difference therebetween.
  • The conversion unit may include a plurality of delay circuits.
  • The delay circuit may include an inverter.
  • The inverter may be selected from a NMOS-type inverter, a PMOS-type inverter and a CMOS-type inverter.
  • The synchronization unit may include a D flip-flop.
  • The driver may include a source driver.
  • The driver and the timing adjustor may be provided integrally.
  • An embodiment of the present invention further provides a display device, including a display panel and any one of above driving circuits.
  • An embodiment of the present invention further provides a driving method for a driving circuit including a timing controller, a timing adjustor and a driver, the timing adjustor being connected with an output of the timing controller and an output of the timing adjustor being connected with the driver, and the method includes:
  • outputting a first data signal and a first clock signal by the timing controller;
  • adjusting phases of the first data signal and the first clock signal by the timing adjustor, so as to generate a second data signal and a second clock signal corresponding to each other; and
  • generating a driving signal by the driver based on the second data signal and the second clock signal.
  • The timing adjustor may include a conversion unit and a synchronization unit, an input of the conversion unit being connected with the timing controller, a first output of the conversion unit being connected with a first input of the synchronization unit, a second output of the conversion unit being connected with the driver, a second input of the synchronization unit being connected with the timing controller and an output of the synchronization unit being connected with the driver, wherein the step of adjusting phases of the first data signal and the first clock signal by the timing adjustor, so as to generate a second data signal and a second clock signal corresponding to each other includes:
  • adjusting the phase of the first clock signal by the conversion unit, so as to generate the second clock signal;
  • adjusting the phase of the first data signal by the synchronization unit based on the second clock signal, so as to generate the second data signal, the second data signal and the second clock signal having a predetermined phase difference therebetween.
  • The conversion unit may include a plurality of delay circuits.
  • The delay circuit may include an inverter.
  • The inverter may be selected from a NMOS-type inverter, a PMOS-type inverter and a CMOS-type inverter.
  • The synchronization unit may include a D flip-flop.
  • The driver may include a source driver.
  • The driver and the timing adjustor may be provided integrally.
  • The present invention has beneficial effects as below.
  • According to the driving circuit, the driving method thereof and the display device provided by embodiments of the present invention, the driving circuit includes a timing controller, a timing adjustor and a driver, wherein the timing controller outputs a first data signal and a first clock signal, the timing adjustor adjusts phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other, and the driver generates a driving signal based on the second data signal and the second clock signal. The timing adjustor actively adjusts the first data signal and the first clock signal output from the timing controller, so as to generate the second data signal and the second clock signal corresponding to each other and actually needed by the driver, thereby realizing a perfect match with a display panel, which in turn improves display quality of a display device.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a block diagram schematically illustrating a driving circuit provided by Embodiment 1 of the present invention;
  • FIG. 2 is a block diagram schematically illustrating a timing adjustor shown in FIG. 1; and
  • FIG. 3 is a flow chart of a driving method for a driving circuit provided by Embodiment 3 of the present invention.
  • DETAILED DESCRIPTION OF THE EMBODIMENTS
  • To make those skilled in the art better understand the technical solutions of the present invention, a driving circuit, a driving method thereof and a display device provided by embodiments of the present invention will be described below in details in conjunction with the accompanying drawings,
  • Embodiment 1
  • FIG. 1 is a block diagram schematically illustrating a driving circuit provided by Embodiment 1 of the present invention. As shown in FIG. 1, the driving circuit may include a timing controller 101, a timing adjustor 102 and a driver 103, wherein the timing adjustor 102 is connected with an output of the timing controller 101, and an output of the timing adjustor 102 is connected with the driver 103. The timing controller 101 is configured to output a first data signal and a first clock signal. The timing adjustor 102 is configured to adjust phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other. The driver 103 is configured to generate a driving signal based on the second data signal and the second clock signal.
  • In the present embodiment, the timing controller 101 generates the first data signal and the first clock signal, and then transmits the first data signal and the first clock to the timing adjustor 102. In ideal cases, a phase difference between the first data signal and the first clock signal is a predetermined value. However, in practical applications, the first data signal and the first clock signal may be subjected to different delays due to factors such as circuit layouts, such that the phase difference between the first data signal and the first clock signal may be deviated from the predetermined value. In the present embodiment, the timing adjustor 102 adjusts the phases of the first data signal and the first clock signal after receiving the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal with adjusted phases, the second data signal and the second clock signal being corresponding to each other. The driver 103 receives the second data signal and the second clock signal, and then generates a driving signal needed by a display panel based on the second data signal and the second clock signal, so as to realize a perfect match with the display panel, which in turn improves display quality of a display device.
  • FIG. 2 is a block diagram schematically illustrating the timing adjustor 102 shown in FIG. 1. As shown in FIG. 2, the timing adjustor 102 is connected with outputs of the timing controller 101, and outputs of the timing adjustor 102 are connected with the driver 103. The timing adjustor 102 may include a conversion unit 104 and a synchronization unit 105, wherein an input of the conversion unit 104 is connected with the timing controller 101; a first output of the conversion unit 104 is connected with a first input of the synchronization unit 105; a second output of the conversion unit 104 is connected with the driver 103; a second input of the synchronization unit 105 is connected with the timing controller 101; and an output of the synchronization unit 105 is connected with the driver 103.
  • The conversion unit 104 receives a first clock signal output by the timing controller 101, then adjusts a phase of the first clock signal to generate a second clock signal, and transmits the second clock signal to the synchronization unit 105 and the driver 103, respectively. The synchronization unit 105 receives a first data signal output by the timing controller 101 and the second clock signal output by the conversion unit 104, and then adjusts the phase of the first data signal based on a predetermined phase difference to generate a second data signal corresponding to the second clock signal.
  • The predetermined phase difference means the phase difference between a clock signal and a data signal that are actually needed by a driver of a display panel. In practical applications, one or more predetermined phase differences can be pre-stored in a storage unit (not shown in figures) based on parameters such as size of the display panel, and the predetermined phase difference can be set based on actual needs, so that the phase of the first data signal can be adjusted based on the predetermined phase difference upon receipt of the second clock signal by the synchronization unit, thereby generating the second data signal corresponding to the second clock signal and actually needed by the driver that drives the display panel.
  • In the present embodiment, the conversion unit 104 may include a plurality of delay circuits. The delay circuits provide different delays for the first clock signal, so as to adjust the phase of the first clock signal to generate the second clock signal.
  • In practical applications, any known delay circuit may be used to delay the phase of the first clock signal, and it is not limited herein. The delay circuit generally includes an inverter. Optionally, the inverter is a NMOS-type inverter or a PMOS-type inverter. As the NMOS-type inverter or the PMOS-type inverter requires only one type of transistor, the manufacturing cost of the driving circuit can be reduced. Preferably, the inverter is a CMOS-type inverter, The resistance of the CMOS-type inverter is relatively lower, so that power consumption of the circuit can be lowered. Furthermore, the CMOS-type inverter has an advantage of high processing efficiency, and it is more suitable for the driving circuit provided by the present invention.
  • Optionally, the synchronization unit 105 includes a D flip-flop. The D flip-flop includes a first input, a second input and an output, wherein the first input is used to receive the second clock signal, the second input is used to receive the first data signal, and the output is used to transmit the second data signal to the driver 103.
  • Optionally, the driver 103 includes a source driver. The source driver receives the second clock signal generated by the conversion unit 104 and the second data signal generated by the synchronization unit 105, and then generates a driving signal based on the second clock signal and the second data signal. As the second clock signal and the second data signal are corresponding to each other and are the clock signal and the data signal actually needed by the driver, a perfect match with a display panel can be realized, which in turn improves display quality of a display device.
  • Preferably, the timing adjustor 102 and the driver 103 are provided integrally, and as such, impacts on signals due to factors such as circuit layouts can be further reduced. In this case, it is more advantageous to obtain the data signal and the clock signal that are actually needed by the driver 103, and it is more advantageous to improve display quality of the display device.
  • According to the driving circuit provided by the present embodiment, the driving circuit includes a timing controller, a timing adjustor and a driver, wherein the timing controller outputs a first data signal and a first clock signal, the timing adjustor adjusts phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other, and the driver generates a driving signal based on the second data signal and the second clock signal. The timing adjustor actively adjusts the first data signal and the first clock signal output from the timing controller, so as to generate the second data signal and the second clock signal corresponding to each other and actually needed by the driver, thereby realizing a perfect match with a display panel, which in turn improves display quality of a display device.
  • Embodiment 2
  • The present embodiment provides a display device, which includes a display panel and the driving circuit provided by Embodiment 1, details of which may refer to the description in Embodiment 1 and will not be redundantly described herein.
  • According to the display device provided by the present embodiment, the driving circuit includes a timing controller, a timing adjustor and a driver, wherein the timing controller outputs a first data signal and a first clock signal, the timing adjustor adjusts phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other, and the driver generates a driving signal based on the second data signal and the second clock signal. The timing adjustor actively adjusts the first data signal and the first clock signal output from the timing controller, so as to generate the second data signal and the second clock signal corresponding to each other and actually needed by the driver, thereby realizing a perfect match with the display panel, which in turn improves display quality of the display device.
  • Embodiment 3
  • FIG. 3 is a flow chart of a driving method for a driving circuit provided by Embodiment 3 of the present invention. The driving circuit may includes a timing controller, a timing adjustor and a driver, wherein the timing adjustor is connected with an output of the timing controller, and an output of the timing adjustor is connected with the driver.
  • The driving method may include the following steps 3001 to 3003.
  • At step 3001, a first data signal and a first clock signal are output by the timing controller.
  • Specifically, in this step, the timing controller generates the first data signal and the first clock signal, and then transmits the first data signal and the first clock to the timing adjustor. In ideal cases, a phase difference between the first data signal and the first clock signal is a predetermined value, However, in practical applications, the first data signal and the first clock signal may be subjected to different delays due to factors such as circuit layouts, such that the phase difference between the first data signal and the first clock signal may be deviated from the predetermined value.
  • At step 3002, phases of the first data signal and the first clock signal are adjusted by the timing adjustor, so as to generate a second data signal and a second clock signal corresponding to each other.
  • Specifically, in this step, the timing adjustor adjusts the phases of the first data signal and the first clock signal after receiving the first data signal and the first clock signal, so as to generate the second data signal and the second clock signal with adjusted phases, the second data signal and the second clock signal being corresponding to each other.
  • More specifically, the timing adjustor may include a conversion unit and a synchronization unit, wherein an input of the conversion unit is connected with the timing controller; a first output of the conversion unit is connected with a first input of the synchronization unit; a second output of the conversion unit is connected with the driver; a second input of the synchronization unit is connected with the timing controller; and an output of the synchronization unit is connected with the driver.
  • The conversion unit receives the first clock signal output by the timing controller, then adjusts the phase of the first clock signal to generate the second clock signal, and transmits the second clock signal to the synchronization unit and the driver, respectively. The synchronization unit receives the first data signal output by the timing controller and the second clock signal output by the conversion unit, and then adjusts the phase of the first data signal based on a predetermined phase difference to generate the second data signal corresponding to the second clock signal.
  • In the present embodiment, the conversion unit may include a plurality of delay circuits. The delay circuits provide different delays for the first clock signal, so as to adjust the phase of the first clock signal to generate the second clock signal.
  • In practical applications, any known delay circuit may be used to delay the phase of the first clock signal, and it is not limited herein. The delay circuit generally includes an inverter. Optionally, the inverter is a NMOS-type inverter or a PMOS-type inverter. As the NMOS-type inverter or the PMOS-type inverter requires only one type of transistor, the manufacturing cost of the driving circuit can be reduced. Preferably, the inverter is a CMOS-type inverter. The resistance of the CMOS-type inverter is relatively lower, so that power consumption of the circuit can be lowered. Furthermore, the CMOS-type inverter has an advantage of high processing efficiency, and it is more suitable for the driving circuit provided by the present invention.
  • Optionally, the synchronization unit includes a D flip-flop. The D flip-flop includes a first input, a second input and an output, wherein the first input is used to receive the second clock signal, the second input is used to receive the first data signal, and the output is used to output the second data signal to the driver.
  • At step 3003, a driving signal is generated by the driver based on the second data signal and the second clock signal.
  • Specifically, in this step, the driver receives the second data signal and the second clock signal, and then generates the driving signal needed by the display panel based on the second data signal and the second clock signal, thereby realizing a perfect match with a display panel, which in turn improves display quality of a display device.
  • Optionally, the driver includes a source driver. The source driver receives the second clock signal generated by the conversion unit and the second data signal generated by the synchronization unit, and then generates the driving signal based on the second clock signal and the second data signal. As the second clock signal and the second data signal are corresponding to each other and are the clock signal and the data signal actually needed by the driver, a perfect match with the display panel can be realized, which in turn improves display quality of the display device.
  • Preferably, the timing adjustor and the driver are provided integrally, and as such, impacts on signals due to factors such as circuit layouts can be further reduced. In this case, it is more advantageous to obtain the data signal and the clock signal that are actually needed by the driver, and it is more advantageous to improve display quality of the display device.
  • According to the driving method for the driving circuit provided by the present embodiment, the driving circuit includes a timing controller, a timing adjustor and a driver, wherein the timing controller outputs a first data signal and a first clock signal, the timing adjustor adjusts phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other, and the driver generates a driving signal based on the second data signal and the second clock signal. The timing adjustor actively adjusts the first data signal and the first clock signal output from the timing controller, so as to generate the second data signal and the second clock signal corresponding to each other and actually needed by the driver, thereby realizing a perfect match with the display panel, which in turn improves display quality of the display device.
  • It is to be understood that the foregoing implementations are merely exemplary embodiments for explaining the principle of the present invention, and the present invention is not limited thereto. Various modifications and improvements can be made by those skilled in the art without departing from the spirit and essence of the present invention, and these modifications and improvements shall also fall within the scope of the present invention.

Claims (17)

1. A driving circuit, which includes a timing controller, a timing adjustor and a driver, the timing adjustor being connected with an output of the timing controller, and an output of the timing adjustor being connected with the driver, wherein
the timing controller is configured to output a first data signal and a first clock signal;
the timing adjustor is configured to adjust phases of the first data signal and the first clock signal, so as to generate a second data signal and a second clock signal corresponding to each other; and
the driver is configured to generate a driving signal based on the second data signal and the second clock signal.
2. The driving circuit according to claim 1, wherein the timing adjustor includes a conversion unit and a synchronization unit, an input of the conversion unit being connected with the timing controller, a first output of the conversion unit being connected with a first input of the synchronization unit, a second output of the conversion unit being connected with the driver, a second input of the synchronization unit being connected with the timing controller, and an output of the synchronization unit being connected with the driver; and wherein
the conversion unit is configured to adjust the phase of the first clock signal, so as to generate the second clock signal; and
the synchronization unit is configured to adjust the phase of the first data signal based on the second clock signal, so as to generate the second data signal, the second data signal and the second clock signal having a predetermined phase difference therebetween.
3. The driving circuit according to claim 2, wherein the conversion unit includes a plurality of delay circuits.
4. The driving circuit according to claim 3, wherein the delay circuit includes an inverter.
5. The driving circuit according to claim 4, wherein the inverter is selected from a NMOS-type inverter, a PMOS-type inverter and a CMOS-type inverter.
6. The driving circuit according to claim 2, wherein the synchronization unit includes a D flip-flop.
7. The driving circuit according to claim 1, wherein the driver includes a source driver.
8. The driving circuit according to claim 1, wherein the driver and the timing adjustor are provided integrally.
9. A display device, which includes a display panel and the driving circuit according to claim 1.
10. A driving method for a driving circuit including a timing controller, a timing adjustor and a driver, the timing adjustor being connected with an output of the timing controller, and an output of the timing adjustor being connected with the driver, the driving method including:
outputting a first data signal and a first clock signal by the timing controller;
adjusting phases of the first data signal and the first clock signal by the timing adjustor, so as to generate a second data signal and a second clock signal corresponding to each other; and
generating a driving signal by the driver based on the second data signal and the second clock signal.
11. The driving method for the driving circuit according to claim 10, wherein the timing adjustor includes a conversion unit and a synchronization unit, an input of the conversion unit being connected with the timing controller, a first output of the conversion unit being connected with a first input of the synchronization unit, a second output of the conversion unit being connected with the driver, a second input of the synchronization unit being connected with the timing controller, and an output of the synchronization unit being connected with the driver; and wherein
the step of adjusting phases of the first data signal and the first clock signal by the timing adjustor, so as to generate a second data signal and a second clock signal corresponding to each other includes:
adjusting the phase of the first clock signal by the conversion unit, so as to generate the second clock signal;
adjusting the phase of the first data signal by the synchronization unit based on the second clock signal, so as to generate the second data signal, the second data signal and the second clock signal having a predetermined phase difference therebetween.
12. The driving method for the driving circuit according to claim 11, wherein the conversion unit includes a plurality of delay circuits.
13. The driving method for the driving circuit according to claim 12, wherein the delay circuit includes an inverter.
14. The driving method for the driving circuit according to claim 13, wherein the inverter is selected from a NMOS-type inverter, a PMOS-type inverter and a CMOS-type inverter.
15. The driving method for the driving circuit according to claim 11, wherein the synchronization unit includes a D flip-flop.
16. The driving method for the driving circuit according to claim 10, wherein the driver includes a source driver.
17. The driving method for the driving circuit according to claim 10, wherein the driver and the timing adjustor are provided integrally.
US14/908,327 2015-01-26 2015-09-16 Driving circuit, driving method thereof and display device Abandoned US20160372084A1 (en)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
CN201510038539.0A CN104505017A (en) 2015-01-26 2015-01-26 Driving circuit, driving method of driving circuit and display device
CN201510038539.0 2015-01-26
PCT/CN2015/089759 WO2016119467A1 (en) 2015-01-26 2015-09-16 Drive circuit and drive method therefor, and display device

Publications (1)

Publication Number Publication Date
US20160372084A1 true US20160372084A1 (en) 2016-12-22

Family

ID=52946646

Family Applications (1)

Application Number Title Priority Date Filing Date
US14/908,327 Abandoned US20160372084A1 (en) 2015-01-26 2015-09-16 Driving circuit, driving method thereof and display device

Country Status (3)

Country Link
US (1) US20160372084A1 (en)
CN (1) CN104505017A (en)
WO (1) WO2016119467A1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20190108802A1 (en) * 2017-10-06 2019-04-11 Japan Display Inc. Display device
US10339877B2 (en) * 2017-07-18 2019-07-02 Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. Clock signal output circuit and liquid crystal display device
US11069275B2 (en) 2018-10-29 2021-07-20 Hefei Xinsheng Optoelectronics Technology Co., Ltd. Timing controller having detection circuit and control circuit, and driving method and display device thereof
US20230162705A1 (en) * 2020-01-13 2023-05-25 Hefei Xinsheng Optoelectronics Technology Co.,Ltd. Timing controller, display device, and signal adjustment method

Families Citing this family (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN104505017A (en) * 2015-01-26 2015-04-08 京东方科技集团股份有限公司 Driving circuit, driving method of driving circuit and display device
CN107634752A (en) * 2017-09-20 2018-01-26 北京集创北方科技股份有限公司 Drive device and driving method
CN109787724B (en) * 2017-11-10 2021-12-14 京东方科技集团股份有限公司 Method and device for determining transmission parameter configuration information and communication system
JP2020030346A (en) * 2018-08-23 2020-02-27 堺ディスプレイプロダクト株式会社 Display device and data transmission method in display device
CN109493782A (en) * 2018-12-19 2019-03-19 惠科股份有限公司 Signal correction controller, signal correction control method and display device
CN111491162B (en) * 2020-05-19 2021-08-13 京东方科技集团股份有限公司 Detection driving circuit, driving method and detection device

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020080107A1 (en) * 2000-12-27 2002-06-27 Nec Corporation Method of driving a liquid crystal display and driver circuit for driving a liquid crystal display
US20040257321A1 (en) * 2003-06-21 2004-12-23 Baek Jong Sang Driving apparatus for liquid crystal display
US6980191B2 (en) * 2000-04-27 2005-12-27 Kabushiki Kaisha Toshiba Display apparatus, image control semiconductor device, and method for driving display apparatus
US7170505B2 (en) * 2003-01-29 2007-01-30 Nec Electronics Corporation Display apparatus drive circuit having a plurality of cascade connected driver ICs
US20090066676A1 (en) * 2007-09-10 2009-03-12 Seiko Epson Corporation Data line driving circuit, electro-optical apparatus, and electronic apparatus
US20110254814A1 (en) * 2010-04-19 2011-10-20 Himax Technologies Limited System and method for handling image data transfer in a display driver
US8081151B2 (en) * 2006-05-25 2011-12-20 Panasonic Corporation Driver controller for controlling a plurality of data driver modules included in a display panel

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100535977C (en) * 2006-03-21 2009-09-02 联詠科技股份有限公司 Display system capable of automatically regulating signal bias and drive method thereof
KR101232160B1 (en) * 2006-06-16 2013-02-12 엘지디스플레이 주식회사 Display device and method for fabricating of the same
CN101202027B (en) * 2006-12-13 2010-05-26 群康科技(深圳)有限公司 Control system and control method for display screen
KR101307414B1 (en) * 2007-04-27 2013-09-12 삼성디스플레이 주식회사 Gate driving circuit and liquid crystal display having the same
JP2008287119A (en) * 2007-05-18 2008-11-27 Semiconductor Energy Lab Co Ltd Method for driving liquid crystal display device
CN101127199B (en) * 2007-09-06 2010-06-02 友达光电股份有限公司 Gate driver for outputting superposition-free scanning signal, liquid crystal display and method
CN204375392U (en) * 2015-01-26 2015-06-03 京东方科技集团股份有限公司 A kind of driving circuit and display device
CN104505017A (en) * 2015-01-26 2015-04-08 京东方科技集团股份有限公司 Driving circuit, driving method of driving circuit and display device

Patent Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6980191B2 (en) * 2000-04-27 2005-12-27 Kabushiki Kaisha Toshiba Display apparatus, image control semiconductor device, and method for driving display apparatus
US20020080107A1 (en) * 2000-12-27 2002-06-27 Nec Corporation Method of driving a liquid crystal display and driver circuit for driving a liquid crystal display
US7170505B2 (en) * 2003-01-29 2007-01-30 Nec Electronics Corporation Display apparatus drive circuit having a plurality of cascade connected driver ICs
US20040257321A1 (en) * 2003-06-21 2004-12-23 Baek Jong Sang Driving apparatus for liquid crystal display
US8081151B2 (en) * 2006-05-25 2011-12-20 Panasonic Corporation Driver controller for controlling a plurality of data driver modules included in a display panel
US20090066676A1 (en) * 2007-09-10 2009-03-12 Seiko Epson Corporation Data line driving circuit, electro-optical apparatus, and electronic apparatus
US20110254814A1 (en) * 2010-04-19 2011-10-20 Himax Technologies Limited System and method for handling image data transfer in a display driver

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10339877B2 (en) * 2017-07-18 2019-07-02 Shenzhen China Star Optoelectronics Semiconductor Display Technology Co., Ltd. Clock signal output circuit and liquid crystal display device
US20190108802A1 (en) * 2017-10-06 2019-04-11 Japan Display Inc. Display device
US10783842B2 (en) * 2017-10-06 2020-09-22 Japan Display Inc. Display device
US11282466B2 (en) 2017-10-06 2022-03-22 Japan Display Inc. Driver device
US11069275B2 (en) 2018-10-29 2021-07-20 Hefei Xinsheng Optoelectronics Technology Co., Ltd. Timing controller having detection circuit and control circuit, and driving method and display device thereof
US20230162705A1 (en) * 2020-01-13 2023-05-25 Hefei Xinsheng Optoelectronics Technology Co.,Ltd. Timing controller, display device, and signal adjustment method
US11769467B2 (en) * 2020-01-13 2023-09-26 Hefei Xinsheng Optoelectronics Technology Co., Ltd. Timing controller, display device, and signal adjustment method

Also Published As

Publication number Publication date
CN104505017A (en) 2015-04-08
WO2016119467A1 (en) 2016-08-04

Similar Documents

Publication Publication Date Title
US20160372084A1 (en) Driving circuit, driving method thereof and display device
US10121401B2 (en) Shift register circuit and driving method thereof
US10692443B2 (en) Synchronous backlight device and operation method thereof
CN104821158B (en) Driver of display device
TWI582738B (en) Source driver, display device, delay method of source singnal, and drive method of display device
CN102446484B (en) Display panel drive device
US20180183975A1 (en) Data transmitting and receiving device, and display apparatus
KR102199930B1 (en) Gate driver ic and control method thereof
US20110199353A1 (en) Shift register circuit, source driver including the same, and method
CN103051337B (en) Duty cycle correction device and correlation technique
JP2016045458A (en) Driver of display device
US20170140726A1 (en) Multi-phase clock generating circuit and liquid crystal display panel
US9953581B2 (en) Pulse width modulation (PWM) driving scheme and bezel reduction
US20140184582A1 (en) Display device, driving method of display device and data processing and outputting method of timing control circuit
US10192515B2 (en) Display device and data driver
CN104821802A (en) Clock operation method and circuit
US9197229B2 (en) Panel driving circuit and ring oscillator clock automatic synchronization method thereof
JP2004233581A (en) Display device driving circuit
CN102694538B (en) Combined data level-shifter and de-skewer
US9184738B2 (en) PWM (pulse width modulation) signal outputting circuit and method of controlling output of PMW signal
KR102155015B1 (en) Source driver and operating method thereof
US20140375614A1 (en) Active matrix display, scanning driven circuit and the method thereof
US7697370B2 (en) Semiconductor memory device using modulation clock signal and method for operating the same
US20130009917A1 (en) Source Driver Array and Driving Method, Timing Controller and Timing Controlling Method, and LCD Driving Device
US20160182031A1 (en) Semiconductor apparatus

Legal Events

Date Code Title Description
AS Assignment

Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, JIEQIONG;REEL/FRAME:037620/0873

Effective date: 20160118

Owner name: BEIJING BOE DISPLAY TECHNOLOGY CO., LTD., CHINA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, JIEQIONG;REEL/FRAME:037620/0873

Effective date: 20160118

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION