US20160245857A1 - Step Drill Test Structure of Layer Depth Sensing on Printed Circuit Board - Google Patents

Step Drill Test Structure of Layer Depth Sensing on Printed Circuit Board Download PDF

Info

Publication number
US20160245857A1
US20160245857A1 US15/144,206 US201615144206A US2016245857A1 US 20160245857 A1 US20160245857 A1 US 20160245857A1 US 201615144206 A US201615144206 A US 201615144206A US 2016245857 A1 US2016245857 A1 US 2016245857A1
Authority
US
United States
Prior art keywords
layers
coupons
pcb
drill
drill path
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/144,206
Inventor
Stephanie Moran
Michael C. Freda
Karl Sauter
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Oracle International Corp
Original Assignee
Oracle International Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Oracle International Corporation filed Critical Oracle International Corporation
Priority to US15/144,206 priority Critical patent/US20160245857A1/en
Publication of US20160245857A1 publication Critical patent/US20160245857A1/en
Assigned to MIDCAP FINANCIAL TRUST reassignment MIDCAP FINANCIAL TRUST SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: ANALOGIC CORPORATION, SOUND TECHNOLOGY, INC.
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/0266Marks, test patterns or identification means
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2801Testing of printed circuits, backplanes, motherboards, hybrid circuits or carriers for multichip packages [MCP]
    • G01R31/2818Testing of printed circuits, backplanes, motherboards, hybrid circuits or carriers for multichip packages [MCP] using test structures on, or modifications of, the card under test, made for the purpose of testing, e.g. additional components or connectors
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01BMEASURING LENGTH, THICKNESS OR SIMILAR LINEAR DIMENSIONS; MEASURING ANGLES; MEASURING AREAS; MEASURING IRREGULARITIES OF SURFACES OR CONTOURS
    • G01B5/00Measuring arrangements characterised by the use of mechanical techniques
    • G01B5/02Measuring arrangements characterised by the use of mechanical techniques for measuring length, width or thickness
    • G01B5/06Measuring arrangements characterised by the use of mechanical techniques for measuring length, width or thickness for measuring thickness
    • G01B5/066Measuring arrangements characterised by the use of mechanical techniques for measuring length, width or thickness for measuring thickness of coating
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01BMEASURING LENGTH, THICKNESS OR SIMILAR LINEAR DIMENSIONS; MEASURING ANGLES; MEASURING AREAS; MEASURING IRREGULARITIES OF SURFACES OR CONTOURS
    • G01B7/00Measuring arrangements characterised by the use of electric or magnetic techniques
    • G01B7/02Measuring arrangements characterised by the use of electric or magnetic techniques for measuring length, width or thickness
    • G01B7/06Measuring arrangements characterised by the use of electric or magnetic techniques for measuring length, width or thickness for measuring thickness
    • G01B7/063Measuring arrangements characterised by the use of electric or magnetic techniques for measuring length, width or thickness for measuring thickness using piezoelectric resonators
    • G01B7/066Measuring arrangements characterised by the use of electric or magnetic techniques for measuring length, width or thickness for measuring thickness using piezoelectric resonators for measuring thickness of coating
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01BMEASURING LENGTH, THICKNESS OR SIMILAR LINEAR DIMENSIONS; MEASURING ANGLES; MEASURING AREAS; MEASURING IRREGULARITIES OF SURFACES OR CONTOURS
    • G01B7/00Measuring arrangements characterised by the use of electric or magnetic techniques
    • G01B7/26Measuring arrangements characterised by the use of electric or magnetic techniques for measuring depth
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R27/00Arrangements for measuring resistance, reactance, impedance, or electric characteristics derived therefrom
    • G01R27/02Measuring real or complex resistance, reactance, impedance, or other two-pole characteristics derived therefrom, e.g. time constant
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0011Working of insulating substrates or insulating layers
    • H05K3/0044Mechanical working of the substrate, e.g. drilling or punching
    • H05K3/0047Drilling of holes
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/115Via connections; Lands around holes or via connections
    • H05K1/116Lands, clearance holes or other lay-out details concerning the surrounding of a via
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/02Details related to mechanical or acoustic processing, e.g. drilling, punching, cutting, using ultrasound
    • H05K2203/0207Partly drilling through substrate until a controlled depth, e.g. with end-point detection
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49156Manufacturing circuit on or in base with selective destruction of conductive paths
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T408/00Cutting by use of rotating axially moving tool
    • Y10T408/03Processes

Definitions

  • PCBs printed circuit boards
  • test structures used in PCB's and in coupons on PCB panels.
  • PCBs are used to implement many electronic systems, such as computer systems.
  • a typical PCB includes a number of conductive layers, with the conductive layers being separated from one another by layers of dielectric material. Some conductive layers may be dedicated to power or ground, while other conductive layers may be dedicated to the providing signal paths for connecting the various components to be mounted on the PCB.
  • test coupons may be initially manufactured with structures known as test coupons (or more simply, coupons).
  • a coupon is a structure implemented in a PCB that may be used for some sort of testing during the manufacturing or post-manufacturing (but pre-operational) phase of the PCB.
  • the coupons may thus be separate from the design of the board itself in terms of its operational function.
  • the coupons may be implemented on the PCB itself, while in other cases, a coupon may be implemented on a breakaway portion of a panel that is discarded after manufacturing, assembly and testing has been complete.
  • Coupons may be implemented for a wide variety of tests.
  • coupons may be implemented on a PCB (or breakaway structure attached thereto during manufacturing) for impedance testing, various electrical connection tests, and so on.
  • a test structure includes a plated through-hole via and a drill path.
  • the drill path may include sensing pads along a z-axis on selected ones of a plurality of layers of the PCB (e.g., the non-surface layers).
  • the sensing pads of a given drill path may be electrically conductive, while the remaining portion of the drill path is non-conductive.
  • the through-hole via may be a ground via or other electrically conductive through-hole via.
  • Each drill path may be electrically coupled to the through-hole via.
  • the depth of a given layer at a particular drill path may be determined by drilling, using an electrically conductive drill bit, into the drill path and determining when an electrical connection is made between the drill bit and the through-hole via.
  • Each step drill test structure may be significantly smaller than traditional test coupons that may be implemented on a PCB or PCB panel. Since the step drill test structures are relatively small, it may be incorporated into strategic locations on a PCB to provide critical layer depth information in close proximity to signal vias that are to be back-drilled.
  • a method for determining depths of PCB layers may include making a first electrical connection to a connection via of a test structure, while drilling into a drill path of the coupon using an electrically conductive drill bit. The method further includes detecting when a first electrical connection is made. The detection of the first electrical connection is indicative of the drill bit making physical (and thus, electrical) contact with the first sensing pad. Drilling may be paused when the first electrical connection is made, and the depth of the layer corresponding to the sensing pad may be recorded.
  • the depth of any additional sub-surface layers may subsequently be determined.
  • the electrical connection between the first pad and the through-hole via is severed. For example, if a trace connecting the first sensing pad to the through-hole via, the through-hole via may be drilled down to the depth of the same layer, removing conductive material therein and thus severing the electrical connection between the first sensing pad and the through-hole via. The drill path may then be subsequently drilled into until an electrical connection is established between the next sensing pad and the through-hole via.
  • drilling in the drill path may be stopped or paused while the depth of the next layer is recorded.
  • This methodology may be repeated for each additional layer for which the depth is to be found.
  • the methodology may also be performed in a number of different test structures, and thus a topographic map of each layer may be constructed based on recorded layer depths.
  • the information regarding recorded layer depths may be subsequently used for more accurate backdrilling of any plated through hole type on a PCB when required, including signal vias and press-fit compliant pin connector holes.
  • Many signals may be conveyed from one layer to another on a signal via that also traverses along the z-axis of the board. However, some of the layers may not be traversed by a signal that is conveyed between layers. In such instances, it may be desirable to remove conductive material in the signal via for those layers that are not traversed (e.g., to remove portions of a signal via that may act as an antenna and negatively impact signal integrity). Backdrilling may be used to remove the non-essential portions of the signal via.
  • the amount of conductive material removed may be based on the information regarding layer depths determined from the methodology described above. This may allow more non-essential conductive material to be removed from the signal via, without affecting the essential portion thereof, than might otherwise be possible in the absence of such information.
  • FIG. 1 is a top view of one embodiment of a PCB having a plurality of coupons used for determining layer depths.
  • FIG. 2 is a side view of one embodiment of a PCB, illustrating a coupon and a signal via.
  • FIG. 3 is a drawing illustrating one embodiment of a method for determining depths of sub-surface layers in a PCB using a coupon.
  • FIG. 4 is a flow diagram illustrating one embodiment of a method for determining layer depths using a coupon in a PCB.
  • FIG. 5 is a flow diagram illustrating one embodiment of a method for constructing a topographic map of layer depths for one or more sub-surface layers of a PCB.
  • FIG. 6 is a flow diagram illustrating one embodiment of a method for backdrilling signal vias in a PCB.
  • circuits, or other components may be described as “configured to” perform a task or tasks.
  • “configured to” is a broad recitation of structure generally meaning “having circuitry that” performs the task or tasks during operation.
  • the unit/circuit/component can be configured to perform the task even when the unit/circuit/component is not currently on.
  • the circuitry that forms the structure corresponding to “configured to” may include hardware circuits.
  • various units/circuits/components may be described as performing a task or tasks, for convenience in the description.
  • FIG. 1 a top view of one embodiment of a printed circuit board (PCB) is shown. It is noted that the test structure and various methodologies discussed below may be used with a wide variety of PCB's, and thus the embodiment shown here is exemplary and not limiting.
  • PCB printed circuit board
  • PCB 5 includes a number of patterns implemented thereon for surface mounting various components.
  • Embodiments including plated through-holes for mounting of components are also possible and contemplated.
  • BGA ball-grid array
  • PCB 5 may include a number of signal traces that may be used to convey signals between components or different pins of the same component. Signals may be conveyed on the surface layer that is shown, as well as on subsurface layers that are not seen in this example.
  • the subsurface layers may be conductive layers upon which signal traces, power planes, and/or ground planes may be implemented. The layers may be separated from one another by intervening layers of dielectric material.
  • Signals may be conveyed between layers by signal vias, which may be implemented underneath various ones of the pads shown in the drawing, as well elsewhere on PCB 5 .
  • Signals conveyed on a given layer may traverse PCB 5 along the x- and/or y-axis as shown in FIG. 1 .
  • Signals conveyed between layers on through-hole vias may traverse PCB 5 along the z-axis, as shown in FIG. 2 .
  • Signals that are conveyed between layers on PCB 5 , using through-hole vias, may traverse some, but not all of the layers. This in turn may lead to signal integrity issues if the through-hole vias in question are otherwise left unaltered.
  • an unused portion of a through-hole via may act as an antenna, and may thus render its corresponding signal path susceptible to electromagnetic interference (EMI).
  • EMI electromagnetic interference
  • drilling may be performed on a PCB to remove some of the unused portions of a through-hole via that is otherwise used to convey signals between layers. In order to accomplish such drilling, the depths (i.e., position along the z-axis) of the layers used by the through-hole via are used as a guide to determine how much conductive material is to be removed.
  • the depths to which a PCB is backdrilled may be determined by board specifications.
  • each of the sub-surface layers may have a specified depth, and the depth of backdrilling for a particular through-hole via may be based on this specified depth.
  • a significant amount of safety margin may be provided. This in turn may lead to substantially less conductive material being removed from a through-hole via than may otherwise be possible if the depth of the particular layers was known with greater precision. Consequently, the unremoved portions of the through-hole vias may still act as antennas.
  • PCB 5 includes a number of test structures 20 .
  • the test structures 20 may be used to more accurately determine the depths of each of the sub-surface layers of PCB 5 to enable greater precision in backdrilling. Since PCB 5 includes a number of test structures 20 , the depths of each subsurface layer may be determined at a number of different x-y coordinates along the board. From this information, topographic maps of each layer may be generated.
  • Each test structure 20 in the embodiment shown includes a connection via (or ‘through-hole via’ or simply ‘via’) 24 and a drill path 22 .
  • Through-hole via 24 may have conductive material extending between the two surface layers of PCB 5 .
  • through-hole via 24 is a ground via, and may thus also be coupled to a ground plane within the board.
  • Drill path 22 may include sensing pads made of conductive material on each subsurface layer, but may otherwise be devoid of conductive material (i.e. between the layers).
  • Each sensing pad 23 may be electrically connected to the through-hole via 24 of its corresponding test structure 20 . As will be discussed further below, this may enable the use of electrically conductive drill bits to detect when a drill has made physical contact with a sense pad, and thereby enable the depth of the corresponding layer at that particular test structure to be determined with greater precision.
  • FIG. 2 is a side view of one embodiment of a PCB, illustrating a test structure and a signal via.
  • PCB 5 includes a number of subsurface layers 21 , a test structure 20 , and a signal via 26 .
  • a PCB may include a number of test structures 20 and a number of signal vias 26 , and thus only one instance of each is shown here for the sake of simplicity.
  • the number of layers 21 shown here is just as an example, and other embodiments of PCB 5 may have as many or few layers as is desired and may be feasibly implemented.
  • Test structure 20 includes a through-hole via 24 and a drill path 22 .
  • Through-hole via 24 in the embodiment shown includes an electrically conductive material that extends along the z-axis of PCB 5 between the surface layers with no breaks therein.
  • Signal via 26 as originally constructed during the manufacture of PCB 5 (and thus, prior to backdrilling), may be configured in largely the same manner.
  • Drill path 22 may include a number of sensing pads 23 each made of an electrically conductive material. However, between the layers, no conductive material is present in drill path 22 .
  • Each sensing pad 23 in the embodiment shown is physically and electrically coupled to conductive material in through-hole via 24 . Accordingly, it is possible to make an electrical connection between a sensing pad 23 and through-hole via 24 .
  • a given sensing pad 23 may be substantially co-planer with the layer 21 in which it is implemented. Thus, the ability to make an electrical connection between a given sensing pad 23 and through-hole via 24 may be used to determine the depths of the various layers 21 at test structure 20 , as is discussed in further detail below.
  • Signal via 26 in the embodiment shown is coupled to a signal trace 28 . It is noted that signal trace 28 may be extend further than is shown here, and the portions shown are for the sake of illustration. A portion of signal trace 28 is implemented on the upper surface of PCB 5 , while another portion is implemented on one of the subsurface layers 21 . The signal may be conveyed on signal trace 28 between its surface and subsurface portions by signal via 26 . As shown in the drawing, only a portion (indicated by solid lines) of signal via 26 is used to couple the surface portion of signal trace 28 to its corresponding sub-surface portion. The remainder of signal via 26 , as indicated by dashed lines, is unused. If left unaltered, this portion of via 26 may absorb energy from signal transmissions, and this energy may be returned as noise.
  • the unused portion of signal via 26 may act as an antenna which can introduce interference onto signal trace 28 through EMI. Accordingly, it is desirable to remove the conductive material of this portion of signal via 26 in order to minimize these potential problems.
  • An example of the amount of conductive material that may be removed along the horizontal axis of a given layer is shown by the outer dashed line indicated as “Backdrill Area.” This backdrill area has a diameter that is greater than that of the through-hole via in order to ensure that all conductive material is completely removed to the required depth within the plated-through hole when backdrilled. The amount of conductive material that may be safely removed along the vertical axis by backdrilling may be limited by the knowledge of the depth of the layer to which the material is to be removed.
  • FIG. 3 is a drawing illustrating one embodiment of a method for determining depths of sub-surface layers in a PCB using embodiments of a test structure 20 .
  • a first electrically conductive drill bit is coupled to drill path 22
  • a second electrically conductive drill bit is coupled to through-hole via 24 .
  • Through-hole via 24 in this particular embodiment is a ground via and is thus coupled to a ground plane 29 .
  • the drilling equipment may be configured to indicate when an electrical connection is present between these two drill bits.
  • the equipment may be configured to cause the drilling of drill path to be pause responsive to detecting an electrical connection between the two drill bits while the depth of a corresponding layer is recorded.
  • both of the drill bits have been connected to their respective through-hole vias. However, since the drill bit in drill path 22 is not yet in physical contact with any conductive material, there is no electrical connection to the other drill bit, as indicated by the “circuit open” symbol above. Thereafter, drilling into drill path 22 is commenced, and continues until physical contact is made with a sensing pad 23 , as shown in (b). Once physical contact is made with the first sensing pad 23 , an electrical connection is made between the two drill bits, as indicated by the “circuit closed” symbol. Once the electrical connection is detected, drilling in drill path 22 is paused and the depth of the first layer is recorded.
  • drilling may commence in through-hole via 24 in order to remove conductive material therefrom, as shown in (c). Drilling may be conducted at least until the electrical connection is severed, which in this case may occur when drilling in through-hole via 24 removes enough conductive material that the connection to the first sensing pad is severed by the breaking of a wire 25 coupled therebetween. It is noted that the wire 25 is implemented on the same layer as the first sensing pad in this embodiment. Thus, drilling in the through-hole via may be conducted down to the first layer and a sufficient amount thereafter to sever the electrical connection.
  • drilling may pause in through-hole via 24 and recommence in drill path 22 .
  • the drilling in drill path 22 may continue until physical contact is made with the second sensing pad 23 , thereby re-establishing the electrical connection (d).
  • Drilling in the drill path is then paused and the depth of the second layer is recorded.
  • the process may then repeat itself for a number of layers, e.g., breaking the electrical connection in (e), re-establishing the connection in (f) and recording the depth of the next layer, and so forth in (g) and (h).
  • the process may repeat itself for as many layers as necessary or desired. Using this methodology, the depth of each layer, at that particular test structure 20 , may be determined and recorded.
  • FIG. 4 is a flow diagram illustrating one embodiment of a method for determining layer depths using a coupon in a PCB.
  • Method 400 may be performed using various embodiments of a PCB and a test structure as described above. Additionally, method 400 may also be performed on variations of a PCB and test structure that are not explicitly disclosed herein, but otherwise fall within the scope of this disclosure.
  • Method 400 begins with the making of an electrical connection to a connection via of a test structure (block 405 ), which may be accomplished by, e.g., coupling an electrically conductive drill bit thereto.
  • the connection via may be a ground via (i.e. coupled to ground) in one embodiment, although this is not a requirement for all embodiments.
  • Other ways of making and electrical connection to the through-hole via may include coupling a probe thereto, or coupling a probe to a portion of a ground plane to which the ground via is electrically coupled in an embodiment where the through-hole via is a ground via.
  • method 400 continues with the drilling into a drill path ( 410 ) of a test structure (e.g., such as the one described above).
  • the drilling may be performed using a drill bit that is electrically conductive.
  • Drilling may continue until an electrical connection to the through-hole via (or a ground plane if the through-hole via is a ground via) is detected, upon which drilling is then paused (block 415 ).
  • the electrical connection may be detected responsive to the drill bit making contact with an electrically conductive sensing pad in the drill path. Responsive to detecting the electrical connection and pausing the drilling of the drill path, the depth of the layer of the sensing pad may be recorded (block 420 ).
  • the method may then proceed by drilling into the through-hole via to remove electrically conductive material until the connection to the most recently sensed pad is severed (block 425 ). If there are more layers for which the depth is to be determined (block 430 , yes), then the method returns to block 410 and repeats the sequence. Otherwise (block 430 , no), the method is complete for that particular test structure.
  • FIG. 5 a flow diagram illustrating one embodiment of a method for constructing a topographic map of a given layer of a PCB.
  • Method 500 assumes that method 400 discussed above, or variation thereof, has been performed for a number of test structures on a PCB, thereby providing data regarding layer depths at a number of different points on the board.
  • Method 500 begins with the reading of a layer depth detected at a first coupon (block 505 ). Thereafter, the layer depth detected at a next coupon is read (block 510 ). If layer depth data is present for one or more additional coupons (block 515 , yes), the method returns to block 510 , and may repeat this cycle until layer depth data for the layer in question has been read for all coupons for which it was detected. Once there are no more additional coupons for which layer depth data was detected, a topographic map may be generated based on the detected depths of the layer of interest for all coupons for which data was gathered (block 520 ). For areas that lie between coupons (and thus, where layer depths were not directly measured), the layer depths may be extrapolated based on data from nearby coupons.
  • FIG. 6 is a flow diagram illustrating one embodiment of a method for backdrilling signal vias in a PCB using layer depth data determined from embodiments of the various methodologies discussed above.
  • Method 600 begins with the determination of which layers are traversed by a signal conveyed on a signal via of interest (block 605 ). Thereafter, drilling into the signal via may be performed to remove conductive material within the through-hole via at layers that are not traversed by the signal (block 610 ). Using layer depth data generated from use of the coupons described above and the methods for using them, a greater amount of conductive material may be removed than would otherwise be possible. Thus, less of a stub remains for retaining and releasing signal energy.
  • drilling may be performed to approximately the layer depth indicated by a topographic map or other recorded data of the last layer which the signal traverses (block 615 ). The drilling may stop just short of this layer so as to not remove any desired conductive material from the target signal via. If there are more signal vias to backdrill (block 620 , yes), the method returns to block 605 and repeats for the next through-hole via. Otherwise (block 620 , no), the method is completed.
  • sensing coupons on a PCB the disclosure is not necessarily limited to such embodiments. Further embodiments are possible and contemplated in which a panel of multiple PCBs includes additional coupons between the actual PCBs. The use of additional sensing coupons can provide additional working panel location and layer depth information for backdrilling.

Abstract

A step drill test structure for a PCB and method for using the same is disclosed. In one embodiment, a test structure includes a drill path and a connection via. The drill path may include sensing pads on selected ones of a plurality of layers of the PCB (e.g., the non-surface layers). The sensing pads of a given drill path may be electrically conductive, while the remaining portion of the drill path is non-conductive. The sensing pads of each drill path may be electrically coupled to the connection via. The depth of a given layer at a particular drill path may be determined by drilling, using an electrically conductive drill bit, into the drill path and determining when an electrical connection is made between the drill bit and the connection via.

Description

    BACKGROUND
  • 1. Technical Field
  • This disclosure relates to printed circuit boards (PCBs), and more particularly, to test structures used in PCB's and in coupons on PCB panels.
  • 2. Description of the Related Art
  • PCBs are used to implement many electronic systems, such as computer systems. A typical PCB includes a number of conductive layers, with the conductive layers being separated from one another by layers of dielectric material. Some conductive layers may be dedicated to power or ground, while other conductive layers may be dedicated to the providing signal paths for connecting the various components to be mounted on the PCB.
  • Many PCBs may be initially manufactured with structures known as test coupons (or more simply, coupons). A coupon is a structure implemented in a PCB that may be used for some sort of testing during the manufacturing or post-manufacturing (but pre-operational) phase of the PCB. The coupons may thus be separate from the design of the board itself in terms of its operational function. In some cases, the coupons may be implemented on the PCB itself, while in other cases, a coupon may be implemented on a breakaway portion of a panel that is discarded after manufacturing, assembly and testing has been complete.
  • Coupons may be implemented for a wide variety of tests. For example, coupons may be implemented on a PCB (or breakaway structure attached thereto during manufacturing) for impedance testing, various electrical connection tests, and so on.
  • SUMMARY OF THE DISCLOSURE
  • A step drill test structure for a PCB and method for using the same is disclosed. In one embodiment, a test structure includes a plated through-hole via and a drill path. The drill path may include sensing pads along a z-axis on selected ones of a plurality of layers of the PCB (e.g., the non-surface layers). The sensing pads of a given drill path may be electrically conductive, while the remaining portion of the drill path is non-conductive. The through-hole via may be a ground via or other electrically conductive through-hole via. Each drill path may be electrically coupled to the through-hole via. The depth of a given layer at a particular drill path may be determined by drilling, using an electrically conductive drill bit, into the drill path and determining when an electrical connection is made between the drill bit and the through-hole via. Each step drill test structure may be significantly smaller than traditional test coupons that may be implemented on a PCB or PCB panel. Since the step drill test structures are relatively small, it may be incorporated into strategic locations on a PCB to provide critical layer depth information in close proximity to signal vias that are to be back-drilled.
  • In one embodiment, a method for determining depths of PCB layers may include making a first electrical connection to a connection via of a test structure, while drilling into a drill path of the coupon using an electrically conductive drill bit. The method further includes detecting when a first electrical connection is made. The detection of the first electrical connection is indicative of the drill bit making physical (and thus, electrical) contact with the first sensing pad. Drilling may be paused when the first electrical connection is made, and the depth of the layer corresponding to the sensing pad may be recorded.
  • After the depth (e.g., position along the z-axis) of the first layer is recorded, the depth of any additional sub-surface layers may subsequently be determined. Prior to determining the depth of a next layer after the first, the electrical connection between the first pad and the through-hole via is severed. For example, if a trace connecting the first sensing pad to the through-hole via, the through-hole via may be drilled down to the depth of the same layer, removing conductive material therein and thus severing the electrical connection between the first sensing pad and the through-hole via. The drill path may then be subsequently drilled into until an electrical connection is established between the next sensing pad and the through-hole via. When the next electrical connection is established, drilling in the drill path may be stopped or paused while the depth of the next layer is recorded. This methodology may be repeated for each additional layer for which the depth is to be found. The methodology may also be performed in a number of different test structures, and thus a topographic map of each layer may be constructed based on recorded layer depths.
  • The information regarding recorded layer depths may be subsequently used for more accurate backdrilling of any plated through hole type on a PCB when required, including signal vias and press-fit compliant pin connector holes. Many signals may be conveyed from one layer to another on a signal via that also traverses along the z-axis of the board. However, some of the layers may not be traversed by a signal that is conveyed between layers. In such instances, it may be desirable to remove conductive material in the signal via for those layers that are not traversed (e.g., to remove portions of a signal via that may act as an antenna and negatively impact signal integrity). Backdrilling may be used to remove the non-essential portions of the signal via. The amount of conductive material removed may be based on the information regarding layer depths determined from the methodology described above. This may allow more non-essential conductive material to be removed from the signal via, without affecting the essential portion thereof, than might otherwise be possible in the absence of such information.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Other aspects of the disclosure will become apparent upon reading the following detailed description and upon reference to the accompanying which are now described as follows.
  • FIG. 1 is a top view of one embodiment of a PCB having a plurality of coupons used for determining layer depths.
  • FIG. 2 is a side view of one embodiment of a PCB, illustrating a coupon and a signal via.
  • FIG. 3 is a drawing illustrating one embodiment of a method for determining depths of sub-surface layers in a PCB using a coupon.
  • FIG. 4 is a flow diagram illustrating one embodiment of a method for determining layer depths using a coupon in a PCB.
  • FIG. 5 is a flow diagram illustrating one embodiment of a method for constructing a topographic map of layer depths for one or more sub-surface layers of a PCB.
  • FIG. 6 is a flow diagram illustrating one embodiment of a method for backdrilling signal vias in a PCB.
  • While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that the drawings and description thereto are not intended to be limiting to the particular form disclosed, but, on the contrary, is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the present disclosure as defined by the appended claims. The headings used herein are for organizational purposes only and are not meant to be used to limit the scope of the description. As used throughout this application, the word “may” is used in a permissive sense (i.e., meaning having the potential to), rather than the mandatory sense (i.e., meaning must). Similarly, the words “include”, “including”, and “includes” mean including, but not limited to.
  • Various units, circuits, or other components may be described as “configured to” perform a task or tasks. In such contexts, “configured to” is a broad recitation of structure generally meaning “having circuitry that” performs the task or tasks during operation. As such, the unit/circuit/component can be configured to perform the task even when the unit/circuit/component is not currently on. In general, the circuitry that forms the structure corresponding to “configured to” may include hardware circuits. Similarly, various units/circuits/components may be described as performing a task or tasks, for convenience in the description. Such descriptions should be interpreted as including the phrase “configured to.” Reciting a unit/circuit/component that is configured to perform one or more tasks is expressly intended not to invoke 35 U.S.C. §112, paragraph f, (or pre-AIA paragraph six) interpretation for that unit/circuit/component.
  • DETAILED DESCRIPTION
  • Turning now to FIG. 1, a top view of one embodiment of a printed circuit board (PCB) is shown. It is noted that the test structure and various methodologies discussed below may be used with a wide variety of PCB's, and thus the embodiment shown here is exemplary and not limiting.
  • In the embodiment shown, PCB 5 includes a number of patterns implemented thereon for surface mounting various components. Embodiments including plated through-holes for mounting of components are also possible and contemplated.
  • Among the included patterns for surface mounting of components is ball-grid array (BGA) footprint 7, which includes a number of pads for mounting a BGA. Although not explicitly shown here, PCB 5 may include a number of signal traces that may be used to convey signals between components or different pins of the same component. Signals may be conveyed on the surface layer that is shown, as well as on subsurface layers that are not seen in this example. The subsurface layers may be conductive layers upon which signal traces, power planes, and/or ground planes may be implemented. The layers may be separated from one another by intervening layers of dielectric material.
  • Signals may be conveyed between layers by signal vias, which may be implemented underneath various ones of the pads shown in the drawing, as well elsewhere on PCB 5. Signals conveyed on a given layer may traverse PCB 5 along the x- and/or y-axis as shown in FIG. 1. Signals conveyed between layers on through-hole vias may traverse PCB 5 along the z-axis, as shown in FIG. 2.
  • Signals that are conveyed between layers on PCB 5, using through-hole vias, may traverse some, but not all of the layers. This in turn may lead to signal integrity issues if the through-hole vias in question are otherwise left unaltered. In particular, an unused portion of a through-hole via may act as an antenna, and may thus render its corresponding signal path susceptible to electromagnetic interference (EMI). As such, it may be desirable to remove conductive portions of a through-hole via that are not used to convey signals between layers. This may be accomplished by a process known as backdrilling. After initial manufacture of a PCB, drilling may be performed on a PCB to remove some of the unused portions of a through-hole via that is otherwise used to convey signals between layers. In order to accomplish such drilling, the depths (i.e., position along the z-axis) of the layers used by the through-hole via are used as a guide to determine how much conductive material is to be removed.
  • In prior art methods of backdrilling, the depths to which a PCB is backdrilled may be determined by board specifications. In particular, each of the sub-surface layers may have a specified depth, and the depth of backdrilling for a particular through-hole via may be based on this specified depth. However, due to variations in the manufacturing process, materials used, and so forth, a significant amount of safety margin may be provided. This in turn may lead to substantially less conductive material being removed from a through-hole via than may otherwise be possible if the depth of the particular layers was known with greater precision. Consequently, the unremoved portions of the through-hole vias may still act as antennas.
  • In the embodiment shown, PCB 5 includes a number of test structures 20. The test structures 20 may be used to more accurately determine the depths of each of the sub-surface layers of PCB 5 to enable greater precision in backdrilling. Since PCB 5 includes a number of test structures 20, the depths of each subsurface layer may be determined at a number of different x-y coordinates along the board. From this information, topographic maps of each layer may be generated.
  • Each test structure 20 in the embodiment shown includes a connection via (or ‘through-hole via’ or simply ‘via’) 24 and a drill path 22. Through-hole via 24 may have conductive material extending between the two surface layers of PCB 5. In one embodiment, through-hole via 24 is a ground via, and may thus also be coupled to a ground plane within the board. However, through-hole via 24 is not restricted to being a ground via, and thus embodiments where through-hole via 24 is not electrically coupled to ground are possible and contemplated. Drill path 22 may include sensing pads made of conductive material on each subsurface layer, but may otherwise be devoid of conductive material (i.e. between the layers). Each sensing pad 23 may be electrically connected to the through-hole via 24 of its corresponding test structure 20. As will be discussed further below, this may enable the use of electrically conductive drill bits to detect when a drill has made physical contact with a sense pad, and thereby enable the depth of the corresponding layer at that particular test structure to be determined with greater precision.
  • FIG. 2 is a side view of one embodiment of a PCB, illustrating a test structure and a signal via. In the embodiment shown, PCB 5 includes a number of subsurface layers 21, a test structure 20, and a signal via 26. It is noted that a PCB may include a number of test structures 20 and a number of signal vias 26, and thus only one instance of each is shown here for the sake of simplicity. It is also noted that the number of layers 21 shown here is just as an example, and other embodiments of PCB 5 may have as many or few layers as is desired and may be feasibly implemented.
  • Test structure 20 includes a through-hole via 24 and a drill path 22. Through-hole via 24 in the embodiment shown includes an electrically conductive material that extends along the z-axis of PCB 5 between the surface layers with no breaks therein. Signal via 26, as originally constructed during the manufacture of PCB 5 (and thus, prior to backdrilling), may be configured in largely the same manner. Drill path 22 may include a number of sensing pads 23 each made of an electrically conductive material. However, between the layers, no conductive material is present in drill path 22. Each sensing pad 23 in the embodiment shown is physically and electrically coupled to conductive material in through-hole via 24. Accordingly, it is possible to make an electrical connection between a sensing pad 23 and through-hole via 24. A given sensing pad 23 may be substantially co-planer with the layer 21 in which it is implemented. Thus, the ability to make an electrical connection between a given sensing pad 23 and through-hole via 24 may be used to determine the depths of the various layers 21 at test structure 20, as is discussed in further detail below.
  • Signal via 26 in the embodiment shown is coupled to a signal trace 28. It is noted that signal trace 28 may be extend further than is shown here, and the portions shown are for the sake of illustration. A portion of signal trace 28 is implemented on the upper surface of PCB 5, while another portion is implemented on one of the subsurface layers 21. The signal may be conveyed on signal trace 28 between its surface and subsurface portions by signal via 26. As shown in the drawing, only a portion (indicated by solid lines) of signal via 26 is used to couple the surface portion of signal trace 28 to its corresponding sub-surface portion. The remainder of signal via 26, as indicated by dashed lines, is unused. If left unaltered, this portion of via 26 may absorb energy from signal transmissions, and this energy may be returned as noise. In some instances, the unused portion of signal via 26 may act as an antenna which can introduce interference onto signal trace 28 through EMI. Accordingly, it is desirable to remove the conductive material of this portion of signal via 26 in order to minimize these potential problems. An example of the amount of conductive material that may be removed along the horizontal axis of a given layer is shown by the outer dashed line indicated as “Backdrill Area.” This backdrill area has a diameter that is greater than that of the through-hole via in order to ensure that all conductive material is completely removed to the required depth within the plated-through hole when backdrilled. The amount of conductive material that may be safely removed along the vertical axis by backdrilling may be limited by the knowledge of the depth of the layer to which the material is to be removed. In the prior art, such backdrilling was based on specified depths of the layers, which can vary from one instance of a PCB to the next. As such, a substantial amount of safety margin was provided for when backdrilling signal vias such as that shown here. This in turn left more unused signal via in PCB, and thus a larger potential antenna for introducing interference into a correspondingly couple signal trace. However, using test structure 20, the depths of individual layers 21 may be determined with greater precision, which may in turn allow the safe removal of more conductive material from a through-hole via than might otherwise be possible.
  • FIG. 3 is a drawing illustrating one embodiment of a method for determining depths of sub-surface layers in a PCB using embodiments of a test structure 20. In the illustrated example, a first electrically conductive drill bit is coupled to drill path 22, while a second electrically conductive drill bit is coupled to through-hole via 24. Through-hole via 24 in this particular embodiment is a ground via and is thus coupled to a ground plane 29. Although not shown here, the drilling equipment may be configured to indicate when an electrical connection is present between these two drill bits. Moreover, the equipment may be configured to cause the drilling of drill path to be pause responsive to detecting an electrical connection between the two drill bits while the depth of a corresponding layer is recorded. It is noted that the configuration using two drill bits is used here for exemplary purposes, although this is not a requirement for performing the methodology discussed herein. In some embodiments, only a single drill bit is used, with the electrical connection formed using other methodologies (e.g., use of an electrically conductive machine top table, clamp at the end of the panel, etc.). The scope of this disclosure is intended to cover all such embodiments.
  • In (a), both of the drill bits have been connected to their respective through-hole vias. However, since the drill bit in drill path 22 is not yet in physical contact with any conductive material, there is no electrical connection to the other drill bit, as indicated by the “circuit open” symbol above. Thereafter, drilling into drill path 22 is commenced, and continues until physical contact is made with a sensing pad 23, as shown in (b). Once physical contact is made with the first sensing pad 23, an electrical connection is made between the two drill bits, as indicated by the “circuit closed” symbol. Once the electrical connection is detected, drilling in drill path 22 is paused and the depth of the first layer is recorded.
  • After recording the depth of the first layer, drilling may commence in through-hole via 24 in order to remove conductive material therefrom, as shown in (c). Drilling may be conducted at least until the electrical connection is severed, which in this case may occur when drilling in through-hole via 24 removes enough conductive material that the connection to the first sensing pad is severed by the breaking of a wire 25 coupled therebetween. It is noted that the wire 25 is implemented on the same layer as the first sensing pad in this embodiment. Thus, drilling in the through-hole via may be conducted down to the first layer and a sufficient amount thereafter to sever the electrical connection.
  • After drilling in through-hole via 24 has successfully severed the electrical connection between the two drill bits, drilling may pause in through-hole via 24 and recommence in drill path 22. The drilling in drill path 22 may continue until physical contact is made with the second sensing pad 23, thereby re-establishing the electrical connection (d). Drilling in the drill path is then paused and the depth of the second layer is recorded. The process may then repeat itself for a number of layers, e.g., breaking the electrical connection in (e), re-establishing the connection in (f) and recording the depth of the next layer, and so forth in (g) and (h). The process may repeat itself for as many layers as necessary or desired. Using this methodology, the depth of each layer, at that particular test structure 20, may be determined and recorded.
  • It is noted that the embodiment discussed above is not intended to be limiting. In another embodiment, only a single drill bit is used, in drill path 22. A probe or other electrically conductive device may make electrical contact with the through-hole via to close the electrical connection. The electrical connection through wire 25 may be severed by the drill bit used in drill path 22. In such an embodiment, no electrical connection is needed, and coupons that do not require a ground (or other through-hole via) in close proximity to the drill path may be implemented.
  • FIG. 4 is a flow diagram illustrating one embodiment of a method for determining layer depths using a coupon in a PCB. Method 400 may be performed using various embodiments of a PCB and a test structure as described above. Additionally, method 400 may also be performed on variations of a PCB and test structure that are not explicitly disclosed herein, but otherwise fall within the scope of this disclosure.
  • Method 400 begins with the making of an electrical connection to a connection via of a test structure (block 405), which may be accomplished by, e.g., coupling an electrically conductive drill bit thereto. The connection via may be a ground via (i.e. coupled to ground) in one embodiment, although this is not a requirement for all embodiments. Other ways of making and electrical connection to the through-hole via may include coupling a probe thereto, or coupling a probe to a portion of a ground plane to which the ground via is electrically coupled in an embodiment where the through-hole via is a ground via.
  • Once the electrical connection to the through-hole via has been made, method 400 continues with the drilling into a drill path (410) of a test structure (e.g., such as the one described above). The drilling may be performed using a drill bit that is electrically conductive. Drilling may continue until an electrical connection to the through-hole via (or a ground plane if the through-hole via is a ground via) is detected, upon which drilling is then paused (block 415). The electrical connection may be detected responsive to the drill bit making contact with an electrically conductive sensing pad in the drill path. Responsive to detecting the electrical connection and pausing the drilling of the drill path, the depth of the layer of the sensing pad may be recorded (block 420).
  • After recording the depth of the layer upon which the sensing pad is implemented, the method may then proceed by drilling into the through-hole via to remove electrically conductive material until the connection to the most recently sensed pad is severed (block 425). If there are more layers for which the depth is to be determined (block 430, yes), then the method returns to block 410 and repeats the sequence. Otherwise (block 430, no), the method is complete for that particular test structure.
  • Moving now to FIG. 5, a flow diagram illustrating one embodiment of a method for constructing a topographic map of a given layer of a PCB. Method 500 assumes that method 400 discussed above, or variation thereof, has been performed for a number of test structures on a PCB, thereby providing data regarding layer depths at a number of different points on the board.
  • Method 500 begins with the reading of a layer depth detected at a first coupon (block 505). Thereafter, the layer depth detected at a next coupon is read (block 510). If layer depth data is present for one or more additional coupons (block 515, yes), the method returns to block 510, and may repeat this cycle until layer depth data for the layer in question has been read for all coupons for which it was detected. Once there are no more additional coupons for which layer depth data was detected, a topographic map may be generated based on the detected depths of the layer of interest for all coupons for which data was gathered (block 520). For areas that lie between coupons (and thus, where layer depths were not directly measured), the layer depths may be extrapolated based on data from nearby coupons.
  • FIG. 6 is a flow diagram illustrating one embodiment of a method for backdrilling signal vias in a PCB using layer depth data determined from embodiments of the various methodologies discussed above. Method 600 begins with the determination of which layers are traversed by a signal conveyed on a signal via of interest (block 605). Thereafter, drilling into the signal via may be performed to remove conductive material within the through-hole via at layers that are not traversed by the signal (block 610). Using layer depth data generated from use of the coupons described above and the methods for using them, a greater amount of conductive material may be removed than would otherwise be possible. Thus, less of a stub remains for retaining and releasing signal energy. Furthermore, the size of any antenna produced by any unused portion of the signal via may be minimized. Thus, drilling may be performed to approximately the layer depth indicated by a topographic map or other recorded data of the last layer which the signal traverses (block 615). The drilling may stop just short of this layer so as to not remove any desired conductive material from the target signal via. If there are more signal vias to backdrill (block 620, yes), the method returns to block 605 and repeats for the next through-hole via. Otherwise (block 620, no), the method is completed.
  • It is noted that while the discussion above has been directed to sensing coupons on a PCB, the disclosure is not necessarily limited to such embodiments. Further embodiments are possible and contemplated in which a panel of multiple PCBs includes additional coupons between the actual PCBs. The use of additional sensing coupons can provide additional working panel location and layer depth information for backdrilling.
  • Numerous variations and modifications will become apparent to those skilled in the art once the above disclosure is fully appreciated. It is intended that the following claims be interpreted to embrace all such variations and modifications.

Claims (14)

1-9. (canceled)
10. A printed circuit board (PCB) comprising:
a plurality of conductive layers, wherein the plurality of conductive layers are separated from one another by one of a plurality of dielectric layers;
a first coupon, wherein the first coupon includes a connection via and a drill path each extending vertically through the PCB, and wherein the drill path includes, in selected ones of the plurality of layers, a sensing pad having a corresponding electrical connection to the connection via.
11. The printed circuit board as recited in claim 10, further comprising a plurality of coupons, including the first coupon, wherein each of the coupons includes a corresponding connection via and a corresponding drill path having a corresponding plurality of sensing pads.
12. The printed circuit board as recited in claim 10, wherein each of the sensing pads of the drill path is electrically conductive, and wherein remaining portions of the drill path external to the sensing pads are electrically non-conductive.
13. The printed circuit board as recited in claim 10, wherein each of the sensing pads is substantially co-planer with its corresponding one of the plurality of layers.
14. A method comprising:
determining a depth of a selected one of a plurality of layers of a printed circuit board (PCB) at each of a plurality of coupons, wherein each of the plurality of coupons includes a connection via and a drill path having, in a subset of the plurality of layers, a corresponding sensing pad that is physically and electrically coupled to the connection via; and
generating a topographic map of the selected one of the plurality of layers based on the depth of the selected one of the plurality of layers as determined at each of the plurality of coupons.
15. The method as recited in claim 14, wherein each of the plurality of coupons is centered about a location having a unique pair of coordinates along each of an x-axis and y-axis of the PCB, and wherein the ground via and the drill path of each of the plurality of coupons extends along a z-axis.
16. The method as recited in claim 14, wherein each of the plurality of coupons includes a plurality of wires, wherein each of the plurality of wires is coupled between the connection via and a unique one of the plurality of sensing pads.
17. The method as recited in claim 14, wherein determining the depth of the selected one of the plurality of layers at a given one of the plurality of coupons comprises:
drilling, using an electrically conductive drill bit, into and along an axis of the drill path of a selected one of the plurality of coupons;
determining when the electrically conductive drill bit has made an electrical connection to the connection via, wherein the electrical connection to the connection via indicates that the electrically conductive drill bit has made physical contact to the drill path of the given one of the plurality of coupons.
18. The method as recited in claim 14, further comprising generating a topographic map for each of the plurality of layers based on depths of the layers as determined at each of the plurality of coupons.
19. The method as recited in claim 14, further comprising:
drilling, using an electrically conductive drill bit, into and along an axis of the drill path of a selected one of the plurality of coupons;
detecting a first electrical connection between a first sensing pad in the selected coupon and the connection via, the first sensing pad being located on a first one of the plurality of layers;
recording a depth of the first sensing pad;
breaking the first electrical connection;
repeating said drilling, said detecting, said recording, and said breaking for sensing pads in each remaining one of the plurality of layers.
20. The method as recited in claim 14, further comprising:
removing conductive material in a selected one of a plurality of through-hole vias between a surface of the PCB and the selected one of the plurality of layers, wherein an amount of conductive material removed from the selected one of the plurality of through-hole vias is based in part on a depth indicated in the topographic map of the selected one of the plurality of layers.
21. The printed circuit board as recited in claim 11, wherein each of the plurality of coupons is centered about a location having a unique pair of coordinates along each of an x-axis and y-axis of the PCB, and wherein the ground via and the drill path of each of the plurality of coupons extends along a z-axis.
22. The printed circuit board as recited in claim 11, wherein each of the plurality of coupons includes a plurality of wires, wherein each of the plurality of wires is coupled between the connection via and a unique one of the plurality of sensing pads.
US15/144,206 2014-06-13 2016-05-02 Step Drill Test Structure of Layer Depth Sensing on Printed Circuit Board Abandoned US20160245857A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US15/144,206 US20160245857A1 (en) 2014-06-13 2016-05-02 Step Drill Test Structure of Layer Depth Sensing on Printed Circuit Board

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/304,470 US9354270B2 (en) 2014-06-13 2014-06-13 Step drill test structure of layer depth sensing on printed circuit board
US15/144,206 US20160245857A1 (en) 2014-06-13 2016-05-02 Step Drill Test Structure of Layer Depth Sensing on Printed Circuit Board

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/304,470 Division US9354270B2 (en) 2014-06-13 2014-06-13 Step drill test structure of layer depth sensing on printed circuit board

Publications (1)

Publication Number Publication Date
US20160245857A1 true US20160245857A1 (en) 2016-08-25

Family

ID=54835964

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/304,470 Active 2034-09-05 US9354270B2 (en) 2014-06-13 2014-06-13 Step drill test structure of layer depth sensing on printed circuit board
US15/144,206 Abandoned US20160245857A1 (en) 2014-06-13 2016-05-02 Step Drill Test Structure of Layer Depth Sensing on Printed Circuit Board

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/304,470 Active 2034-09-05 US9354270B2 (en) 2014-06-13 2014-06-13 Step drill test structure of layer depth sensing on printed circuit board

Country Status (3)

Country Link
US (2) US9354270B2 (en)
CN (1) CN105307380B (en)
TW (1) TWI674391B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111879220A (en) * 2020-06-29 2020-11-03 中国电子产品可靠性与环境试验研究所((工业和信息化部电子第五研究所)(中国赛宝实验室)) PCB back drilling alignment detection device and method

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9916410B2 (en) 2015-06-22 2018-03-13 International Business Machines Corporation Signal via positioning in a multi-layer circuit board
CN107702616A (en) * 2017-09-15 2018-02-16 景旺电子科技(龙川)有限公司 A kind of preparation method for detecting appearance and size tool
CN108449879B (en) * 2018-03-28 2020-03-27 生益电子股份有限公司 Back drilling method of PCB
TWI674826B (en) * 2018-10-01 2019-10-11 健鼎科技股份有限公司 Back drilling method of circuit board
CN109982511B (en) * 2019-03-06 2021-07-16 大连崇达电子有限公司 Manufacturing method of PCB (printed Circuit Board) convenient for detecting whether copper-free hole is drilled in missing mode or not
CN113079638B (en) * 2020-01-03 2023-04-07 重庆方正高密电子有限公司 Back drilling method and device for PCB
DE102020113134A1 (en) 2020-05-14 2021-11-18 Skybrain Vermögensverwaltungs Gmbh Processing station and method for processing workpieces
US20220252660A1 (en) * 2021-02-11 2022-08-11 R & D Circuits, Inc. System and method for detecting defective back-drills in printed circuit boards
CN112946365A (en) * 2021-03-01 2021-06-11 广州广合科技股份有限公司 Method for automatically making impedance test file, electronic equipment and storage medium
CN113645762B (en) * 2021-08-19 2022-08-09 胜宏科技(惠州)股份有限公司 Drilling method for ultra-long circuit board
CN113899304A (en) * 2021-10-14 2022-01-07 浪潮商用机器有限公司 Back drilling depth measuring substrate and back drilling depth measuring method
CN114828424B (en) * 2022-06-13 2023-08-18 圆周率半导体(南通)有限公司 Method for improving back drilling alignment degree

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050128672A1 (en) * 2003-09-19 2005-06-16 Tourne Joseph A. Closed loop backdrilling system
US20060127652A1 (en) * 2004-12-10 2006-06-15 Yasuhiko Kanaya Multi-layered circuit board and manufacturing method of multi-layered circuit board
US7388394B1 (en) * 2004-12-01 2008-06-17 Cardiac Pacemakers, Inc. Multiple layer printed circuit board having misregistration testing pattern
US20080217052A1 (en) * 2007-03-07 2008-09-11 Fujitsu Limited Wiring board and method of manufacturing wiring board
US20080217051A1 (en) * 2007-03-07 2008-09-11 Fujitsu Limited Wiring board and method of manufacturing wiring board
US20120012380A1 (en) * 2009-04-13 2012-01-19 Miller Joseph P Back Drill Verification Feature
US9258885B2 (en) * 2011-11-03 2016-02-09 Zhuhai Founder Tech Hi-Density Electronic Co Ltd. PCB back drill detection method and PCB plating
US9526178B2 (en) * 2013-08-15 2016-12-20 Huawei Technologies Co., Ltd. Printed circuit board method

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6326797B2 (en) 1998-03-04 2001-12-04 International Business Machines Corporation Apparatus and method for evaluating printed circuit board assembly manufacturing processes
US7669321B1 (en) * 2005-07-13 2010-03-02 Cisco Technology, Inc. Methods for verifying correct counter-bore depth and precision on printed circuit boards
US20070018752A1 (en) * 2005-07-20 2007-01-25 Efficere, Llc Optimization of through plane transitions
US7676920B2 (en) * 2006-10-16 2010-03-16 Dell Products L.P. Method of processing a circuit board
JP5018840B2 (en) 2009-07-27 2012-09-05 富士通株式会社 Coupon board
CN102883522B (en) * 2012-09-28 2015-08-26 华为技术有限公司 The boring method of printed circuit board (PCB), printed circuit board (PCB) and device
US9426902B2 (en) * 2012-09-28 2016-08-23 Huawei Technologies Co., Ltd. Printed circuit board, and method and apparatus for drilling printed circuit board
JP6116955B2 (en) * 2013-03-22 2017-04-19 ビアメカニクス株式会社 Multi-layer printed wiring board back drilling method, drill therefor and board drilling device
CN104582288A (en) * 2015-01-14 2015-04-29 景旺电子科技(龙川)有限公司 PCB back drilling plate back drilling depth detecting method

Patent Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050128672A1 (en) * 2003-09-19 2005-06-16 Tourne Joseph A. Closed loop backdrilling system
US7388394B1 (en) * 2004-12-01 2008-06-17 Cardiac Pacemakers, Inc. Multiple layer printed circuit board having misregistration testing pattern
US20060127652A1 (en) * 2004-12-10 2006-06-15 Yasuhiko Kanaya Multi-layered circuit board and manufacturing method of multi-layered circuit board
US7488676B2 (en) * 2004-12-10 2009-02-10 Hitachi Via Mechanics, Ltd. Manufacturing method of a multi-layered circuit board
US20080217052A1 (en) * 2007-03-07 2008-09-11 Fujitsu Limited Wiring board and method of manufacturing wiring board
US20080217051A1 (en) * 2007-03-07 2008-09-11 Fujitsu Limited Wiring board and method of manufacturing wiring board
US20120012380A1 (en) * 2009-04-13 2012-01-19 Miller Joseph P Back Drill Verification Feature
US9258885B2 (en) * 2011-11-03 2016-02-09 Zhuhai Founder Tech Hi-Density Electronic Co Ltd. PCB back drill detection method and PCB plating
US9526178B2 (en) * 2013-08-15 2016-12-20 Huawei Technologies Co., Ltd. Printed circuit board method

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN111879220A (en) * 2020-06-29 2020-11-03 中国电子产品可靠性与环境试验研究所((工业和信息化部电子第五研究所)(中国赛宝实验室)) PCB back drilling alignment detection device and method

Also Published As

Publication number Publication date
CN105307380B (en) 2020-02-11
TWI674391B (en) 2019-10-11
US20150362547A1 (en) 2015-12-17
US9354270B2 (en) 2016-05-31
CN105307380A (en) 2016-02-03
TW201616091A (en) 2016-05-01

Similar Documents

Publication Publication Date Title
US9354270B2 (en) Step drill test structure of layer depth sensing on printed circuit board
US7621190B2 (en) Method and apparatus for strain monitoring of printed circuit board assemblies
US7259576B2 (en) Method and apparatus for a twisting fixture probe for probing test access point structures
JP2018538693A (en) Circuit board with pocket
CN107796820B (en) Method and device for automatically detecting bonding pad
CN105067846A (en) BGA package chip test clamp
US6297458B1 (en) Printed circuit board and method for evaluating the inner layer hole registration process capability of the printed circuit board manufacturing process
US8269505B2 (en) Locating short circuits in printed circuit boards
US20150309100A1 (en) Determining the current return path integrity in an electric device connected or connectable to a further device
CN110893629A (en) Method for manufacturing circuit board and drilling machine
US20230156928A1 (en) Designing a printed circuit board (pcb) to detect slivers of conductive material included within vias of the pcb
JP2006173614A (en) Device and method for determining jig probe position within printed circuit board tester jig based on design of printed circuit board
CN101865938A (en) Probe card assembly and probe base therein
US20150359110A1 (en) Inner layer depth detection during controlled-depth drilling using continuity test coupon
KR20230129046A (en) Systems and methods for detecting defective back drilling of printed circuit boards
JP2013250145A (en) Probe card
US6815972B2 (en) Method of determining disconnection location in a circuit
US20060103397A1 (en) Method and apparatus for a twisting fixture probe for probing test access point structures
KR100546410B1 (en) Test board for high frequency system level test
US7091732B2 (en) Systems and methods for probing processor signals
US20180348286A1 (en) Method for testing electrical connection to module connector on printed circuit board or other structure and related apparatus
CN104482850A (en) PCB drill precision detection method
JP3191205B2 (en) Printed circuit board inspection equipment
US6987397B2 (en) Method and probe structure for implementing a single probe location for multiple signals
KR100894804B1 (en) Method of checking defective semiconductor components at printed circuit board

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: MIDCAP FINANCIAL TRUST, MARYLAND

Free format text: SECURITY INTEREST;ASSIGNORS:ANALOGIC CORPORATION;SOUND TECHNOLOGY, INC.;REEL/FRAME:046414/0277

Effective date: 20180622